Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2002 Andi Kleen, SuSE Labs. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * Thanks to Ben LaHaise for precious feedback. |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 4 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | #include <linux/highmem.h> |
Ingo Molnar | 8192206 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 6 | #include <linux/bootmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | #include <linux/module.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 8 | #include <linux/sched.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/slab.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 10 | #include <linux/mm.h> |
Thomas Gleixner | 76ebd05 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 11 | #include <linux/interrupt.h> |
Thomas Gleixner | ee7ae7a | 2008-04-17 17:40:45 +0200 | [diff] [blame] | 12 | #include <linux/seq_file.h> |
| 13 | #include <linux/debugfs.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 14 | |
Thomas Gleixner | 950f9d9 | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 15 | #include <asm/e820.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <asm/processor.h> |
| 17 | #include <asm/tlbflush.h> |
Dave Jones | f8af095 | 2006-01-06 00:12:10 -0800 | [diff] [blame] | 18 | #include <asm/sections.h> |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 19 | #include <asm/uaccess.h> |
| 20 | #include <asm/pgalloc.h> |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 21 | #include <asm/proto.h> |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 22 | #include <asm/pat.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 24 | /* |
| 25 | * The current flushing context - we pass it instead of 5 arguments: |
| 26 | */ |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 27 | struct cpa_data { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 28 | unsigned long *vaddr; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 29 | pgprot_t mask_set; |
| 30 | pgprot_t mask_clr; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 31 | int numpages; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 32 | int flags; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 33 | unsigned long pfn; |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 34 | unsigned force_split : 1; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 35 | int curpage; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 36 | }; |
| 37 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 38 | #define CPA_FLUSHTLB 1 |
| 39 | #define CPA_ARRAY 2 |
| 40 | |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 41 | #ifdef CONFIG_PROC_FS |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 42 | static unsigned long direct_pages_count[PG_LEVEL_NUM]; |
| 43 | |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 44 | void update_page_count(int level, unsigned long pages) |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 45 | { |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 46 | unsigned long flags; |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 47 | |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 48 | /* Protect against CPA */ |
| 49 | spin_lock_irqsave(&pgd_lock, flags); |
| 50 | direct_pages_count[level] += pages; |
| 51 | spin_unlock_irqrestore(&pgd_lock, flags); |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 52 | } |
| 53 | |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 54 | static void split_page_count(int level) |
| 55 | { |
| 56 | direct_pages_count[level]--; |
| 57 | direct_pages_count[level - 1] += PTRS_PER_PTE; |
| 58 | } |
| 59 | |
| 60 | int arch_report_meminfo(char *page) |
| 61 | { |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 62 | int n = sprintf(page, "DirectMap4k: %8lu kB\n", |
| 63 | direct_pages_count[PG_LEVEL_4K] << 2); |
| 64 | #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE) |
| 65 | n += sprintf(page + n, "DirectMap2M: %8lu kB\n", |
| 66 | direct_pages_count[PG_LEVEL_2M] << 11); |
| 67 | #else |
| 68 | n += sprintf(page + n, "DirectMap4M: %8lu kB\n", |
| 69 | direct_pages_count[PG_LEVEL_2M] << 12); |
| 70 | #endif |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 71 | #ifdef CONFIG_X86_64 |
Hugh Dickins | a06de63 | 2008-08-15 13:58:32 +0100 | [diff] [blame] | 72 | if (direct_gbpages) |
| 73 | n += sprintf(page + n, "DirectMap1G: %8lu kB\n", |
| 74 | direct_pages_count[PG_LEVEL_1G] << 20); |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 75 | #endif |
| 76 | return n; |
| 77 | } |
| 78 | #else |
| 79 | static inline void split_page_count(int level) { } |
| 80 | #endif |
| 81 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 82 | #ifdef CONFIG_X86_64 |
| 83 | |
| 84 | static inline unsigned long highmap_start_pfn(void) |
| 85 | { |
| 86 | return __pa(_text) >> PAGE_SHIFT; |
| 87 | } |
| 88 | |
| 89 | static inline unsigned long highmap_end_pfn(void) |
| 90 | { |
| 91 | return __pa(round_up((unsigned long)_end, PMD_SIZE)) >> PAGE_SHIFT; |
| 92 | } |
| 93 | |
| 94 | #endif |
| 95 | |
Ingo Molnar | 92cb54a | 2008-02-13 14:37:52 +0100 | [diff] [blame] | 96 | #ifdef CONFIG_DEBUG_PAGEALLOC |
| 97 | # define debug_pagealloc 1 |
| 98 | #else |
| 99 | # define debug_pagealloc 0 |
| 100 | #endif |
| 101 | |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 102 | static inline int |
| 103 | within(unsigned long addr, unsigned long start, unsigned long end) |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 104 | { |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 105 | return addr >= start && addr < end; |
| 106 | } |
| 107 | |
| 108 | /* |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 109 | * Flushing functions |
| 110 | */ |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 111 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 112 | /** |
| 113 | * clflush_cache_range - flush a cache range with clflush |
| 114 | * @addr: virtual start address |
| 115 | * @size: number of bytes to flush |
| 116 | * |
| 117 | * clflush is an unordered instruction which needs fencing with mfence |
| 118 | * to avoid ordering issues. |
| 119 | */ |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 120 | void clflush_cache_range(void *vaddr, unsigned int size) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 121 | { |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 122 | void *vend = vaddr + size - 1; |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 123 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 124 | mb(); |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 125 | |
| 126 | for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size) |
| 127 | clflush(vaddr); |
| 128 | /* |
| 129 | * Flush any possible final partial cacheline: |
| 130 | */ |
| 131 | clflush(vend); |
| 132 | |
Thomas Gleixner | cd8ddf1 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 133 | mb(); |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 134 | } |
| 135 | |
Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 136 | static void __cpa_flush_all(void *arg) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 137 | { |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 138 | unsigned long cache = (unsigned long)arg; |
| 139 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 140 | /* |
| 141 | * Flush all to work around Errata in early athlons regarding |
| 142 | * large page flushing. |
| 143 | */ |
| 144 | __flush_tlb_all(); |
| 145 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 146 | if (cache && boot_cpu_data.x86_model >= 4) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 147 | wbinvd(); |
| 148 | } |
| 149 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 150 | static void cpa_flush_all(unsigned long cache) |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 151 | { |
| 152 | BUG_ON(irqs_disabled()); |
| 153 | |
Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 154 | on_each_cpu(__cpa_flush_all, (void *) cache, 1); |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 155 | } |
| 156 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 157 | static void __cpa_flush_range(void *arg) |
| 158 | { |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 159 | /* |
| 160 | * We could optimize that further and do individual per page |
| 161 | * tlb invalidates for a low number of pages. Caveat: we must |
| 162 | * flush the high aliases on 64bit as well. |
| 163 | */ |
| 164 | __flush_tlb_all(); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 165 | } |
| 166 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 167 | static void cpa_flush_range(unsigned long start, int numpages, int cache) |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 168 | { |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 169 | unsigned int i, level; |
| 170 | unsigned long addr; |
| 171 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 172 | BUG_ON(irqs_disabled()); |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 173 | WARN_ON(PAGE_ALIGN(start) != start); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 174 | |
Jens Axboe | 15c8b6c | 2008-05-09 09:39:44 +0200 | [diff] [blame] | 175 | on_each_cpu(__cpa_flush_range, NULL, 1); |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 176 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 177 | if (!cache) |
| 178 | return; |
| 179 | |
Thomas Gleixner | 3b233e5 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 180 | /* |
| 181 | * We only need to flush on one CPU, |
| 182 | * clflush is a MESI-coherent instruction that |
| 183 | * will cause all other CPUs to flush the same |
| 184 | * cachelines: |
| 185 | */ |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 186 | for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) { |
| 187 | pte_t *pte = lookup_address(addr, &level); |
| 188 | |
| 189 | /* |
| 190 | * Only flush present addresses: |
| 191 | */ |
Thomas Gleixner | 7bfb72e | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 192 | if (pte && (pte_val(*pte) & _PAGE_PRESENT)) |
Ingo Molnar | 4c61afc | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 193 | clflush_cache_range((void *) addr, PAGE_SIZE); |
| 194 | } |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 195 | } |
| 196 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 197 | static void cpa_flush_array(unsigned long *start, int numpages, int cache) |
| 198 | { |
| 199 | unsigned int i, level; |
| 200 | unsigned long *addr; |
| 201 | |
| 202 | BUG_ON(irqs_disabled()); |
| 203 | |
| 204 | on_each_cpu(__cpa_flush_range, NULL, 1); |
| 205 | |
| 206 | if (!cache) |
| 207 | return; |
| 208 | |
| 209 | /* 4M threshold */ |
| 210 | if (numpages >= 1024) { |
| 211 | if (boot_cpu_data.x86_model >= 4) |
| 212 | wbinvd(); |
| 213 | return; |
| 214 | } |
| 215 | /* |
| 216 | * We only need to flush on one CPU, |
| 217 | * clflush is a MESI-coherent instruction that |
| 218 | * will cause all other CPUs to flush the same |
| 219 | * cachelines: |
| 220 | */ |
| 221 | for (i = 0, addr = start; i < numpages; i++, addr++) { |
| 222 | pte_t *pte = lookup_address(*addr, &level); |
| 223 | |
| 224 | /* |
| 225 | * Only flush present addresses: |
| 226 | */ |
| 227 | if (pte && (pte_val(*pte) & _PAGE_PRESENT)) |
| 228 | clflush_cache_range((void *) *addr, PAGE_SIZE); |
| 229 | } |
| 230 | } |
| 231 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 232 | /* |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 233 | * Certain areas of memory on x86 require very specific protection flags, |
| 234 | * for example the BIOS area or kernel text. Callers don't always get this |
| 235 | * right (again, ioremap() on BIOS memory is not uncommon) so this function |
| 236 | * checks and fixes these known static required protection bits. |
| 237 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 238 | static inline pgprot_t static_protections(pgprot_t prot, unsigned long address, |
| 239 | unsigned long pfn) |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 240 | { |
| 241 | pgprot_t forbidden = __pgprot(0); |
| 242 | |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 243 | /* |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 244 | * The BIOS area between 640k and 1Mb needs to be executable for |
| 245 | * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support. |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 246 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 247 | if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT)) |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 248 | pgprot_val(forbidden) |= _PAGE_NX; |
| 249 | |
| 250 | /* |
| 251 | * The kernel text needs to be executable for obvious reasons |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 252 | * Does not cover __inittext since that is gone later on. On |
| 253 | * 64bit we do not enforce !NX on the low mapping |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 254 | */ |
| 255 | if (within(address, (unsigned long)_text, (unsigned long)_etext)) |
| 256 | pgprot_val(forbidden) |= _PAGE_NX; |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 257 | |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 258 | /* |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 259 | * The .rodata section needs to be read-only. Using the pfn |
| 260 | * catches all aliases. |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 261 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 262 | if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT, |
| 263 | __pa((unsigned long)__end_rodata) >> PAGE_SHIFT)) |
Arjan van de Ven | cc0f21b | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 264 | pgprot_val(forbidden) |= _PAGE_RW; |
Arjan van de Ven | ed724be | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 265 | |
| 266 | prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden)); |
Ingo Molnar | 687c482 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 267 | |
| 268 | return prot; |
| 269 | } |
| 270 | |
Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 271 | /* |
| 272 | * Lookup the page table entry for a virtual address. Return a pointer |
| 273 | * to the entry and the level of the mapping. |
| 274 | * |
| 275 | * Note: We return pud and pmd either when the entry is marked large |
| 276 | * or when the present bit is not set. Otherwise we would return a |
| 277 | * pointer to a nonexisting mapping. |
| 278 | */ |
Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 279 | pte_t *lookup_address(unsigned long address, unsigned int *level) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 280 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | pgd_t *pgd = pgd_offset_k(address); |
| 282 | pud_t *pud; |
| 283 | pmd_t *pmd; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 284 | |
Thomas Gleixner | 30551bb3 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 285 | *level = PG_LEVEL_NONE; |
| 286 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | if (pgd_none(*pgd)) |
| 288 | return NULL; |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 289 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | pud = pud_offset(pgd, address); |
| 291 | if (pud_none(*pud)) |
| 292 | return NULL; |
Andi Kleen | c2f71ee | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 293 | |
| 294 | *level = PG_LEVEL_1G; |
| 295 | if (pud_large(*pud) || !pud_present(*pud)) |
| 296 | return (pte_t *)pud; |
| 297 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | pmd = pmd_offset(pud, address); |
| 299 | if (pmd_none(*pmd)) |
| 300 | return NULL; |
Thomas Gleixner | 30551bb3 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 301 | |
| 302 | *level = PG_LEVEL_2M; |
Thomas Gleixner | 9a14aef | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 303 | if (pmd_large(*pmd) || !pmd_present(*pmd)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | return (pte_t *)pmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | |
Thomas Gleixner | 30551bb3 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 306 | *level = PG_LEVEL_4K; |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 307 | |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 308 | return pte_offset_kernel(pmd, address); |
| 309 | } |
Pekka Paalanen | 75bb883 | 2008-05-12 21:20:56 +0200 | [diff] [blame] | 310 | EXPORT_SYMBOL_GPL(lookup_address); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 311 | |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 312 | /* |
| 313 | * Set the new pmd in all the pgds we know about: |
| 314 | */ |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 315 | static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 316 | { |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 317 | /* change init_mm */ |
| 318 | set_pte_atomic(kpte, pte); |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 319 | #ifdef CONFIG_X86_32 |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 320 | if (!SHARED_KERNEL_PMD) { |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 321 | struct page *page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | |
Jeremy Fitzhardinge | e3ed910 | 2008-01-30 13:34:11 +0100 | [diff] [blame] | 323 | list_for_each_entry(page, &pgd_list, lru) { |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 324 | pgd_t *pgd; |
| 325 | pud_t *pud; |
| 326 | pmd_t *pmd; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 327 | |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 328 | pgd = (pgd_t *)page_address(page) + pgd_index(address); |
| 329 | pud = pud_offset(pgd, address); |
| 330 | pmd = pmd_offset(pud, address); |
| 331 | set_pte_atomic((pte_t *)pmd, pte); |
| 332 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | } |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 334 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | } |
| 336 | |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 337 | static int |
| 338 | try_preserve_large_page(pte_t *kpte, unsigned long address, |
| 339 | struct cpa_data *cpa) |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 340 | { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 341 | unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 342 | pte_t new_pte, old_pte, *tmp; |
| 343 | pgprot_t old_prot, new_prot; |
Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 344 | int i, do_split = 1; |
Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 345 | unsigned int level; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 346 | |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 347 | if (cpa->force_split) |
| 348 | return 1; |
| 349 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 350 | spin_lock_irqsave(&pgd_lock, flags); |
| 351 | /* |
| 352 | * Check for races, another CPU might have split this page |
| 353 | * up already: |
| 354 | */ |
| 355 | tmp = lookup_address(address, &level); |
| 356 | if (tmp != kpte) |
| 357 | goto out_unlock; |
| 358 | |
| 359 | switch (level) { |
| 360 | case PG_LEVEL_2M: |
Andi Kleen | 31422c5 | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 361 | psize = PMD_PAGE_SIZE; |
| 362 | pmask = PMD_PAGE_MASK; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 363 | break; |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 364 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 365 | case PG_LEVEL_1G: |
Andi Kleen | 5d3c8b2 | 2008-02-13 16:20:35 +0100 | [diff] [blame] | 366 | psize = PUD_PAGE_SIZE; |
| 367 | pmask = PUD_PAGE_MASK; |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 368 | break; |
| 369 | #endif |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 370 | default: |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 371 | do_split = -EINVAL; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 372 | goto out_unlock; |
| 373 | } |
| 374 | |
| 375 | /* |
| 376 | * Calculate the number of pages, which fit into this large |
| 377 | * page starting at address: |
| 378 | */ |
| 379 | nextpage_addr = (address + psize) & pmask; |
| 380 | numpages = (nextpage_addr - address) >> PAGE_SHIFT; |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 381 | if (numpages < cpa->numpages) |
| 382 | cpa->numpages = numpages; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 383 | |
| 384 | /* |
| 385 | * We are safe now. Check whether the new pgprot is the same: |
| 386 | */ |
| 387 | old_pte = *kpte; |
| 388 | old_prot = new_prot = pte_pgprot(old_pte); |
| 389 | |
| 390 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); |
| 391 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 392 | |
| 393 | /* |
| 394 | * old_pte points to the large page base address. So we need |
| 395 | * to add the offset of the virtual address: |
| 396 | */ |
| 397 | pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT); |
| 398 | cpa->pfn = pfn; |
| 399 | |
| 400 | new_prot = static_protections(new_prot, address, pfn); |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 401 | |
| 402 | /* |
Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 403 | * We need to check the full range, whether |
| 404 | * static_protection() requires a different pgprot for one of |
| 405 | * the pages in the range we try to preserve: |
| 406 | */ |
| 407 | addr = address + PAGE_SIZE; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 408 | pfn++; |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 409 | for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 410 | pgprot_t chk_prot = static_protections(new_prot, addr, pfn); |
Thomas Gleixner | fac8493 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 411 | |
| 412 | if (pgprot_val(chk_prot) != pgprot_val(new_prot)) |
| 413 | goto out_unlock; |
| 414 | } |
| 415 | |
| 416 | /* |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 417 | * If there are no changes, return. maxpages has been updated |
| 418 | * above: |
| 419 | */ |
| 420 | if (pgprot_val(new_prot) == pgprot_val(old_prot)) { |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 421 | do_split = 0; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 422 | goto out_unlock; |
| 423 | } |
| 424 | |
| 425 | /* |
| 426 | * We need to change the attributes. Check, whether we can |
| 427 | * change the large page in one go. We request a split, when |
| 428 | * the address is not aligned and the number of pages is |
| 429 | * smaller than the number of pages in the large page. Note |
| 430 | * that we limited the number of possible pages already to |
| 431 | * the number of pages in the large page. |
| 432 | */ |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 433 | if (address == (nextpage_addr - psize) && cpa->numpages == numpages) { |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 434 | /* |
| 435 | * The address is aligned and the number of pages |
| 436 | * covers the full page. |
| 437 | */ |
| 438 | new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot)); |
| 439 | __set_pmd_pte(kpte, address, new_pte); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 440 | cpa->flags |= CPA_FLUSHTLB; |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 441 | do_split = 0; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 442 | } |
| 443 | |
| 444 | out_unlock: |
| 445 | spin_unlock_irqrestore(&pgd_lock, flags); |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 446 | |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 447 | return do_split; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 448 | } |
| 449 | |
Ingo Molnar | 7afe15b | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 450 | static int split_large_page(pte_t *kpte, unsigned long address) |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 451 | { |
Thomas Gleixner | 7b610ee | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 452 | unsigned long flags, pfn, pfninc = 1; |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 453 | unsigned int i, level; |
Ingo Molnar | 9df8499 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 454 | pte_t *pbase, *tmp; |
| 455 | pgprot_t ref_prot; |
Suresh Siddha | 8311eb8 | 2008-09-23 14:00:41 -0700 | [diff] [blame^] | 456 | struct page *base = alloc_pages(GFP_KERNEL, 0); |
| 457 | if (!base) |
| 458 | return -ENOMEM; |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 459 | |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 460 | spin_lock_irqsave(&pgd_lock, flags); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 461 | /* |
| 462 | * Check for races, another CPU might have split this page |
| 463 | * up for us already: |
| 464 | */ |
| 465 | tmp = lookup_address(address, &level); |
Ingo Molnar | 6ce9fc1 | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 466 | if (tmp != kpte) |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 467 | goto out_unlock; |
| 468 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 469 | pbase = (pte_t *)page_address(base); |
Jeremy Fitzhardinge | 6944a9c | 2008-03-17 16:37:01 -0700 | [diff] [blame] | 470 | paravirt_alloc_pte(&init_mm, page_to_pfn(base)); |
Thomas Gleixner | 07cf89c | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 471 | ref_prot = pte_pgprot(pte_clrhuge(*kpte)); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 472 | |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 473 | #ifdef CONFIG_X86_64 |
| 474 | if (level == PG_LEVEL_1G) { |
| 475 | pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT; |
| 476 | pgprot_val(ref_prot) |= _PAGE_PSE; |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 477 | } |
| 478 | #endif |
| 479 | |
Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 480 | /* |
| 481 | * Get the target pfn from the original entry: |
| 482 | */ |
| 483 | pfn = pte_pfn(*kpte); |
Andi Kleen | f07333f | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 484 | for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc) |
Thomas Gleixner | 63c1dcf | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 485 | set_pte(&pbase[i], pfn_pte(pfn, ref_prot)); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 486 | |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 487 | if (address >= (unsigned long)__va(0) && |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 488 | address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT)) |
| 489 | split_page_count(level); |
| 490 | |
| 491 | #ifdef CONFIG_X86_64 |
| 492 | if (address >= (unsigned long)__va(1UL<<32) && |
Thomas Gleixner | 65280e6 | 2008-05-05 16:35:21 +0200 | [diff] [blame] | 493 | address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT)) |
| 494 | split_page_count(level); |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 495 | #endif |
Andi Kleen | ce0c0e5 | 2008-05-02 11:46:49 +0200 | [diff] [blame] | 496 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 497 | /* |
Thomas Gleixner | 07cf89c | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 498 | * Install the new, split up pagetable. Important details here: |
Huang, Ying | 4c881ca | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 499 | * |
| 500 | * On Intel the NX bit of all levels must be cleared to make a |
| 501 | * page executable. See section 4.13.2 of Intel 64 and IA-32 |
| 502 | * Architectures Software Developer's Manual). |
Thomas Gleixner | 07cf89c | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 503 | * |
| 504 | * Mark the entry present. The current mapping might be |
| 505 | * set to not present, which we preserved above. |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 506 | */ |
Huang, Ying | 4c881ca | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 507 | ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte))); |
Thomas Gleixner | 07cf89c | 2008-02-04 16:48:08 +0100 | [diff] [blame] | 508 | pgprot_val(ref_prot) |= _PAGE_PRESENT; |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 509 | __set_pmd_pte(kpte, address, mk_pte(base, ref_prot)); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 510 | base = NULL; |
| 511 | |
| 512 | out_unlock: |
Thomas Gleixner | eb5b5f0 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 513 | /* |
| 514 | * If we dropped out via the lookup_address check under |
| 515 | * pgd_lock then stick the page back into the pool: |
| 516 | */ |
Suresh Siddha | 8311eb8 | 2008-09-23 14:00:41 -0700 | [diff] [blame^] | 517 | if (base) |
| 518 | __free_page(base); |
Ingo Molnar | 9a3dc78 | 2008-01-30 13:33:57 +0100 | [diff] [blame] | 519 | spin_unlock_irqrestore(&pgd_lock, flags); |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 520 | |
Ingo Molnar | bb5c2db | 2008-01-30 13:33:56 +0100 | [diff] [blame] | 521 | return 0; |
| 522 | } |
| 523 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 524 | static int __change_page_attr(struct cpa_data *cpa, int primary) |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 525 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 526 | unsigned long address; |
Harvey Harrison | da7bfc5 | 2008-02-09 23:24:08 +0100 | [diff] [blame] | 527 | int do_split, err; |
| 528 | unsigned int level; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 529 | pte_t *kpte, old_pte; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 531 | if (cpa->flags & CPA_ARRAY) |
| 532 | address = cpa->vaddr[cpa->curpage]; |
| 533 | else |
| 534 | address = *cpa->vaddr; |
| 535 | |
Ingo Molnar | 97f99fe | 2008-01-30 13:33:55 +0100 | [diff] [blame] | 536 | repeat: |
Ingo Molnar | f0646e4 | 2008-01-30 13:33:43 +0100 | [diff] [blame] | 537 | kpte = lookup_address(address, &level); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | if (!kpte) |
Ingo Molnar | d1a4be6 | 2008-04-18 21:32:22 +0200 | [diff] [blame] | 539 | return 0; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 540 | |
| 541 | old_pte = *kpte; |
| 542 | if (!pte_val(old_pte)) { |
| 543 | if (!primary) |
| 544 | return 0; |
Arjan van de Ven | 875e40b | 2008-07-30 12:26:26 -0700 | [diff] [blame] | 545 | WARN(1, KERN_WARNING "CPA: called for zero pte. " |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 546 | "vaddr = %lx cpa->vaddr = %lx\n", address, |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 547 | *cpa->vaddr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | return -EINVAL; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 549 | } |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 550 | |
Thomas Gleixner | 30551bb3 | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 551 | if (level == PG_LEVEL_4K) { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 552 | pte_t new_pte; |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 553 | pgprot_t new_prot = pte_pgprot(old_pte); |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 554 | unsigned long pfn = pte_pfn(old_pte); |
Thomas Gleixner | a72a08a | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 555 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 556 | pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr); |
| 557 | pgprot_val(new_prot) |= pgprot_val(cpa->mask_set); |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 558 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 559 | new_prot = static_protections(new_prot, address, pfn); |
Ingo Molnar | 86f0398 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 560 | |
Arjan van de Ven | 626c2c9 | 2008-02-04 16:48:05 +0100 | [diff] [blame] | 561 | /* |
| 562 | * We need to keep the pfn from the existing PTE, |
| 563 | * after all we're only going to change it's attributes |
| 564 | * not the memory it points to |
| 565 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 566 | new_pte = pfn_pte(pfn, canon_pgprot(new_prot)); |
| 567 | cpa->pfn = pfn; |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 568 | /* |
| 569 | * Do we really change anything ? |
| 570 | */ |
| 571 | if (pte_val(old_pte) != pte_val(new_pte)) { |
| 572 | set_pte_atomic(kpte, new_pte); |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 573 | cpa->flags |= CPA_FLUSHTLB; |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 574 | } |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 575 | cpa->numpages = 1; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 576 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 577 | } |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 578 | |
| 579 | /* |
| 580 | * Check, whether we can keep the large page intact |
| 581 | * and just change the pte: |
| 582 | */ |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 583 | do_split = try_preserve_large_page(kpte, address, cpa); |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 584 | /* |
| 585 | * When the range fits into the existing large page, |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 586 | * return. cp->numpages and cpa->tlbflush have been updated in |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 587 | * try_large_page: |
| 588 | */ |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 589 | if (do_split <= 0) |
| 590 | return do_split; |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 591 | |
| 592 | /* |
| 593 | * We have to split the large page: |
| 594 | */ |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 595 | err = split_large_page(kpte, address); |
| 596 | if (!err) { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 597 | cpa->flags |= CPA_FLUSHTLB; |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 598 | goto repeat; |
| 599 | } |
Ingo Molnar | beaff63 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 600 | |
Ingo Molnar | 87f7f8f | 2008-02-04 16:48:10 +0100 | [diff] [blame] | 601 | return err; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 602 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 604 | static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias); |
| 605 | |
| 606 | static int cpa_process_alias(struct cpa_data *cpa) |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 607 | { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 608 | struct cpa_data alias_cpa; |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 609 | int ret = 0; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 610 | unsigned long temp_cpa_vaddr, vaddr; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 611 | |
Yinghai Lu | 965194c | 2008-07-12 14:31:28 -0700 | [diff] [blame] | 612 | if (cpa->pfn >= max_pfn_mapped) |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 613 | return 0; |
| 614 | |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 615 | #ifdef CONFIG_X86_64 |
Yinghai Lu | 965194c | 2008-07-12 14:31:28 -0700 | [diff] [blame] | 616 | if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT))) |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 617 | return 0; |
| 618 | #endif |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 619 | /* |
| 620 | * No need to redo, when the primary call touched the direct |
| 621 | * mapping already: |
| 622 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 623 | if (cpa->flags & CPA_ARRAY) |
| 624 | vaddr = cpa->vaddr[cpa->curpage]; |
| 625 | else |
| 626 | vaddr = *cpa->vaddr; |
| 627 | |
| 628 | if (!(within(vaddr, PAGE_OFFSET, |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 629 | PAGE_OFFSET + (max_low_pfn_mapped << PAGE_SHIFT)) |
| 630 | #ifdef CONFIG_X86_64 |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 631 | || within(vaddr, PAGE_OFFSET + (1UL<<32), |
Yinghai Lu | f361a45 | 2008-07-10 20:38:26 -0700 | [diff] [blame] | 632 | PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)) |
| 633 | #endif |
| 634 | )) { |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 635 | |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 636 | alias_cpa = *cpa; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 637 | temp_cpa_vaddr = (unsigned long) __va(cpa->pfn << PAGE_SHIFT); |
| 638 | alias_cpa.vaddr = &temp_cpa_vaddr; |
| 639 | alias_cpa.flags &= ~CPA_ARRAY; |
| 640 | |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 641 | |
| 642 | ret = __change_page_attr_set_clr(&alias_cpa, 0); |
| 643 | } |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 644 | |
Arjan van de Ven | 488fd99 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 645 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 646 | if (ret) |
| 647 | return ret; |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 648 | /* |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 649 | * No need to redo, when the primary call touched the high |
| 650 | * mapping already: |
| 651 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 652 | if (within(vaddr, (unsigned long) _text, (unsigned long) _end)) |
Thomas Gleixner | f34b439 | 2008-02-15 22:17:57 +0100 | [diff] [blame] | 653 | return 0; |
| 654 | |
| 655 | /* |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 656 | * If the physical address is inside the kernel map, we need |
| 657 | * to touch the high mapped kernel as well: |
| 658 | */ |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 659 | if (!within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) |
| 660 | return 0; |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 661 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 662 | alias_cpa = *cpa; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 663 | temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) + __START_KERNEL_map - phys_base; |
| 664 | alias_cpa.vaddr = &temp_cpa_vaddr; |
| 665 | alias_cpa.flags &= ~CPA_ARRAY; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 666 | |
| 667 | /* |
| 668 | * The high mapping range is imprecise, so ignore the return value. |
| 669 | */ |
| 670 | __change_page_attr_set_clr(&alias_cpa, 0); |
Thomas Gleixner | 0879750 | 2008-01-30 13:34:09 +0100 | [diff] [blame] | 671 | #endif |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 672 | return ret; |
Ingo Molnar | 44af6c4 | 2008-01-30 13:34:03 +0100 | [diff] [blame] | 673 | } |
| 674 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 675 | static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias) |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 676 | { |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 677 | int ret, numpages = cpa->numpages; |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 678 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 679 | while (numpages) { |
| 680 | /* |
| 681 | * Store the remaining nr of pages for the large page |
| 682 | * preservation check. |
| 683 | */ |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 684 | cpa->numpages = numpages; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 685 | /* for array changes, we can't use large page */ |
| 686 | if (cpa->flags & CPA_ARRAY) |
| 687 | cpa->numpages = 1; |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 688 | |
| 689 | ret = __change_page_attr(cpa, checkalias); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 690 | if (ret) |
| 691 | return ret; |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 692 | |
Thomas Gleixner | c31c7d4 | 2008-02-18 20:54:14 +0100 | [diff] [blame] | 693 | if (checkalias) { |
| 694 | ret = cpa_process_alias(cpa); |
| 695 | if (ret) |
| 696 | return ret; |
| 697 | } |
| 698 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 699 | /* |
| 700 | * Adjust the number of pages with the result of the |
| 701 | * CPA operation. Either a large page has been |
| 702 | * preserved or a single page update happened. |
| 703 | */ |
Rafael J. Wysocki | 9b5cf48 | 2008-03-03 01:17:37 +0100 | [diff] [blame] | 704 | BUG_ON(cpa->numpages > numpages); |
| 705 | numpages -= cpa->numpages; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 706 | if (cpa->flags & CPA_ARRAY) |
| 707 | cpa->curpage++; |
| 708 | else |
| 709 | *cpa->vaddr += cpa->numpages * PAGE_SIZE; |
| 710 | |
Thomas Gleixner | 65e074d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 711 | } |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 712 | return 0; |
| 713 | } |
| 714 | |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 715 | static inline int cache_attr(pgprot_t attr) |
| 716 | { |
| 717 | return pgprot_val(attr) & |
| 718 | (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD); |
| 719 | } |
| 720 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 721 | static int change_page_attr_set_clr(unsigned long *addr, int numpages, |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 722 | pgprot_t mask_set, pgprot_t mask_clr, |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 723 | int force_split, int array) |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 724 | { |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 725 | struct cpa_data cpa; |
Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 726 | int ret, cache, checkalias; |
Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 727 | |
| 728 | /* |
| 729 | * Check, if we are requested to change a not supported |
| 730 | * feature: |
| 731 | */ |
| 732 | mask_set = canon_pgprot(mask_set); |
| 733 | mask_clr = canon_pgprot(mask_clr); |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 734 | if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split) |
Thomas Gleixner | 331e406 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 735 | return 0; |
| 736 | |
Thomas Gleixner | 69b1415 | 2008-02-13 11:04:50 +0100 | [diff] [blame] | 737 | /* Ensure we are PAGE_SIZE aligned */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 738 | if (!array) { |
| 739 | if (*addr & ~PAGE_MASK) { |
| 740 | *addr &= PAGE_MASK; |
| 741 | /* |
| 742 | * People should not be passing in unaligned addresses: |
| 743 | */ |
| 744 | WARN_ON_ONCE(1); |
| 745 | } |
| 746 | } else { |
| 747 | int i; |
| 748 | for (i = 0; i < numpages; i++) { |
| 749 | if (addr[i] & ~PAGE_MASK) { |
| 750 | addr[i] &= PAGE_MASK; |
| 751 | WARN_ON_ONCE(1); |
| 752 | } |
| 753 | } |
Thomas Gleixner | 69b1415 | 2008-02-13 11:04:50 +0100 | [diff] [blame] | 754 | } |
| 755 | |
Nick Piggin | 5843d9a | 2008-08-01 03:15:21 +0200 | [diff] [blame] | 756 | /* Must avoid aliasing mappings in the highmem code */ |
| 757 | kmap_flush_unused(); |
| 758 | |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 759 | cpa.vaddr = addr; |
| 760 | cpa.numpages = numpages; |
| 761 | cpa.mask_set = mask_set; |
| 762 | cpa.mask_clr = mask_clr; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 763 | cpa.flags = 0; |
| 764 | cpa.curpage = 0; |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 765 | cpa.force_split = force_split; |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 766 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 767 | if (array) |
| 768 | cpa.flags |= CPA_ARRAY; |
| 769 | |
Thomas Gleixner | af96e44 | 2008-02-15 21:49:46 +0100 | [diff] [blame] | 770 | /* No alias checking for _NX bit modifications */ |
| 771 | checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX; |
| 772 | |
| 773 | ret = __change_page_attr_set_clr(&cpa, checkalias); |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 774 | |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 775 | /* |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 776 | * Check whether we really changed something: |
| 777 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 778 | if (!(cpa.flags & CPA_FLUSHTLB)) |
Shaohua Li | 1ac2f7d | 2008-08-04 14:51:24 +0800 | [diff] [blame] | 779 | goto out; |
Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 780 | |
Thomas Gleixner | f4ae5da | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 781 | /* |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 782 | * No need to flush, when we did not set any of the caching |
| 783 | * attributes: |
| 784 | */ |
| 785 | cache = cache_attr(mask_set); |
| 786 | |
| 787 | /* |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 788 | * On success we use clflush, when the CPU supports it to |
| 789 | * avoid the wbindv. If the CPU does not support it and in the |
Thomas Gleixner | af1e684 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 790 | * error case we fall back to cpa_flush_all (which uses |
Thomas Gleixner | 57a6a46 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 791 | * wbindv): |
| 792 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 793 | if (!ret && cpu_has_clflush) { |
| 794 | if (cpa.flags & CPA_ARRAY) |
| 795 | cpa_flush_array(addr, numpages, cache); |
| 796 | else |
| 797 | cpa_flush_range(*addr, numpages, cache); |
| 798 | } else |
Andi Kleen | 6bb8383 | 2008-02-04 16:48:06 +0100 | [diff] [blame] | 799 | cpa_flush_all(cache); |
Ingo Molnar | cacf890 | 2008-08-21 13:46:33 +0200 | [diff] [blame] | 800 | |
Thomas Gleixner | 76ebd05 | 2008-02-09 23:24:09 +0100 | [diff] [blame] | 801 | out: |
Thomas Gleixner | ff31452 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 802 | return ret; |
| 803 | } |
| 804 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 805 | static inline int change_page_attr_set(unsigned long *addr, int numpages, |
| 806 | pgprot_t mask, int array) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 807 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 808 | return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0, |
| 809 | array); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 810 | } |
| 811 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 812 | static inline int change_page_attr_clear(unsigned long *addr, int numpages, |
| 813 | pgprot_t mask, int array) |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 814 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 815 | return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0, |
| 816 | array); |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 817 | } |
| 818 | |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 819 | int _set_memory_uc(unsigned long addr, int numpages) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 820 | { |
Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 821 | /* |
| 822 | * for now UC MINUS. see comments in ioremap_nocache() |
| 823 | */ |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 824 | return change_page_attr_set(&addr, numpages, |
| 825 | __pgprot(_PAGE_CACHE_UC_MINUS), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 826 | } |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 827 | |
| 828 | int set_memory_uc(unsigned long addr, int numpages) |
| 829 | { |
Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 830 | /* |
| 831 | * for now UC MINUS. see comments in ioremap_nocache() |
| 832 | */ |
venkatesh.pallipadi@intel.com | c15238d | 2008-08-20 16:45:51 -0700 | [diff] [blame] | 833 | if (reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE, |
Suresh Siddha | de33c44 | 2008-04-25 17:07:22 -0700 | [diff] [blame] | 834 | _PAGE_CACHE_UC_MINUS, NULL)) |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 835 | return -EINVAL; |
| 836 | |
| 837 | return _set_memory_uc(addr, numpages); |
| 838 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 839 | EXPORT_SYMBOL(set_memory_uc); |
| 840 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 841 | int set_memory_array_uc(unsigned long *addr, int addrinarray) |
| 842 | { |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 843 | unsigned long start; |
| 844 | unsigned long end; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 845 | int i; |
| 846 | /* |
| 847 | * for now UC MINUS. see comments in ioremap_nocache() |
| 848 | */ |
| 849 | for (i = 0; i < addrinarray; i++) { |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 850 | start = __pa(addr[i]); |
| 851 | for (end = start + PAGE_SIZE; i < addrinarray - 1; end += PAGE_SIZE) { |
| 852 | if (end != __pa(addr[i + 1])) |
| 853 | break; |
| 854 | i++; |
| 855 | } |
| 856 | if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL)) |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 857 | goto out; |
| 858 | } |
| 859 | |
| 860 | return change_page_attr_set(addr, addrinarray, |
| 861 | __pgprot(_PAGE_CACHE_UC_MINUS), 1); |
| 862 | out: |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 863 | for (i = 0; i < addrinarray; i++) { |
| 864 | unsigned long tmp = __pa(addr[i]); |
| 865 | |
| 866 | if (tmp == start) |
| 867 | break; |
Venki Pallipadi | 01de05a | 2008-08-22 12:08:17 -0700 | [diff] [blame] | 868 | for (end = tmp + PAGE_SIZE; i < addrinarray - 1; end += PAGE_SIZE) { |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 869 | if (end != __pa(addr[i + 1])) |
| 870 | break; |
| 871 | i++; |
| 872 | } |
| 873 | free_memtype(tmp, end); |
| 874 | } |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 875 | return -EINVAL; |
| 876 | } |
| 877 | EXPORT_SYMBOL(set_memory_array_uc); |
| 878 | |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 879 | int _set_memory_wc(unsigned long addr, int numpages) |
| 880 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 881 | return change_page_attr_set(&addr, numpages, |
| 882 | __pgprot(_PAGE_CACHE_WC), 0); |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 883 | } |
| 884 | |
| 885 | int set_memory_wc(unsigned long addr, int numpages) |
| 886 | { |
Andreas Herrmann | 499f8f8 | 2008-06-10 16:06:21 +0200 | [diff] [blame] | 887 | if (!pat_enabled) |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 888 | return set_memory_uc(addr, numpages); |
| 889 | |
venkatesh.pallipadi@intel.com | c15238d | 2008-08-20 16:45:51 -0700 | [diff] [blame] | 890 | if (reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE, |
venkatesh.pallipadi@intel.com | ef354af | 2008-03-18 17:00:23 -0700 | [diff] [blame] | 891 | _PAGE_CACHE_WC, NULL)) |
| 892 | return -EINVAL; |
| 893 | |
| 894 | return _set_memory_wc(addr, numpages); |
| 895 | } |
| 896 | EXPORT_SYMBOL(set_memory_wc); |
| 897 | |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 898 | int _set_memory_wb(unsigned long addr, int numpages) |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 899 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 900 | return change_page_attr_clear(&addr, numpages, |
| 901 | __pgprot(_PAGE_CACHE_MASK), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 902 | } |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 903 | |
| 904 | int set_memory_wb(unsigned long addr, int numpages) |
| 905 | { |
venkatesh.pallipadi@intel.com | c15238d | 2008-08-20 16:45:51 -0700 | [diff] [blame] | 906 | free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE); |
venkatesh.pallipadi@intel.com | 1219333 | 2008-03-18 17:00:18 -0700 | [diff] [blame] | 907 | |
| 908 | return _set_memory_wb(addr, numpages); |
| 909 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 910 | EXPORT_SYMBOL(set_memory_wb); |
| 911 | |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 912 | int set_memory_array_wb(unsigned long *addr, int addrinarray) |
| 913 | { |
| 914 | int i; |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 915 | |
Rene Herman | c5e147c | 2008-08-22 01:02:20 +0200 | [diff] [blame] | 916 | for (i = 0; i < addrinarray; i++) { |
| 917 | unsigned long start = __pa(addr[i]); |
| 918 | unsigned long end; |
| 919 | |
| 920 | for (end = start + PAGE_SIZE; i < addrinarray - 1; end += PAGE_SIZE) { |
| 921 | if (end != __pa(addr[i + 1])) |
| 922 | break; |
| 923 | i++; |
| 924 | } |
| 925 | free_memtype(start, end); |
| 926 | } |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 927 | return change_page_attr_clear(addr, addrinarray, |
| 928 | __pgprot(_PAGE_CACHE_MASK), 1); |
| 929 | } |
| 930 | EXPORT_SYMBOL(set_memory_array_wb); |
| 931 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 932 | int set_memory_x(unsigned long addr, int numpages) |
| 933 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 934 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 935 | } |
| 936 | EXPORT_SYMBOL(set_memory_x); |
| 937 | |
| 938 | int set_memory_nx(unsigned long addr, int numpages) |
| 939 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 940 | return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 941 | } |
| 942 | EXPORT_SYMBOL(set_memory_nx); |
| 943 | |
| 944 | int set_memory_ro(unsigned long addr, int numpages) |
| 945 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 946 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 947 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 948 | |
| 949 | int set_memory_rw(unsigned long addr, int numpages) |
| 950 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 951 | return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 952 | } |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 953 | |
| 954 | int set_memory_np(unsigned long addr, int numpages) |
| 955 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 956 | return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 957 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 958 | |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 959 | int set_memory_4k(unsigned long addr, int numpages) |
| 960 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 961 | return change_page_attr_set_clr(&addr, numpages, __pgprot(0), |
| 962 | __pgprot(0), 1, 0); |
Andi Kleen | c9caa02 | 2008-03-12 03:53:29 +0100 | [diff] [blame] | 963 | } |
| 964 | |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 965 | int set_pages_uc(struct page *page, int numpages) |
| 966 | { |
| 967 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 968 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 969 | return set_memory_uc(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 970 | } |
| 971 | EXPORT_SYMBOL(set_pages_uc); |
| 972 | |
| 973 | int set_pages_wb(struct page *page, int numpages) |
| 974 | { |
| 975 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 976 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 977 | return set_memory_wb(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 978 | } |
| 979 | EXPORT_SYMBOL(set_pages_wb); |
| 980 | |
| 981 | int set_pages_x(struct page *page, int numpages) |
| 982 | { |
| 983 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 984 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 985 | return set_memory_x(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 986 | } |
| 987 | EXPORT_SYMBOL(set_pages_x); |
| 988 | |
| 989 | int set_pages_nx(struct page *page, int numpages) |
| 990 | { |
| 991 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 992 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 993 | return set_memory_nx(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 994 | } |
| 995 | EXPORT_SYMBOL(set_pages_nx); |
| 996 | |
| 997 | int set_pages_ro(struct page *page, int numpages) |
| 998 | { |
| 999 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1000 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1001 | return set_memory_ro(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1002 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1003 | |
| 1004 | int set_pages_rw(struct page *page, int numpages) |
| 1005 | { |
| 1006 | unsigned long addr = (unsigned long)page_address(page); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1007 | |
Thomas Gleixner | d7c8f21 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1008 | return set_memory_rw(addr, numpages); |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1009 | } |
Arjan van de Ven | 75cbade | 2008-01-30 13:34:06 +0100 | [diff] [blame] | 1010 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1011 | #ifdef CONFIG_DEBUG_PAGEALLOC |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1012 | |
| 1013 | static int __set_pages_p(struct page *page, int numpages) |
| 1014 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1015 | unsigned long tempaddr = (unsigned long) page_address(page); |
| 1016 | struct cpa_data cpa = { .vaddr = &tempaddr, |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 1017 | .numpages = numpages, |
| 1018 | .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW), |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1019 | .mask_clr = __pgprot(0), |
| 1020 | .flags = 0}; |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 1021 | |
Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1022 | /* |
| 1023 | * No alias checking needed for setting present flag. otherwise, |
| 1024 | * we may need to break large pages for 64-bit kernel text |
| 1025 | * mappings (this adds to complexity if we want to do this from |
| 1026 | * atomic context especially). Let's keep it simple! |
| 1027 | */ |
| 1028 | return __change_page_attr_set_clr(&cpa, 0); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1029 | } |
| 1030 | |
| 1031 | static int __set_pages_np(struct page *page, int numpages) |
| 1032 | { |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1033 | unsigned long tempaddr = (unsigned long) page_address(page); |
| 1034 | struct cpa_data cpa = { .vaddr = &tempaddr, |
Thomas Gleixner | 72e458d | 2008-02-04 16:48:07 +0100 | [diff] [blame] | 1035 | .numpages = numpages, |
| 1036 | .mask_set = __pgprot(0), |
Shaohua Li | d75586a | 2008-08-21 10:46:06 +0800 | [diff] [blame] | 1037 | .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW), |
| 1038 | .flags = 0}; |
Thomas Gleixner | 72932c7 | 2008-01-30 13:34:08 +0100 | [diff] [blame] | 1039 | |
Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1040 | /* |
| 1041 | * No alias checking needed for setting not present flag. otherwise, |
| 1042 | * we may need to break large pages for 64-bit kernel text |
| 1043 | * mappings (this adds to complexity if we want to do this from |
| 1044 | * atomic context especially). Let's keep it simple! |
| 1045 | */ |
| 1046 | return __change_page_attr_set_clr(&cpa, 0); |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1047 | } |
| 1048 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1049 | void kernel_map_pages(struct page *page, int numpages, int enable) |
| 1050 | { |
| 1051 | if (PageHighMem(page)) |
| 1052 | return; |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1053 | if (!enable) { |
Ingo Molnar | f9b8404 | 2006-06-27 02:54:49 -0700 | [diff] [blame] | 1054 | debug_check_no_locks_freed(page_address(page), |
| 1055 | numpages * PAGE_SIZE); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1056 | } |
Ingo Molnar | de5097c | 2006-01-09 15:59:21 -0800 | [diff] [blame] | 1057 | |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1058 | /* |
Ingo Molnar | 12d6f21 | 2008-01-30 13:33:58 +0100 | [diff] [blame] | 1059 | * If page allocator is not up yet then do not call c_p_a(): |
| 1060 | */ |
| 1061 | if (!debug_pagealloc_enabled) |
| 1062 | return; |
| 1063 | |
| 1064 | /* |
Ingo Molnar | f8d8406 | 2008-02-13 14:09:53 +0100 | [diff] [blame] | 1065 | * The return value is ignored as the calls cannot fail. |
Suresh Siddha | 55121b4 | 2008-09-23 14:00:40 -0700 | [diff] [blame] | 1066 | * Large pages for identity mappings are not used at boot time |
| 1067 | * and hence no memory allocations during large page split. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | */ |
Ingo Molnar | f62d0f0 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1069 | if (enable) |
| 1070 | __set_pages_p(page, numpages); |
| 1071 | else |
| 1072 | __set_pages_np(page, numpages); |
Ingo Molnar | 9f4c815 | 2008-01-30 13:33:41 +0100 | [diff] [blame] | 1073 | |
| 1074 | /* |
Ingo Molnar | e4b71dc | 2008-01-30 13:34:04 +0100 | [diff] [blame] | 1075 | * We should perform an IPI and flush all tlbs, |
| 1076 | * but that can deadlock->flush only current cpu: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1077 | */ |
| 1078 | __flush_tlb_all(); |
| 1079 | } |
Rafael J. Wysocki | 8a235ef | 2008-02-20 01:47:44 +0100 | [diff] [blame] | 1080 | |
| 1081 | #ifdef CONFIG_HIBERNATION |
| 1082 | |
| 1083 | bool kernel_page_present(struct page *page) |
| 1084 | { |
| 1085 | unsigned int level; |
| 1086 | pte_t *pte; |
| 1087 | |
| 1088 | if (PageHighMem(page)) |
| 1089 | return false; |
| 1090 | |
| 1091 | pte = lookup_address((unsigned long)page_address(page), &level); |
| 1092 | return (pte_val(*pte) & _PAGE_PRESENT); |
| 1093 | } |
| 1094 | |
| 1095 | #endif /* CONFIG_HIBERNATION */ |
| 1096 | |
| 1097 | #endif /* CONFIG_DEBUG_PAGEALLOC */ |
Arjan van de Ven | d1028a1 | 2008-01-30 13:34:07 +0100 | [diff] [blame] | 1098 | |
| 1099 | /* |
| 1100 | * The testcases use internal knowledge of the implementation that shouldn't |
| 1101 | * be exposed to the rest of the kernel. Include these directly here. |
| 1102 | */ |
| 1103 | #ifdef CONFIG_CPA_DEBUG |
| 1104 | #include "pageattr-test.c" |
| 1105 | #endif |