Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2015 MediaTek Inc. |
| 3 | * Author: Bayi Cheng <bayi.cheng@mediatek.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | */ |
| 14 | |
| 15 | #include <linux/clk.h> |
| 16 | #include <linux/delay.h> |
| 17 | #include <linux/device.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/io.h> |
| 20 | #include <linux/iopoll.h> |
| 21 | #include <linux/ioport.h> |
| 22 | #include <linux/math64.h> |
| 23 | #include <linux/module.h> |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 24 | #include <linux/mutex.h> |
| 25 | #include <linux/of.h> |
| 26 | #include <linux/of_device.h> |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 27 | #include <linux/platform_device.h> |
| 28 | #include <linux/slab.h> |
| 29 | #include <linux/mtd/mtd.h> |
| 30 | #include <linux/mtd/partitions.h> |
| 31 | #include <linux/mtd/spi-nor.h> |
| 32 | |
| 33 | #define MTK_NOR_CMD_REG 0x00 |
| 34 | #define MTK_NOR_CNT_REG 0x04 |
| 35 | #define MTK_NOR_RDSR_REG 0x08 |
| 36 | #define MTK_NOR_RDATA_REG 0x0c |
| 37 | #define MTK_NOR_RADR0_REG 0x10 |
| 38 | #define MTK_NOR_RADR1_REG 0x14 |
| 39 | #define MTK_NOR_RADR2_REG 0x18 |
| 40 | #define MTK_NOR_WDATA_REG 0x1c |
| 41 | #define MTK_NOR_PRGDATA0_REG 0x20 |
| 42 | #define MTK_NOR_PRGDATA1_REG 0x24 |
| 43 | #define MTK_NOR_PRGDATA2_REG 0x28 |
| 44 | #define MTK_NOR_PRGDATA3_REG 0x2c |
| 45 | #define MTK_NOR_PRGDATA4_REG 0x30 |
| 46 | #define MTK_NOR_PRGDATA5_REG 0x34 |
| 47 | #define MTK_NOR_SHREG0_REG 0x38 |
| 48 | #define MTK_NOR_SHREG1_REG 0x3c |
| 49 | #define MTK_NOR_SHREG2_REG 0x40 |
| 50 | #define MTK_NOR_SHREG3_REG 0x44 |
| 51 | #define MTK_NOR_SHREG4_REG 0x48 |
| 52 | #define MTK_NOR_SHREG5_REG 0x4c |
| 53 | #define MTK_NOR_SHREG6_REG 0x50 |
| 54 | #define MTK_NOR_SHREG7_REG 0x54 |
| 55 | #define MTK_NOR_SHREG8_REG 0x58 |
| 56 | #define MTK_NOR_SHREG9_REG 0x5c |
| 57 | #define MTK_NOR_CFG1_REG 0x60 |
| 58 | #define MTK_NOR_CFG2_REG 0x64 |
| 59 | #define MTK_NOR_CFG3_REG 0x68 |
| 60 | #define MTK_NOR_STATUS0_REG 0x70 |
| 61 | #define MTK_NOR_STATUS1_REG 0x74 |
| 62 | #define MTK_NOR_STATUS2_REG 0x78 |
| 63 | #define MTK_NOR_STATUS3_REG 0x7c |
| 64 | #define MTK_NOR_FLHCFG_REG 0x84 |
| 65 | #define MTK_NOR_TIME_REG 0x94 |
| 66 | #define MTK_NOR_PP_DATA_REG 0x98 |
| 67 | #define MTK_NOR_PREBUF_STUS_REG 0x9c |
| 68 | #define MTK_NOR_DELSEL0_REG 0xa0 |
| 69 | #define MTK_NOR_DELSEL1_REG 0xa4 |
| 70 | #define MTK_NOR_INTRSTUS_REG 0xa8 |
| 71 | #define MTK_NOR_INTREN_REG 0xac |
| 72 | #define MTK_NOR_CHKSUM_CTL_REG 0xb8 |
| 73 | #define MTK_NOR_CHKSUM_REG 0xbc |
| 74 | #define MTK_NOR_CMD2_REG 0xc0 |
| 75 | #define MTK_NOR_WRPROT_REG 0xc4 |
| 76 | #define MTK_NOR_RADR3_REG 0xc8 |
| 77 | #define MTK_NOR_DUAL_REG 0xcc |
| 78 | #define MTK_NOR_DELSEL2_REG 0xd0 |
| 79 | #define MTK_NOR_DELSEL3_REG 0xd4 |
| 80 | #define MTK_NOR_DELSEL4_REG 0xd8 |
| 81 | |
| 82 | /* commands for mtk nor controller */ |
| 83 | #define MTK_NOR_READ_CMD 0x0 |
| 84 | #define MTK_NOR_RDSR_CMD 0x2 |
| 85 | #define MTK_NOR_PRG_CMD 0x4 |
| 86 | #define MTK_NOR_WR_CMD 0x10 |
| 87 | #define MTK_NOR_PIO_WR_CMD 0x90 |
| 88 | #define MTK_NOR_WRSR_CMD 0x20 |
| 89 | #define MTK_NOR_PIO_READ_CMD 0x81 |
| 90 | #define MTK_NOR_WR_BUF_ENABLE 0x1 |
| 91 | #define MTK_NOR_WR_BUF_DISABLE 0x0 |
| 92 | #define MTK_NOR_ENABLE_SF_CMD 0x30 |
| 93 | #define MTK_NOR_DUAD_ADDR_EN 0x8 |
| 94 | #define MTK_NOR_QUAD_READ_EN 0x4 |
| 95 | #define MTK_NOR_DUAL_ADDR_EN 0x2 |
| 96 | #define MTK_NOR_DUAL_READ_EN 0x1 |
| 97 | #define MTK_NOR_DUAL_DISABLE 0x0 |
| 98 | #define MTK_NOR_FAST_READ 0x1 |
| 99 | |
| 100 | #define SFLASH_WRBUF_SIZE 128 |
| 101 | |
| 102 | /* Can shift up to 48 bits (6 bytes) of TX/RX */ |
| 103 | #define MTK_NOR_MAX_RX_TX_SHIFT 6 |
| 104 | /* can shift up to 56 bits (7 bytes) transfer by MTK_NOR_PRG_CMD */ |
| 105 | #define MTK_NOR_MAX_SHIFT 7 |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 106 | /* nor controller 4-byte address mode enable bit */ |
| 107 | #define MTK_NOR_4B_ADDR_EN BIT(4) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 108 | |
| 109 | /* Helpers for accessing the program data / shift data registers */ |
| 110 | #define MTK_NOR_PRG_REG(n) (MTK_NOR_PRGDATA0_REG + 4 * (n)) |
| 111 | #define MTK_NOR_SHREG(n) (MTK_NOR_SHREG0_REG + 4 * (n)) |
| 112 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 113 | struct mtk_nor { |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 114 | struct spi_nor nor; |
| 115 | struct device *dev; |
| 116 | void __iomem *base; /* nor flash base address */ |
| 117 | struct clk *spi_clk; |
| 118 | struct clk *nor_clk; |
| 119 | }; |
| 120 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 121 | static void mtk_nor_set_read_mode(struct mtk_nor *mtk_nor) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 122 | { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 123 | struct spi_nor *nor = &mtk_nor->nor; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 124 | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 125 | switch (nor->read_proto) { |
| 126 | case SNOR_PROTO_1_1_1: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 127 | writeb(nor->read_opcode, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 128 | MTK_NOR_PRGDATA3_REG); |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 129 | writeb(MTK_NOR_FAST_READ, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 130 | MTK_NOR_CFG1_REG); |
| 131 | break; |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 132 | case SNOR_PROTO_1_1_2: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 133 | writeb(nor->read_opcode, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 134 | MTK_NOR_PRGDATA3_REG); |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 135 | writeb(MTK_NOR_DUAL_READ_EN, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 136 | MTK_NOR_DUAL_REG); |
| 137 | break; |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 138 | case SNOR_PROTO_1_1_4: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 139 | writeb(nor->read_opcode, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 140 | MTK_NOR_PRGDATA4_REG); |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 141 | writeb(MTK_NOR_QUAD_READ_EN, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 142 | MTK_NOR_DUAL_REG); |
| 143 | break; |
| 144 | default: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 145 | writeb(MTK_NOR_DUAL_DISABLE, mtk_nor->base + |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 146 | MTK_NOR_DUAL_REG); |
| 147 | break; |
| 148 | } |
| 149 | } |
| 150 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 151 | static int mtk_nor_execute_cmd(struct mtk_nor *mtk_nor, u8 cmdval) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 152 | { |
| 153 | int reg; |
| 154 | u8 val = cmdval & 0x1f; |
| 155 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 156 | writeb(cmdval, mtk_nor->base + MTK_NOR_CMD_REG); |
| 157 | return readl_poll_timeout(mtk_nor->base + MTK_NOR_CMD_REG, reg, |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 158 | !(reg & val), 100, 10000); |
| 159 | } |
| 160 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 161 | static int mtk_nor_do_tx_rx(struct mtk_nor *mtk_nor, u8 op, |
| 162 | u8 *tx, int txlen, u8 *rx, int rxlen) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 163 | { |
| 164 | int len = 1 + txlen + rxlen; |
| 165 | int i, ret, idx; |
| 166 | |
| 167 | if (len > MTK_NOR_MAX_SHIFT) |
| 168 | return -EINVAL; |
| 169 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 170 | writeb(len * 8, mtk_nor->base + MTK_NOR_CNT_REG); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 171 | |
| 172 | /* start at PRGDATA5, go down to PRGDATA0 */ |
| 173 | idx = MTK_NOR_MAX_RX_TX_SHIFT - 1; |
| 174 | |
| 175 | /* opcode */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 176 | writeb(op, mtk_nor->base + MTK_NOR_PRG_REG(idx)); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 177 | idx--; |
| 178 | |
| 179 | /* program TX data */ |
| 180 | for (i = 0; i < txlen; i++, idx--) |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 181 | writeb(tx[i], mtk_nor->base + MTK_NOR_PRG_REG(idx)); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 182 | |
| 183 | /* clear out rest of TX registers */ |
| 184 | while (idx >= 0) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 185 | writeb(0, mtk_nor->base + MTK_NOR_PRG_REG(idx)); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 186 | idx--; |
| 187 | } |
| 188 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 189 | ret = mtk_nor_execute_cmd(mtk_nor, MTK_NOR_PRG_CMD); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 190 | if (ret) |
| 191 | return ret; |
| 192 | |
| 193 | /* restart at first RX byte */ |
| 194 | idx = rxlen - 1; |
| 195 | |
| 196 | /* read out RX data */ |
| 197 | for (i = 0; i < rxlen; i++, idx--) |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 198 | rx[i] = readb(mtk_nor->base + MTK_NOR_SHREG(idx)); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 199 | |
| 200 | return 0; |
| 201 | } |
| 202 | |
| 203 | /* Do a WRSR (Write Status Register) command */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 204 | static int mtk_nor_wr_sr(struct mtk_nor *mtk_nor, u8 sr) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 205 | { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 206 | writeb(sr, mtk_nor->base + MTK_NOR_PRGDATA5_REG); |
| 207 | writeb(8, mtk_nor->base + MTK_NOR_CNT_REG); |
| 208 | return mtk_nor_execute_cmd(mtk_nor, MTK_NOR_WRSR_CMD); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 209 | } |
| 210 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 211 | static int mtk_nor_write_buffer_enable(struct mtk_nor *mtk_nor) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 212 | { |
| 213 | u8 reg; |
| 214 | |
| 215 | /* the bit0 of MTK_NOR_CFG2_REG is pre-fetch buffer |
| 216 | * 0: pre-fetch buffer use for read |
| 217 | * 1: pre-fetch buffer use for page program |
| 218 | */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 219 | writel(MTK_NOR_WR_BUF_ENABLE, mtk_nor->base + MTK_NOR_CFG2_REG); |
| 220 | return readb_poll_timeout(mtk_nor->base + MTK_NOR_CFG2_REG, reg, |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 221 | 0x01 == (reg & 0x01), 100, 10000); |
| 222 | } |
| 223 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 224 | static int mtk_nor_write_buffer_disable(struct mtk_nor *mtk_nor) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 225 | { |
| 226 | u8 reg; |
| 227 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 228 | writel(MTK_NOR_WR_BUF_DISABLE, mtk_nor->base + MTK_NOR_CFG2_REG); |
| 229 | return readb_poll_timeout(mtk_nor->base + MTK_NOR_CFG2_REG, reg, |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 230 | MTK_NOR_WR_BUF_DISABLE == (reg & 0x1), 100, |
| 231 | 10000); |
| 232 | } |
| 233 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 234 | static void mtk_nor_set_addr_width(struct mtk_nor *mtk_nor) |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 235 | { |
| 236 | u8 val; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 237 | struct spi_nor *nor = &mtk_nor->nor; |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 238 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 239 | val = readb(mtk_nor->base + MTK_NOR_DUAL_REG); |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 240 | |
| 241 | switch (nor->addr_width) { |
| 242 | case 3: |
| 243 | val &= ~MTK_NOR_4B_ADDR_EN; |
| 244 | break; |
| 245 | case 4: |
| 246 | val |= MTK_NOR_4B_ADDR_EN; |
| 247 | break; |
| 248 | default: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 249 | dev_warn(mtk_nor->dev, "Unexpected address width %u.\n", |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 250 | nor->addr_width); |
| 251 | break; |
| 252 | } |
| 253 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 254 | writeb(val, mtk_nor->base + MTK_NOR_DUAL_REG); |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 255 | } |
| 256 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 257 | static void mtk_nor_set_addr(struct mtk_nor *mtk_nor, u32 addr) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 258 | { |
| 259 | int i; |
| 260 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 261 | mtk_nor_set_addr_width(mtk_nor); |
Guochun Mao | 8abe904 | 2017-04-05 16:37:42 +0800 | [diff] [blame] | 262 | |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 263 | for (i = 0; i < 3; i++) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 264 | writeb(addr & 0xff, mtk_nor->base + MTK_NOR_RADR0_REG + i * 4); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 265 | addr >>= 8; |
| 266 | } |
| 267 | /* Last register is non-contiguous */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 268 | writeb(addr & 0xff, mtk_nor->base + MTK_NOR_RADR3_REG); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 269 | } |
| 270 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 271 | static ssize_t mtk_nor_read(struct spi_nor *nor, loff_t from, size_t length, |
| 272 | u_char *buffer) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 273 | { |
| 274 | int i, ret; |
| 275 | int addr = (int)from; |
| 276 | u8 *buf = (u8 *)buffer; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 277 | struct mtk_nor *mtk_nor = nor->priv; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 278 | |
| 279 | /* set mode for fast read mode ,dual mode or quad mode */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 280 | mtk_nor_set_read_mode(mtk_nor); |
| 281 | mtk_nor_set_addr(mtk_nor, addr); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 282 | |
Michal Suchanek | 2dd087b | 2016-05-05 17:31:53 -0700 | [diff] [blame] | 283 | for (i = 0; i < length; i++) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 284 | ret = mtk_nor_execute_cmd(mtk_nor, MTK_NOR_PIO_READ_CMD); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 285 | if (ret < 0) |
| 286 | return ret; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 287 | buf[i] = readb(mtk_nor->base + MTK_NOR_RDATA_REG); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 288 | } |
Brian Norris | 78b400f | 2016-05-05 17:31:50 -0700 | [diff] [blame] | 289 | return length; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 290 | } |
| 291 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 292 | static int mtk_nor_write_single_byte(struct mtk_nor *mtk_nor, |
| 293 | int addr, int length, u8 *data) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 294 | { |
| 295 | int i, ret; |
| 296 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 297 | mtk_nor_set_addr(mtk_nor, addr); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 298 | |
| 299 | for (i = 0; i < length; i++) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 300 | writeb(*data++, mtk_nor->base + MTK_NOR_WDATA_REG); |
| 301 | ret = mtk_nor_execute_cmd(mtk_nor, MTK_NOR_PIO_WR_CMD); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 302 | if (ret < 0) |
| 303 | return ret; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 304 | } |
| 305 | return 0; |
| 306 | } |
| 307 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 308 | static int mtk_nor_write_buffer(struct mtk_nor *mtk_nor, int addr, |
| 309 | const u8 *buf) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 310 | { |
| 311 | int i, bufidx, data; |
| 312 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 313 | mtk_nor_set_addr(mtk_nor, addr); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 314 | |
| 315 | bufidx = 0; |
| 316 | for (i = 0; i < SFLASH_WRBUF_SIZE; i += 4) { |
| 317 | data = buf[bufidx + 3]<<24 | buf[bufidx + 2]<<16 | |
| 318 | buf[bufidx + 1]<<8 | buf[bufidx]; |
| 319 | bufidx += 4; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 320 | writel(data, mtk_nor->base + MTK_NOR_PP_DATA_REG); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 321 | } |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 322 | return mtk_nor_execute_cmd(mtk_nor, MTK_NOR_WR_CMD); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 323 | } |
| 324 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 325 | static ssize_t mtk_nor_write(struct spi_nor *nor, loff_t to, size_t len, |
| 326 | const u_char *buf) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 327 | { |
| 328 | int ret; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 329 | struct mtk_nor *mtk_nor = nor->priv; |
Brian Norris | 78b400f | 2016-05-05 17:31:50 -0700 | [diff] [blame] | 330 | size_t i; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 331 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 332 | ret = mtk_nor_write_buffer_enable(mtk_nor); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 333 | if (ret < 0) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 334 | dev_warn(mtk_nor->dev, "write buffer enable failed!\n"); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 335 | return ret; |
| 336 | } |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 337 | |
Brian Norris | 78b400f | 2016-05-05 17:31:50 -0700 | [diff] [blame] | 338 | for (i = 0; i + SFLASH_WRBUF_SIZE <= len; i += SFLASH_WRBUF_SIZE) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 339 | ret = mtk_nor_write_buffer(mtk_nor, to, buf); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 340 | if (ret < 0) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 341 | dev_err(mtk_nor->dev, "write buffer failed!\n"); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 342 | return ret; |
| 343 | } |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 344 | to += SFLASH_WRBUF_SIZE; |
| 345 | buf += SFLASH_WRBUF_SIZE; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 346 | } |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 347 | ret = mtk_nor_write_buffer_disable(mtk_nor); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 348 | if (ret < 0) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 349 | dev_warn(mtk_nor->dev, "write buffer disable failed!\n"); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 350 | return ret; |
| 351 | } |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 352 | |
Brian Norris | 78b400f | 2016-05-05 17:31:50 -0700 | [diff] [blame] | 353 | if (i < len) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 354 | ret = mtk_nor_write_single_byte(mtk_nor, to, |
| 355 | (int)(len - i), (u8 *)buf); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 356 | if (ret < 0) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 357 | dev_err(mtk_nor->dev, "write single byte failed!\n"); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 358 | return ret; |
| 359 | } |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 360 | } |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 361 | |
Brian Norris | 78b400f | 2016-05-05 17:31:50 -0700 | [diff] [blame] | 362 | return len; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 363 | } |
| 364 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 365 | static int mtk_nor_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 366 | { |
| 367 | int ret; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 368 | struct mtk_nor *mtk_nor = nor->priv; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 369 | |
| 370 | switch (opcode) { |
| 371 | case SPINOR_OP_RDSR: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 372 | ret = mtk_nor_execute_cmd(mtk_nor, MTK_NOR_RDSR_CMD); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 373 | if (ret < 0) |
| 374 | return ret; |
| 375 | if (len == 1) |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 376 | *buf = readb(mtk_nor->base + MTK_NOR_RDSR_REG); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 377 | else |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 378 | dev_err(mtk_nor->dev, "len should be 1 for read status!\n"); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 379 | break; |
| 380 | default: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 381 | ret = mtk_nor_do_tx_rx(mtk_nor, opcode, NULL, 0, buf, len); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 382 | break; |
| 383 | } |
| 384 | return ret; |
| 385 | } |
| 386 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 387 | static int mtk_nor_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, |
| 388 | int len) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 389 | { |
| 390 | int ret; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 391 | struct mtk_nor *mtk_nor = nor->priv; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 392 | |
| 393 | switch (opcode) { |
| 394 | case SPINOR_OP_WRSR: |
| 395 | /* We only handle 1 byte */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 396 | ret = mtk_nor_wr_sr(mtk_nor, *buf); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 397 | break; |
| 398 | default: |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 399 | ret = mtk_nor_do_tx_rx(mtk_nor, opcode, buf, len, NULL, 0); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 400 | if (ret) |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 401 | dev_warn(mtk_nor->dev, "write reg failure!\n"); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 402 | break; |
| 403 | } |
| 404 | return ret; |
| 405 | } |
| 406 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 407 | static void mtk_nor_disable_clk(struct mtk_nor *mtk_nor) |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 408 | { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 409 | clk_disable_unprepare(mtk_nor->spi_clk); |
| 410 | clk_disable_unprepare(mtk_nor->nor_clk); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 411 | } |
| 412 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 413 | static int mtk_nor_enable_clk(struct mtk_nor *mtk_nor) |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 414 | { |
| 415 | int ret; |
| 416 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 417 | ret = clk_prepare_enable(mtk_nor->spi_clk); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 418 | if (ret) |
| 419 | return ret; |
| 420 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 421 | ret = clk_prepare_enable(mtk_nor->nor_clk); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 422 | if (ret) { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 423 | clk_disable_unprepare(mtk_nor->spi_clk); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 424 | return ret; |
| 425 | } |
| 426 | |
| 427 | return 0; |
| 428 | } |
| 429 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 430 | static int mtk_nor_init(struct mtk_nor *mtk_nor, |
Geert Uytterhoeven | 92752d9 | 2016-01-15 14:46:29 +0100 | [diff] [blame] | 431 | struct device_node *flash_node) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 432 | { |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 433 | const struct spi_nor_hwcaps hwcaps = { |
Guochun Mao | 9cca9b3 | 2019-01-16 10:12:04 +0800 | [diff] [blame] | 434 | .mask = SNOR_HWCAPS_READ | |
| 435 | SNOR_HWCAPS_READ_FAST | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 436 | SNOR_HWCAPS_READ_1_1_2 | |
| 437 | SNOR_HWCAPS_PP, |
| 438 | }; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 439 | int ret; |
| 440 | struct spi_nor *nor; |
| 441 | |
| 442 | /* initialize controller to accept commands */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 443 | writel(MTK_NOR_ENABLE_SF_CMD, mtk_nor->base + MTK_NOR_WRPROT_REG); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 444 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 445 | nor = &mtk_nor->nor; |
| 446 | nor->dev = mtk_nor->dev; |
| 447 | nor->priv = mtk_nor; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 448 | spi_nor_set_flash_node(nor, flash_node); |
| 449 | |
| 450 | /* fill the hooks to spi nor */ |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 451 | nor->read = mtk_nor_read; |
| 452 | nor->read_reg = mtk_nor_read_reg; |
| 453 | nor->write = mtk_nor_write; |
| 454 | nor->write_reg = mtk_nor_write_reg; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 455 | nor->mtd.name = "mtk_nor"; |
| 456 | /* initialized with NULL */ |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 457 | ret = spi_nor_scan(nor, NULL, &hwcaps); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 458 | if (ret) |
| 459 | return ret; |
| 460 | |
| 461 | return mtd_device_register(&nor->mtd, NULL, 0); |
| 462 | } |
| 463 | |
| 464 | static int mtk_nor_drv_probe(struct platform_device *pdev) |
| 465 | { |
| 466 | struct device_node *flash_np; |
| 467 | struct resource *res; |
| 468 | int ret; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 469 | struct mtk_nor *mtk_nor; |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 470 | |
| 471 | if (!pdev->dev.of_node) { |
| 472 | dev_err(&pdev->dev, "No DT found\n"); |
| 473 | return -EINVAL; |
| 474 | } |
| 475 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 476 | mtk_nor = devm_kzalloc(&pdev->dev, sizeof(*mtk_nor), GFP_KERNEL); |
| 477 | if (!mtk_nor) |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 478 | return -ENOMEM; |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 479 | platform_set_drvdata(pdev, mtk_nor); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 480 | |
| 481 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 482 | mtk_nor->base = devm_ioremap_resource(&pdev->dev, res); |
| 483 | if (IS_ERR(mtk_nor->base)) |
| 484 | return PTR_ERR(mtk_nor->base); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 485 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 486 | mtk_nor->spi_clk = devm_clk_get(&pdev->dev, "spi"); |
| 487 | if (IS_ERR(mtk_nor->spi_clk)) |
| 488 | return PTR_ERR(mtk_nor->spi_clk); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 489 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 490 | mtk_nor->nor_clk = devm_clk_get(&pdev->dev, "sf"); |
| 491 | if (IS_ERR(mtk_nor->nor_clk)) |
| 492 | return PTR_ERR(mtk_nor->nor_clk); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 493 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 494 | mtk_nor->dev = &pdev->dev; |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 495 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 496 | ret = mtk_nor_enable_clk(mtk_nor); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 497 | if (ret) |
| 498 | return ret; |
| 499 | |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 500 | /* only support one attached flash */ |
| 501 | flash_np = of_get_next_available_child(pdev->dev.of_node, NULL); |
| 502 | if (!flash_np) { |
| 503 | dev_err(&pdev->dev, "no SPI flash device to configure\n"); |
| 504 | ret = -ENODEV; |
| 505 | goto nor_free; |
| 506 | } |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 507 | ret = mtk_nor_init(mtk_nor, flash_np); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 508 | |
| 509 | nor_free: |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 510 | if (ret) |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 511 | mtk_nor_disable_clk(mtk_nor); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 512 | |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 513 | return ret; |
| 514 | } |
| 515 | |
| 516 | static int mtk_nor_drv_remove(struct platform_device *pdev) |
| 517 | { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 518 | struct mtk_nor *mtk_nor = platform_get_drvdata(pdev); |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 519 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 520 | mtk_nor_disable_clk(mtk_nor); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 521 | |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 522 | return 0; |
| 523 | } |
| 524 | |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 525 | #ifdef CONFIG_PM_SLEEP |
| 526 | static int mtk_nor_suspend(struct device *dev) |
| 527 | { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 528 | struct mtk_nor *mtk_nor = dev_get_drvdata(dev); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 529 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 530 | mtk_nor_disable_clk(mtk_nor); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 531 | |
| 532 | return 0; |
| 533 | } |
| 534 | |
| 535 | static int mtk_nor_resume(struct device *dev) |
| 536 | { |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 537 | struct mtk_nor *mtk_nor = dev_get_drvdata(dev); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 538 | |
Guochun Mao | 23bae78 | 2017-12-18 09:47:35 +0800 | [diff] [blame] | 539 | return mtk_nor_enable_clk(mtk_nor); |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 540 | } |
| 541 | |
| 542 | static const struct dev_pm_ops mtk_nor_dev_pm_ops = { |
| 543 | .suspend = mtk_nor_suspend, |
| 544 | .resume = mtk_nor_resume, |
| 545 | }; |
| 546 | |
| 547 | #define MTK_NOR_DEV_PM_OPS (&mtk_nor_dev_pm_ops) |
| 548 | #else |
| 549 | #define MTK_NOR_DEV_PM_OPS NULL |
| 550 | #endif |
| 551 | |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 552 | static const struct of_device_id mtk_nor_of_ids[] = { |
| 553 | { .compatible = "mediatek,mt8173-nor"}, |
| 554 | { /* sentinel */ } |
| 555 | }; |
| 556 | MODULE_DEVICE_TABLE(of, mtk_nor_of_ids); |
| 557 | |
| 558 | static struct platform_driver mtk_nor_driver = { |
| 559 | .probe = mtk_nor_drv_probe, |
| 560 | .remove = mtk_nor_drv_remove, |
| 561 | .driver = { |
| 562 | .name = "mtk-nor", |
Guochun Mao | 2ea68b7 | 2017-09-21 20:45:06 +0800 | [diff] [blame] | 563 | .pm = MTK_NOR_DEV_PM_OPS, |
Bayi Cheng | 3ce351b | 2015-11-18 11:30:02 +0800 | [diff] [blame] | 564 | .of_match_table = mtk_nor_of_ids, |
| 565 | }, |
| 566 | }; |
| 567 | |
| 568 | module_platform_driver(mtk_nor_driver); |
| 569 | MODULE_LICENSE("GPL v2"); |
| 570 | MODULE_DESCRIPTION("MediaTek SPI NOR Flash Driver"); |