blob: 37750c6493b4d52cf94742a952b0d5a6e1855990 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-rpc/dma.c
3 *
4 * Copyright (C) 1998 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * DMA functions specific to RiscPC architecture
11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/mman.h>
13#include <linux/init.h>
14#include <linux/interrupt.h>
Russell King7cdad482006-01-04 15:08:30 +000015#include <linux/dma-mapping.h>
Russell Kingfced80c2008-09-06 12:10:45 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#include <asm/page.h>
19#include <asm/dma.h>
20#include <asm/fiq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/hardware.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080023#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include <asm/mach/dma.h>
26#include <asm/hardware/iomd.h>
27
Russell King308d3332009-02-21 21:36:22 +000028struct iomd_dma {
29 struct dma_struct dma;
30 unsigned int state;
31 unsigned long base; /* Controller base address */
32 int irq; /* Controller IRQ */
Russell King81944682019-05-02 17:37:51 +010033 dma_addr_t cur_addr;
34 unsigned int cur_len;
Russell Kingfa4e9982009-02-21 21:38:56 +000035 dma_addr_t dma_addr;
36 unsigned int dma_len;
Russell King308d3332009-02-21 21:36:22 +000037};
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#if 0
40typedef enum {
41 dma_size_8 = 1,
42 dma_size_16 = 2,
43 dma_size_32 = 4,
44 dma_size_128 = 16
45} dma_size_t;
46#endif
47
48#define TRANSFER_SIZE 2
49
50#define CURA (0)
51#define ENDA (IOMD_IO0ENDA - IOMD_IO0CURA)
52#define CURB (IOMD_IO0CURB - IOMD_IO0CURA)
53#define ENDB (IOMD_IO0ENDB - IOMD_IO0CURA)
54#define CR (IOMD_IO0CR - IOMD_IO0CURA)
55#define ST (IOMD_IO0ST - IOMD_IO0CURA)
56
Russell King81944682019-05-02 17:37:51 +010057static void iomd_get_next_sg(struct iomd_dma *idma)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 unsigned long end, offset, flags = 0;
60
Russell Kingad9dd942008-12-08 17:35:48 +000061 if (idma->dma.sg) {
Russell King81944682019-05-02 17:37:51 +010062 idma->cur_addr = idma->dma_addr;
63 offset = idma->cur_addr & ~PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Russell Kingfa4e9982009-02-21 21:38:56 +000065 end = offset + idma->dma_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67 if (end > PAGE_SIZE)
68 end = PAGE_SIZE;
69
70 if (offset + TRANSFER_SIZE >= end)
71 flags |= DMA_END_L;
72
Russell King81944682019-05-02 17:37:51 +010073 idma->cur_len = end - TRANSFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Russell Kingfa4e9982009-02-21 21:38:56 +000075 idma->dma_len -= end - offset;
76 idma->dma_addr += end - offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Russell Kingfa4e9982009-02-21 21:38:56 +000078 if (idma->dma_len == 0) {
Russell Kingad9dd942008-12-08 17:35:48 +000079 if (idma->dma.sgcount > 1) {
Russell King9e28d7e2008-12-08 19:03:58 +000080 idma->dma.sg = sg_next(idma->dma.sg);
Russell Kingfa4e9982009-02-21 21:38:56 +000081 idma->dma_addr = idma->dma.sg->dma_address;
82 idma->dma_len = idma->dma.sg->length;
Russell Kingad9dd942008-12-08 17:35:48 +000083 idma->dma.sgcount--;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 } else {
Russell Kingad9dd942008-12-08 17:35:48 +000085 idma->dma.sg = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 flags |= DMA_END_S;
87 }
88 }
89 } else {
90 flags = DMA_END_S | DMA_END_L;
Russell King81944682019-05-02 17:37:51 +010091 idma->cur_addr = 0;
92 idma->cur_len = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 }
94
Russell King81944682019-05-02 17:37:51 +010095 idma->cur_len |= flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096}
97
Linus Torvalds0cd61b62006-10-06 10:53:39 -070098static irqreturn_t iomd_dma_handle(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099{
Russell Kingad9dd942008-12-08 17:35:48 +0000100 struct iomd_dma *idma = dev_id;
101 unsigned long base = idma->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 do {
104 unsigned int status;
105
106 status = iomd_readb(base + ST);
107 if (!(status & DMA_ST_INT))
108 return IRQ_HANDLED;
109
Russell Kingad9dd942008-12-08 17:35:48 +0000110 if ((idma->state ^ status) & DMA_ST_AB)
Russell King81944682019-05-02 17:37:51 +0100111 iomd_get_next_sg(idma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113 switch (status & (DMA_ST_OFL | DMA_ST_AB)) {
114 case DMA_ST_OFL: /* OIA */
115 case DMA_ST_AB: /* .IB */
Russell King81944682019-05-02 17:37:51 +0100116 iomd_writel(idma->cur_addr, base + CURA);
117 iomd_writel(idma->cur_len, base + ENDA);
Russell Kingad9dd942008-12-08 17:35:48 +0000118 idma->state = DMA_ST_AB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 break;
120
121 case DMA_ST_OFL | DMA_ST_AB: /* OIB */
122 case 0: /* .IA */
Russell King81944682019-05-02 17:37:51 +0100123 iomd_writel(idma->cur_addr, base + CURB);
124 iomd_writel(idma->cur_len, base + ENDB);
Russell Kingad9dd942008-12-08 17:35:48 +0000125 idma->state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 break;
127 }
128
129 if (status & DMA_ST_OFL &&
Russell King81944682019-05-02 17:37:51 +0100130 idma->cur_len == (DMA_END_S|DMA_END_L))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 break;
132 } while (1);
133
Russell Kingad9dd942008-12-08 17:35:48 +0000134 idma->state = ~DMA_ST_AB;
Russell Kingffd9a1b2019-05-02 17:19:18 +0100135 disable_irq_nosync(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137 return IRQ_HANDLED;
138}
139
Russell King1df81302008-12-08 15:58:50 +0000140static int iomd_request_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Russell Kingad9dd942008-12-08 17:35:48 +0000142 struct iomd_dma *idma = container_of(dma, struct iomd_dma, dma);
143
144 return request_irq(idma->irq, iomd_dma_handle,
Michael Opdenacker78f6db92014-03-04 22:04:50 +0100145 0, idma->dma.device_id, idma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146}
147
Russell King1df81302008-12-08 15:58:50 +0000148static void iomd_free_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
Russell Kingad9dd942008-12-08 17:35:48 +0000150 struct iomd_dma *idma = container_of(dma, struct iomd_dma, dma);
151
152 free_irq(idma->irq, idma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
Russell King1df81302008-12-08 15:58:50 +0000155static void iomd_enable_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
Russell Kingad9dd942008-12-08 17:35:48 +0000157 struct iomd_dma *idma = container_of(dma, struct iomd_dma, dma);
158 unsigned long dma_base = idma->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 unsigned int ctrl = TRANSFER_SIZE | DMA_CR_E;
160
Russell Kingad9dd942008-12-08 17:35:48 +0000161 if (idma->dma.invalid) {
162 idma->dma.invalid = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164 /*
165 * Cope with ISA-style drivers which expect cache
166 * coherence.
167 */
Russell Kingad9dd942008-12-08 17:35:48 +0000168 if (!idma->dma.sg) {
169 idma->dma.sg = &idma->dma.buf;
170 idma->dma.sgcount = 1;
171 idma->dma.buf.length = idma->dma.count;
172 idma->dma.buf.dma_address = dma_map_single(NULL,
173 idma->dma.addr, idma->dma.count,
174 idma->dma.dma_mode == DMA_MODE_READ ?
Russell King7cdad482006-01-04 15:08:30 +0000175 DMA_FROM_DEVICE : DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 }
177
Russell Kingffd9a1b2019-05-02 17:19:18 +0100178 idma->dma_addr = idma->dma.sg->dma_address;
179 idma->dma_len = idma->dma.sg->length;
180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 iomd_writeb(DMA_CR_C, dma_base + CR);
Russell Kingad9dd942008-12-08 17:35:48 +0000182 idma->state = DMA_ST_AB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
Russell Kingad9dd942008-12-08 17:35:48 +0000184
185 if (idma->dma.dma_mode == DMA_MODE_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 ctrl |= DMA_CR_D;
187
188 iomd_writeb(ctrl, dma_base + CR);
Russell Kingad9dd942008-12-08 17:35:48 +0000189 enable_irq(idma->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190}
191
Russell King1df81302008-12-08 15:58:50 +0000192static void iomd_disable_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193{
Russell Kingad9dd942008-12-08 17:35:48 +0000194 struct iomd_dma *idma = container_of(dma, struct iomd_dma, dma);
195 unsigned long dma_base = idma->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 unsigned long flags;
197
198 local_irq_save(flags);
Russell Kingad9dd942008-12-08 17:35:48 +0000199 if (idma->state != ~DMA_ST_AB)
200 disable_irq(idma->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 iomd_writeb(0, dma_base + CR);
202 local_irq_restore(flags);
203}
204
Russell King1df81302008-12-08 15:58:50 +0000205static int iomd_set_dma_speed(unsigned int chan, dma_t *dma, int cycle)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
207 int tcr, speed;
208
209 if (cycle < 188)
210 speed = 3;
211 else if (cycle <= 250)
212 speed = 2;
213 else if (cycle < 438)
214 speed = 1;
215 else
216 speed = 0;
217
218 tcr = iomd_readb(IOMD_DMATCR);
219 speed &= 3;
220
Russell King1df81302008-12-08 15:58:50 +0000221 switch (chan) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 case DMA_0:
223 tcr = (tcr & ~0x03) | speed;
224 break;
225
226 case DMA_1:
227 tcr = (tcr & ~0x0c) | (speed << 2);
228 break;
229
230 case DMA_2:
231 tcr = (tcr & ~0x30) | (speed << 4);
232 break;
233
234 case DMA_3:
235 tcr = (tcr & ~0xc0) | (speed << 6);
236 break;
237
238 default:
239 break;
240 }
241
242 iomd_writeb(tcr, IOMD_DMATCR);
243
244 return speed;
245}
246
247static struct dma_ops iomd_dma_ops = {
248 .type = "IOMD",
249 .request = iomd_request_dma,
250 .free = iomd_free_dma,
251 .enable = iomd_enable_dma,
252 .disable = iomd_disable_dma,
253 .setspeed = iomd_set_dma_speed,
254};
255
256static struct fiq_handler fh = {
257 .name = "floppydma"
258};
259
Russell King308d3332009-02-21 21:36:22 +0000260struct floppy_dma {
261 struct dma_struct dma;
262 unsigned int fiq;
263};
264
Russell King1df81302008-12-08 15:58:50 +0000265static void floppy_enable_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
Russell Kingad9dd942008-12-08 17:35:48 +0000267 struct floppy_dma *fdma = container_of(dma, struct floppy_dma, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 void *fiqhandler_start;
269 unsigned int fiqhandler_length;
270 struct pt_regs regs;
271
Russell Kingad9dd942008-12-08 17:35:48 +0000272 if (fdma->dma.sg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 BUG();
274
Russell Kingad9dd942008-12-08 17:35:48 +0000275 if (fdma->dma.dma_mode == DMA_MODE_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 extern unsigned char floppy_fiqin_start, floppy_fiqin_end;
277 fiqhandler_start = &floppy_fiqin_start;
278 fiqhandler_length = &floppy_fiqin_end - &floppy_fiqin_start;
279 } else {
280 extern unsigned char floppy_fiqout_start, floppy_fiqout_end;
281 fiqhandler_start = &floppy_fiqout_start;
282 fiqhandler_length = &floppy_fiqout_end - &floppy_fiqout_start;
283 }
284
Russell Kingad9dd942008-12-08 17:35:48 +0000285 regs.ARM_r9 = fdma->dma.count;
286 regs.ARM_r10 = (unsigned long)fdma->dma.addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 regs.ARM_fp = (unsigned long)FLOPPYDMA_BASE;
288
289 if (claim_fiq(&fh)) {
290 printk("floppydma: couldn't claim FIQ.\n");
291 return;
292 }
293
294 set_fiq_handler(fiqhandler_start, fiqhandler_length);
295 set_fiq_regs(&regs);
Russell Kingad9dd942008-12-08 17:35:48 +0000296 enable_fiq(fdma->fiq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297}
298
Russell King1df81302008-12-08 15:58:50 +0000299static void floppy_disable_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
Russell Kingad9dd942008-12-08 17:35:48 +0000301 struct floppy_dma *fdma = container_of(dma, struct floppy_dma, dma);
302 disable_fiq(fdma->fiq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 release_fiq(&fh);
304}
305
Russell King1df81302008-12-08 15:58:50 +0000306static int floppy_get_residue(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307{
308 struct pt_regs regs;
309 get_fiq_regs(&regs);
310 return regs.ARM_r9;
311}
312
313static struct dma_ops floppy_dma_ops = {
314 .type = "FIQDMA",
315 .enable = floppy_enable_dma,
316 .disable = floppy_disable_dma,
317 .residue = floppy_get_residue,
318};
319
320/*
321 * This is virtual DMA - we don't need anything here.
322 */
Russell King1df81302008-12-08 15:58:50 +0000323static void sound_enable_disable_dma(unsigned int chan, dma_t *dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325}
326
327static struct dma_ops sound_dma_ops = {
328 .type = "VIRTUAL",
329 .enable = sound_enable_disable_dma,
330 .disable = sound_enable_disable_dma,
331};
332
Russell Kingad9dd942008-12-08 17:35:48 +0000333static struct iomd_dma iomd_dma[6];
Russell King2f757f22008-12-08 16:33:30 +0000334
Russell Kingad9dd942008-12-08 17:35:48 +0000335static struct floppy_dma floppy_dma = {
336 .dma = {
337 .d_ops = &floppy_dma_ops,
338 },
339 .fiq = FIQ_FLOPPYDATA,
Russell King2f757f22008-12-08 16:33:30 +0000340};
341
342static dma_t sound_dma = {
343 .d_ops = &sound_dma_ops,
344};
345
346static int __init rpc_dma_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
Russell King2f757f22008-12-08 16:33:30 +0000348 unsigned int i;
349 int ret;
350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 iomd_writeb(0, IOMD_IO0CR);
352 iomd_writeb(0, IOMD_IO1CR);
353 iomd_writeb(0, IOMD_IO2CR);
354 iomd_writeb(0, IOMD_IO3CR);
355
356 iomd_writeb(0xa0, IOMD_DMATCR);
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 /*
359 * Setup DMA channels 2,3 to be for podules
360 * and channels 0,1 for internal devices
361 */
362 iomd_writeb(DMA_EXT_IO3|DMA_EXT_IO2, IOMD_DMAEXT);
Russell King2f757f22008-12-08 16:33:30 +0000363
Russell Kingad9dd942008-12-08 17:35:48 +0000364 iomd_dma[DMA_0].base = IOMD_IO0CURA;
365 iomd_dma[DMA_0].irq = IRQ_DMA0;
366 iomd_dma[DMA_1].base = IOMD_IO1CURA;
367 iomd_dma[DMA_1].irq = IRQ_DMA1;
368 iomd_dma[DMA_2].base = IOMD_IO2CURA;
369 iomd_dma[DMA_2].irq = IRQ_DMA2;
370 iomd_dma[DMA_3].base = IOMD_IO3CURA;
371 iomd_dma[DMA_3].irq = IRQ_DMA3;
372 iomd_dma[DMA_S0].base = IOMD_SD0CURA;
373 iomd_dma[DMA_S0].irq = IRQ_DMAS0;
374 iomd_dma[DMA_S1].base = IOMD_SD1CURA;
375 iomd_dma[DMA_S1].irq = IRQ_DMAS1;
Russell King2f757f22008-12-08 16:33:30 +0000376
377 for (i = DMA_0; i <= DMA_S1; i++) {
Russell Kingad9dd942008-12-08 17:35:48 +0000378 iomd_dma[i].dma.d_ops = &iomd_dma_ops;
Russell King2f757f22008-12-08 16:33:30 +0000379
Russell Kingad9dd942008-12-08 17:35:48 +0000380 ret = isa_dma_add(i, &iomd_dma[i].dma);
Russell King2f757f22008-12-08 16:33:30 +0000381 if (ret)
382 printk("IOMDDMA%u: unable to register: %d\n", i, ret);
383 }
384
Russell Kingad9dd942008-12-08 17:35:48 +0000385 ret = isa_dma_add(DMA_VIRTUAL_FLOPPY, &floppy_dma.dma);
Russell King2f757f22008-12-08 16:33:30 +0000386 if (ret)
387 printk("IOMDFLOPPY: unable to register: %d\n", ret);
388 ret = isa_dma_add(DMA_VIRTUAL_SOUND, &sound_dma);
389 if (ret)
390 printk("IOMDSOUND: unable to register: %d\n", ret);
391 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392}
Russell King2f757f22008-12-08 16:33:30 +0000393core_initcall(rpc_dma_init);