Andy Shevchenko | cb0e9a7 | 2018-11-06 14:11:42 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 2 | /* |
Grant Likely | c103de2 | 2011-06-04 18:38:28 -0600 | [diff] [blame] | 3 | * GPIO interface for Intel Poulsbo SCH |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 4 | * |
| 5 | * Copyright (c) 2010 CompuLab Ltd |
| 6 | * Author: Denis Turischev <denis@compulab.co.il> |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
Andy Shevchenko | 47091b0 | 2018-09-04 14:26:25 +0300 | [diff] [blame] | 9 | #include <linux/acpi.h> |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 10 | #include <linux/bitops.h> |
Andy Shevchenko | 47091b0 | 2018-09-04 14:26:25 +0300 | [diff] [blame] | 11 | #include <linux/errno.h> |
| 12 | #include <linux/gpio/driver.h> |
| 13 | #include <linux/io.h> |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 14 | #include <linux/irq.h> |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 15 | #include <linux/kernel.h> |
| 16 | #include <linux/module.h> |
Denis Turischev | f04ddfc | 2011-03-14 12:53:05 +0200 | [diff] [blame] | 17 | #include <linux/pci_ids.h> |
Andy Shevchenko | 47091b0 | 2018-09-04 14:26:25 +0300 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 19 | #include <linux/types.h> |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 20 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 21 | #define GEN 0x00 |
| 22 | #define GIO 0x04 |
| 23 | #define GLV 0x08 |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 24 | #define GTPE 0x0c |
| 25 | #define GTNE 0x10 |
| 26 | #define GGPE 0x14 |
| 27 | #define GSMI 0x18 |
| 28 | #define GTS 0x1c |
| 29 | |
| 30 | #define CORE_BANK_OFFSET 0x00 |
| 31 | #define RESUME_BANK_OFFSET 0x20 |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 32 | |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 33 | /* |
| 34 | * iLB datasheet describes GPE0BLK registers, in particular GPE0E.GPIO bit. |
| 35 | * Document Number: 328195-001 |
| 36 | */ |
| 37 | #define GPE0E_GPIO 14 |
| 38 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 39 | struct sch_gpio { |
| 40 | struct gpio_chip chip; |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 41 | struct irq_chip irqchip; |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 42 | spinlock_t lock; |
| 43 | unsigned short iobase; |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 44 | unsigned short resume_base; |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 45 | |
| 46 | /* GPE handling */ |
| 47 | u32 gpe; |
| 48 | acpi_gpe_handler gpe_handler; |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 49 | }; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 50 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 51 | static unsigned int sch_gpio_offset(struct sch_gpio *sch, unsigned int gpio, |
| 52 | unsigned int reg) |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 53 | { |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 54 | unsigned int base = CORE_BANK_OFFSET; |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 55 | |
| 56 | if (gpio >= sch->resume_base) { |
| 57 | gpio -= sch->resume_base; |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 58 | base = RESUME_BANK_OFFSET; |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 59 | } |
| 60 | |
| 61 | return base + reg + gpio / 8; |
| 62 | } |
| 63 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 64 | static unsigned int sch_gpio_bit(struct sch_gpio *sch, unsigned int gpio) |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 65 | { |
| 66 | if (gpio >= sch->resume_base) |
| 67 | gpio -= sch->resume_base; |
| 68 | return gpio % 8; |
| 69 | } |
| 70 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 71 | static int sch_gpio_reg_get(struct sch_gpio *sch, unsigned int gpio, unsigned int reg) |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 72 | { |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 73 | unsigned short offset, bit; |
Chang Rebecca Swee Fun | 920dfd8 | 2015-01-21 18:32:21 +0800 | [diff] [blame] | 74 | u8 reg_val; |
| 75 | |
| 76 | offset = sch_gpio_offset(sch, gpio, reg); |
| 77 | bit = sch_gpio_bit(sch, gpio); |
| 78 | |
| 79 | reg_val = !!(inb(sch->iobase + offset) & BIT(bit)); |
| 80 | |
| 81 | return reg_val; |
| 82 | } |
| 83 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 84 | static void sch_gpio_reg_set(struct sch_gpio *sch, unsigned int gpio, unsigned int reg, |
Chang Rebecca Swee Fun | 920dfd8 | 2015-01-21 18:32:21 +0800 | [diff] [blame] | 85 | int val) |
| 86 | { |
Chang Rebecca Swee Fun | 920dfd8 | 2015-01-21 18:32:21 +0800 | [diff] [blame] | 87 | unsigned short offset, bit; |
| 88 | u8 reg_val; |
| 89 | |
| 90 | offset = sch_gpio_offset(sch, gpio, reg); |
| 91 | bit = sch_gpio_bit(sch, gpio); |
| 92 | |
| 93 | reg_val = inb(sch->iobase + offset); |
| 94 | |
| 95 | if (val) |
| 96 | outb(reg_val | BIT(bit), sch->iobase + offset); |
| 97 | else |
| 98 | outb((reg_val & ~BIT(bit)), sch->iobase + offset); |
| 99 | } |
| 100 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 101 | static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned int gpio_num) |
Chang Rebecca Swee Fun | 920dfd8 | 2015-01-21 18:32:21 +0800 | [diff] [blame] | 102 | { |
Linus Walleij | 737c8fc | 2015-12-07 14:21:49 +0100 | [diff] [blame] | 103 | struct sch_gpio *sch = gpiochip_get_data(gc); |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 104 | unsigned long flags; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 105 | |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 106 | spin_lock_irqsave(&sch->lock, flags); |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 107 | sch_gpio_reg_set(sch, gpio_num, GIO, 1); |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 108 | spin_unlock_irqrestore(&sch->lock, flags); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 109 | return 0; |
| 110 | } |
| 111 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 112 | static int sch_gpio_get(struct gpio_chip *gc, unsigned int gpio_num) |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 113 | { |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 114 | struct sch_gpio *sch = gpiochip_get_data(gc); |
Abanoub Sameh | 4941b8d | 2020-07-21 16:51:04 +0200 | [diff] [blame] | 115 | |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 116 | return sch_gpio_reg_get(sch, gpio_num, GLV); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 117 | } |
| 118 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 119 | static void sch_gpio_set(struct gpio_chip *gc, unsigned int gpio_num, int val) |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 120 | { |
Linus Walleij | 737c8fc | 2015-12-07 14:21:49 +0100 | [diff] [blame] | 121 | struct sch_gpio *sch = gpiochip_get_data(gc); |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 122 | unsigned long flags; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 123 | |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 124 | spin_lock_irqsave(&sch->lock, flags); |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 125 | sch_gpio_reg_set(sch, gpio_num, GLV, val); |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 126 | spin_unlock_irqrestore(&sch->lock, flags); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 127 | } |
| 128 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 129 | static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned int gpio_num, |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 130 | int val) |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 131 | { |
Linus Walleij | 737c8fc | 2015-12-07 14:21:49 +0100 | [diff] [blame] | 132 | struct sch_gpio *sch = gpiochip_get_data(gc); |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 133 | unsigned long flags; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 134 | |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 135 | spin_lock_irqsave(&sch->lock, flags); |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 136 | sch_gpio_reg_set(sch, gpio_num, GIO, 0); |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 137 | spin_unlock_irqrestore(&sch->lock, flags); |
Daniel Krueger | 1e0d982 | 2014-04-07 14:20:32 +0200 | [diff] [blame] | 138 | |
| 139 | /* |
| 140 | * according to the datasheet, writing to the level register has no |
| 141 | * effect when GPIO is programmed as input. |
| 142 | * Actually the the level register is read-only when configured as input. |
| 143 | * Thus presetting the output level before switching to output is _NOT_ possible. |
| 144 | * Hence we set the level after configuring the GPIO as output. |
| 145 | * But we cannot prevent a short low pulse if direction is set to high |
| 146 | * and an external pull-up is connected. |
| 147 | */ |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 148 | sch_gpio_set(gc, gpio_num, val); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 149 | return 0; |
| 150 | } |
| 151 | |
Abanoub Sameh | 2c58e44 | 2020-07-21 16:51:03 +0200 | [diff] [blame] | 152 | static int sch_gpio_get_direction(struct gpio_chip *gc, unsigned int gpio_num) |
Linus Walleij | d8e764c | 2018-06-27 10:39:31 +0200 | [diff] [blame] | 153 | { |
| 154 | struct sch_gpio *sch = gpiochip_get_data(gc); |
| 155 | |
Matti Vaittinen | e42615e | 2019-11-06 10:54:12 +0200 | [diff] [blame] | 156 | if (sch_gpio_reg_get(sch, gpio_num, GIO)) |
| 157 | return GPIO_LINE_DIRECTION_IN; |
| 158 | |
| 159 | return GPIO_LINE_DIRECTION_OUT; |
Linus Walleij | d8e764c | 2018-06-27 10:39:31 +0200 | [diff] [blame] | 160 | } |
| 161 | |
Julia Lawall | e35b5ab | 2016-09-11 14:14:37 +0200 | [diff] [blame] | 162 | static const struct gpio_chip sch_gpio_chip = { |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 163 | .label = "sch_gpio", |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 164 | .owner = THIS_MODULE, |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 165 | .direction_input = sch_gpio_direction_in, |
| 166 | .get = sch_gpio_get, |
| 167 | .direction_output = sch_gpio_direction_out, |
| 168 | .set = sch_gpio_set, |
Linus Walleij | d8e764c | 2018-06-27 10:39:31 +0200 | [diff] [blame] | 169 | .get_direction = sch_gpio_get_direction, |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 170 | }; |
| 171 | |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 172 | static int sch_irq_type(struct irq_data *d, unsigned int type) |
| 173 | { |
| 174 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 175 | struct sch_gpio *sch = gpiochip_get_data(gc); |
| 176 | irq_hw_number_t gpio_num = irqd_to_hwirq(d); |
| 177 | unsigned long flags; |
| 178 | int rising, falling; |
| 179 | |
| 180 | switch (type & IRQ_TYPE_SENSE_MASK) { |
| 181 | case IRQ_TYPE_EDGE_RISING: |
| 182 | rising = 1; |
| 183 | falling = 0; |
| 184 | break; |
| 185 | case IRQ_TYPE_EDGE_FALLING: |
| 186 | rising = 0; |
| 187 | falling = 1; |
| 188 | break; |
| 189 | case IRQ_TYPE_EDGE_BOTH: |
| 190 | rising = 1; |
| 191 | falling = 1; |
| 192 | break; |
| 193 | default: |
| 194 | return -EINVAL; |
| 195 | } |
| 196 | |
| 197 | spin_lock_irqsave(&sch->lock, flags); |
| 198 | |
| 199 | sch_gpio_reg_set(sch, gpio_num, GTPE, rising); |
| 200 | sch_gpio_reg_set(sch, gpio_num, GTNE, falling); |
| 201 | |
| 202 | irq_set_handler_locked(d, handle_edge_irq); |
| 203 | |
| 204 | spin_unlock_irqrestore(&sch->lock, flags); |
| 205 | |
| 206 | return 0; |
| 207 | } |
| 208 | |
| 209 | static void sch_irq_ack(struct irq_data *d) |
| 210 | { |
| 211 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 212 | struct sch_gpio *sch = gpiochip_get_data(gc); |
| 213 | irq_hw_number_t gpio_num = irqd_to_hwirq(d); |
| 214 | unsigned long flags; |
| 215 | |
| 216 | spin_lock_irqsave(&sch->lock, flags); |
| 217 | sch_gpio_reg_set(sch, gpio_num, GTS, 1); |
| 218 | spin_unlock_irqrestore(&sch->lock, flags); |
| 219 | } |
| 220 | |
| 221 | static void sch_irq_mask_unmask(struct irq_data *d, int val) |
| 222 | { |
| 223 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 224 | struct sch_gpio *sch = gpiochip_get_data(gc); |
| 225 | irq_hw_number_t gpio_num = irqd_to_hwirq(d); |
| 226 | unsigned long flags; |
| 227 | |
| 228 | spin_lock_irqsave(&sch->lock, flags); |
| 229 | sch_gpio_reg_set(sch, gpio_num, GGPE, val); |
| 230 | spin_unlock_irqrestore(&sch->lock, flags); |
| 231 | } |
| 232 | |
| 233 | static void sch_irq_mask(struct irq_data *d) |
| 234 | { |
| 235 | sch_irq_mask_unmask(d, 0); |
| 236 | } |
| 237 | |
| 238 | static void sch_irq_unmask(struct irq_data *d) |
| 239 | { |
| 240 | sch_irq_mask_unmask(d, 1); |
| 241 | } |
| 242 | |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 243 | static u32 sch_gpio_gpe_handler(acpi_handle gpe_device, u32 gpe, void *context) |
| 244 | { |
| 245 | struct sch_gpio *sch = context; |
| 246 | struct gpio_chip *gc = &sch->chip; |
| 247 | unsigned long core_status, resume_status; |
| 248 | unsigned long pending; |
| 249 | unsigned long flags; |
| 250 | int offset; |
| 251 | u32 ret; |
| 252 | |
| 253 | spin_lock_irqsave(&sch->lock, flags); |
| 254 | |
| 255 | core_status = inl(sch->iobase + CORE_BANK_OFFSET + GTS); |
| 256 | resume_status = inl(sch->iobase + RESUME_BANK_OFFSET + GTS); |
| 257 | |
| 258 | spin_unlock_irqrestore(&sch->lock, flags); |
| 259 | |
| 260 | pending = (resume_status << sch->resume_base) | core_status; |
| 261 | for_each_set_bit(offset, &pending, sch->chip.ngpio) |
Marc Zyngier | dbd1c54 | 2021-05-04 17:42:18 +0100 | [diff] [blame] | 262 | generic_handle_domain_irq(gc->irq.domain, offset); |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 263 | |
| 264 | /* Set returning value depending on whether we handled an interrupt */ |
| 265 | ret = pending ? ACPI_INTERRUPT_HANDLED : ACPI_INTERRUPT_NOT_HANDLED; |
| 266 | |
| 267 | /* Acknowledge GPE to ACPICA */ |
| 268 | ret |= ACPI_REENABLE_GPE; |
| 269 | |
| 270 | return ret; |
| 271 | } |
| 272 | |
| 273 | static void sch_gpio_remove_gpe_handler(void *data) |
| 274 | { |
| 275 | struct sch_gpio *sch = data; |
| 276 | |
| 277 | acpi_disable_gpe(NULL, sch->gpe); |
| 278 | acpi_remove_gpe_handler(NULL, sch->gpe, sch->gpe_handler); |
| 279 | } |
| 280 | |
| 281 | static int sch_gpio_install_gpe_handler(struct sch_gpio *sch) |
| 282 | { |
| 283 | struct device *dev = sch->chip.parent; |
| 284 | acpi_status status; |
| 285 | |
| 286 | status = acpi_install_gpe_handler(NULL, sch->gpe, ACPI_GPE_LEVEL_TRIGGERED, |
| 287 | sch->gpe_handler, sch); |
| 288 | if (ACPI_FAILURE(status)) { |
| 289 | dev_err(dev, "Failed to install GPE handler for %u: %s\n", |
| 290 | sch->gpe, acpi_format_exception(status)); |
| 291 | return -ENODEV; |
| 292 | } |
| 293 | |
| 294 | status = acpi_enable_gpe(NULL, sch->gpe); |
| 295 | if (ACPI_FAILURE(status)) { |
| 296 | dev_err(dev, "Failed to enable GPE handler for %u: %s\n", |
| 297 | sch->gpe, acpi_format_exception(status)); |
| 298 | acpi_remove_gpe_handler(NULL, sch->gpe, sch->gpe_handler); |
| 299 | return -ENODEV; |
| 300 | } |
| 301 | |
| 302 | return devm_add_action_or_reset(dev, sch_gpio_remove_gpe_handler, sch); |
| 303 | } |
| 304 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 305 | static int sch_gpio_probe(struct platform_device *pdev) |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 306 | { |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 307 | struct gpio_irq_chip *girq; |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 308 | struct sch_gpio *sch; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 309 | struct resource *res; |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 310 | int ret; |
Denis Turischev | f04ddfc | 2011-03-14 12:53:05 +0200 | [diff] [blame] | 311 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 312 | sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL); |
| 313 | if (!sch) |
| 314 | return -ENOMEM; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 315 | |
| 316 | res = platform_get_resource(pdev, IORESOURCE_IO, 0); |
| 317 | if (!res) |
| 318 | return -EBUSY; |
| 319 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 320 | if (!devm_request_region(&pdev->dev, res->start, resource_size(res), |
| 321 | pdev->name)) |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 322 | return -EBUSY; |
| 323 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 324 | spin_lock_init(&sch->lock); |
| 325 | sch->iobase = res->start; |
| 326 | sch->chip = sch_gpio_chip; |
| 327 | sch->chip.label = dev_name(&pdev->dev); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 328 | sch->chip.parent = &pdev->dev; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 329 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 330 | switch (pdev->id) { |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 331 | case PCI_DEVICE_ID_INTEL_SCH_LPC: |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 332 | sch->resume_base = 10; |
| 333 | sch->chip.ngpio = 14; |
| 334 | |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 335 | /* |
| 336 | * GPIO[6:0] enabled by default |
| 337 | * GPIO7 is configured by the CMC as SLPIOVR |
| 338 | * Enable GPIO[9:8] core powered gpios explicitly |
| 339 | */ |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 340 | sch_gpio_reg_set(sch, 8, GEN, 1); |
| 341 | sch_gpio_reg_set(sch, 9, GEN, 1); |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 342 | /* |
| 343 | * SUS_GPIO[2:0] enabled by default |
| 344 | * Enable SUS_GPIO3 resume powered gpio explicitly |
| 345 | */ |
Colin Pitrat | 87041a5 | 2016-06-18 19:05:04 +0100 | [diff] [blame] | 346 | sch_gpio_reg_set(sch, 13, GEN, 1); |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 347 | break; |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 348 | |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 349 | case PCI_DEVICE_ID_INTEL_ITC_LPC: |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 350 | sch->resume_base = 5; |
| 351 | sch->chip.ngpio = 14; |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 352 | break; |
Denis Turischev | f04ddfc | 2011-03-14 12:53:05 +0200 | [diff] [blame] | 353 | |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 354 | case PCI_DEVICE_ID_INTEL_CENTERTON_ILB: |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 355 | sch->resume_base = 21; |
| 356 | sch->chip.ngpio = 30; |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 357 | break; |
Denis Turischev | f04ddfc | 2011-03-14 12:53:05 +0200 | [diff] [blame] | 358 | |
Chang Rebecca Swee Fun | 9202149 | 2014-12-08 17:38:10 +0800 | [diff] [blame] | 359 | case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB: |
Chang Rebecca Swee Fun | 9202149 | 2014-12-08 17:38:10 +0800 | [diff] [blame] | 360 | sch->resume_base = 2; |
| 361 | sch->chip.ngpio = 8; |
| 362 | break; |
| 363 | |
Laurent Navet | be41cf5 | 2013-03-20 13:16:00 +0100 | [diff] [blame] | 364 | default: |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 365 | return -ENODEV; |
Denis Turischev | f04ddfc | 2011-03-14 12:53:05 +0200 | [diff] [blame] | 366 | } |
| 367 | |
Mika Westerberg | c479ff0 | 2014-10-21 13:33:56 +0200 | [diff] [blame] | 368 | platform_set_drvdata(pdev, sch); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 369 | |
Jan Kiszka | 7a81638 | 2021-03-17 17:19:27 +0200 | [diff] [blame] | 370 | sch->irqchip.name = "sch_gpio"; |
| 371 | sch->irqchip.irq_ack = sch_irq_ack; |
| 372 | sch->irqchip.irq_mask = sch_irq_mask; |
| 373 | sch->irqchip.irq_unmask = sch_irq_unmask; |
| 374 | sch->irqchip.irq_set_type = sch_irq_type; |
| 375 | |
| 376 | girq = &sch->chip.irq; |
| 377 | girq->chip = &sch->irqchip; |
| 378 | girq->num_parents = 0; |
| 379 | girq->parents = NULL; |
| 380 | girq->parent_handler = NULL; |
| 381 | girq->default_type = IRQ_TYPE_NONE; |
| 382 | girq->handler = handle_bad_irq; |
| 383 | |
Andy Shevchenko | fdc1f5df | 2021-03-17 17:19:28 +0200 | [diff] [blame] | 384 | /* GPE setup is optional */ |
| 385 | sch->gpe = GPE0E_GPIO; |
| 386 | sch->gpe_handler = sch_gpio_gpe_handler; |
| 387 | |
| 388 | ret = sch_gpio_install_gpe_handler(sch); |
| 389 | if (ret) |
| 390 | dev_warn(&pdev->dev, "Can't setup GPE, no IRQ support\n"); |
| 391 | |
Laxman Dewangan | c141146 | 2016-02-22 17:43:28 +0530 | [diff] [blame] | 392 | return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 393 | } |
| 394 | |
| 395 | static struct platform_driver sch_gpio_driver = { |
| 396 | .driver = { |
| 397 | .name = "sch_gpio", |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 398 | }, |
| 399 | .probe = sch_gpio_probe, |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 400 | }; |
| 401 | |
Mark Brown | 6f61415 | 2011-12-08 00:24:00 +0800 | [diff] [blame] | 402 | module_platform_driver(sch_gpio_driver); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 403 | |
| 404 | MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>"); |
| 405 | MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH"); |
Andy Shevchenko | cb0e9a7 | 2018-11-06 14:11:42 +0200 | [diff] [blame] | 406 | MODULE_LICENSE("GPL v2"); |
Denis Turischev | be9b06b | 2010-03-02 10:48:55 +0100 | [diff] [blame] | 407 | MODULE_ALIAS("platform:sch_gpio"); |