blob: 0600f71462b5655b1994d3ae8119b0891d497bb0 [file] [log] [blame]
Andy Shevchenkocb0e9a72018-11-06 14:11:42 +02001// SPDX-License-Identifier: GPL-2.0
Denis Turischevbe9b06b2010-03-02 10:48:55 +01002/*
Grant Likelyc103de22011-06-04 18:38:28 -06003 * GPIO interface for Intel Poulsbo SCH
Denis Turischevbe9b06b2010-03-02 10:48:55 +01004 *
5 * Copyright (c) 2010 CompuLab Ltd
6 * Author: Denis Turischev <denis@compulab.co.il>
Denis Turischevbe9b06b2010-03-02 10:48:55 +01007 */
8
Andy Shevchenko47091b02018-09-04 14:26:25 +03009#include <linux/acpi.h>
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +020010#include <linux/bitops.h>
Andy Shevchenko47091b02018-09-04 14:26:25 +030011#include <linux/errno.h>
12#include <linux/gpio/driver.h>
13#include <linux/io.h>
Jan Kiszka7a816382021-03-17 17:19:27 +020014#include <linux/irq.h>
Denis Turischevbe9b06b2010-03-02 10:48:55 +010015#include <linux/kernel.h>
16#include <linux/module.h>
Denis Turischevf04ddfc2011-03-14 12:53:05 +020017#include <linux/pci_ids.h>
Andy Shevchenko47091b02018-09-04 14:26:25 +030018#include <linux/platform_device.h>
Jan Kiszka7a816382021-03-17 17:19:27 +020019#include <linux/types.h>
Denis Turischevbe9b06b2010-03-02 10:48:55 +010020
Mika Westerbergc479ff02014-10-21 13:33:56 +020021#define GEN 0x00
22#define GIO 0x04
23#define GLV 0x08
Jan Kiszka7a816382021-03-17 17:19:27 +020024#define GTPE 0x0c
25#define GTNE 0x10
26#define GGPE 0x14
27#define GSMI 0x18
28#define GTS 0x1c
29
30#define CORE_BANK_OFFSET 0x00
31#define RESUME_BANK_OFFSET 0x20
Denis Turischevbe9b06b2010-03-02 10:48:55 +010032
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +020033/*
34 * iLB datasheet describes GPE0BLK registers, in particular GPE0E.GPIO bit.
35 * Document Number: 328195-001
36 */
37#define GPE0E_GPIO 14
38
Mika Westerbergc479ff02014-10-21 13:33:56 +020039struct sch_gpio {
40 struct gpio_chip chip;
Jan Kiszka7a816382021-03-17 17:19:27 +020041 struct irq_chip irqchip;
Mika Westerbergc479ff02014-10-21 13:33:56 +020042 spinlock_t lock;
43 unsigned short iobase;
Mika Westerbergc479ff02014-10-21 13:33:56 +020044 unsigned short resume_base;
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +020045
46 /* GPE handling */
47 u32 gpe;
48 acpi_gpe_handler gpe_handler;
Mika Westerbergc479ff02014-10-21 13:33:56 +020049};
Denis Turischevbe9b06b2010-03-02 10:48:55 +010050
Abanoub Sameh2c58e442020-07-21 16:51:03 +020051static unsigned int sch_gpio_offset(struct sch_gpio *sch, unsigned int gpio,
52 unsigned int reg)
Denis Turischevbe9b06b2010-03-02 10:48:55 +010053{
Jan Kiszka7a816382021-03-17 17:19:27 +020054 unsigned int base = CORE_BANK_OFFSET;
Mika Westerbergc479ff02014-10-21 13:33:56 +020055
56 if (gpio >= sch->resume_base) {
57 gpio -= sch->resume_base;
Jan Kiszka7a816382021-03-17 17:19:27 +020058 base = RESUME_BANK_OFFSET;
Mika Westerbergc479ff02014-10-21 13:33:56 +020059 }
60
61 return base + reg + gpio / 8;
62}
63
Abanoub Sameh2c58e442020-07-21 16:51:03 +020064static unsigned int sch_gpio_bit(struct sch_gpio *sch, unsigned int gpio)
Mika Westerbergc479ff02014-10-21 13:33:56 +020065{
66 if (gpio >= sch->resume_base)
67 gpio -= sch->resume_base;
68 return gpio % 8;
69}
70
Abanoub Sameh2c58e442020-07-21 16:51:03 +020071static int sch_gpio_reg_get(struct sch_gpio *sch, unsigned int gpio, unsigned int reg)
Mika Westerbergc479ff02014-10-21 13:33:56 +020072{
Denis Turischevbe9b06b2010-03-02 10:48:55 +010073 unsigned short offset, bit;
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +080074 u8 reg_val;
75
76 offset = sch_gpio_offset(sch, gpio, reg);
77 bit = sch_gpio_bit(sch, gpio);
78
79 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
80
81 return reg_val;
82}
83
Abanoub Sameh2c58e442020-07-21 16:51:03 +020084static void sch_gpio_reg_set(struct sch_gpio *sch, unsigned int gpio, unsigned int reg,
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +080085 int val)
86{
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +080087 unsigned short offset, bit;
88 u8 reg_val;
89
90 offset = sch_gpio_offset(sch, gpio, reg);
91 bit = sch_gpio_bit(sch, gpio);
92
93 reg_val = inb(sch->iobase + offset);
94
95 if (val)
96 outb(reg_val | BIT(bit), sch->iobase + offset);
97 else
98 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
99}
100
Abanoub Sameh2c58e442020-07-21 16:51:03 +0200101static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned int gpio_num)
Chang Rebecca Swee Fun920dfd82015-01-21 18:32:21 +0800102{
Linus Walleij737c8fc2015-12-07 14:21:49 +0100103 struct sch_gpio *sch = gpiochip_get_data(gc);
Jan Kiszka7a816382021-03-17 17:19:27 +0200104 unsigned long flags;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100105
Jan Kiszka7a816382021-03-17 17:19:27 +0200106 spin_lock_irqsave(&sch->lock, flags);
Colin Pitrat87041a52016-06-18 19:05:04 +0100107 sch_gpio_reg_set(sch, gpio_num, GIO, 1);
Jan Kiszka7a816382021-03-17 17:19:27 +0200108 spin_unlock_irqrestore(&sch->lock, flags);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100109 return 0;
110}
111
Abanoub Sameh2c58e442020-07-21 16:51:03 +0200112static int sch_gpio_get(struct gpio_chip *gc, unsigned int gpio_num)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100113{
Colin Pitrat87041a52016-06-18 19:05:04 +0100114 struct sch_gpio *sch = gpiochip_get_data(gc);
Abanoub Sameh4941b8d2020-07-21 16:51:04 +0200115
Colin Pitrat87041a52016-06-18 19:05:04 +0100116 return sch_gpio_reg_get(sch, gpio_num, GLV);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100117}
118
Abanoub Sameh2c58e442020-07-21 16:51:03 +0200119static void sch_gpio_set(struct gpio_chip *gc, unsigned int gpio_num, int val)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100120{
Linus Walleij737c8fc2015-12-07 14:21:49 +0100121 struct sch_gpio *sch = gpiochip_get_data(gc);
Jan Kiszka7a816382021-03-17 17:19:27 +0200122 unsigned long flags;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100123
Jan Kiszka7a816382021-03-17 17:19:27 +0200124 spin_lock_irqsave(&sch->lock, flags);
Colin Pitrat87041a52016-06-18 19:05:04 +0100125 sch_gpio_reg_set(sch, gpio_num, GLV, val);
Jan Kiszka7a816382021-03-17 17:19:27 +0200126 spin_unlock_irqrestore(&sch->lock, flags);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100127}
128
Abanoub Sameh2c58e442020-07-21 16:51:03 +0200129static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned int gpio_num,
Mika Westerbergc479ff02014-10-21 13:33:56 +0200130 int val)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100131{
Linus Walleij737c8fc2015-12-07 14:21:49 +0100132 struct sch_gpio *sch = gpiochip_get_data(gc);
Jan Kiszka7a816382021-03-17 17:19:27 +0200133 unsigned long flags;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100134
Jan Kiszka7a816382021-03-17 17:19:27 +0200135 spin_lock_irqsave(&sch->lock, flags);
Colin Pitrat87041a52016-06-18 19:05:04 +0100136 sch_gpio_reg_set(sch, gpio_num, GIO, 0);
Jan Kiszka7a816382021-03-17 17:19:27 +0200137 spin_unlock_irqrestore(&sch->lock, flags);
Daniel Krueger1e0d9822014-04-07 14:20:32 +0200138
139 /*
140 * according to the datasheet, writing to the level register has no
141 * effect when GPIO is programmed as input.
142 * Actually the the level register is read-only when configured as input.
143 * Thus presetting the output level before switching to output is _NOT_ possible.
144 * Hence we set the level after configuring the GPIO as output.
145 * But we cannot prevent a short low pulse if direction is set to high
146 * and an external pull-up is connected.
147 */
Mika Westerbergc479ff02014-10-21 13:33:56 +0200148 sch_gpio_set(gc, gpio_num, val);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100149 return 0;
150}
151
Abanoub Sameh2c58e442020-07-21 16:51:03 +0200152static int sch_gpio_get_direction(struct gpio_chip *gc, unsigned int gpio_num)
Linus Walleijd8e764c2018-06-27 10:39:31 +0200153{
154 struct sch_gpio *sch = gpiochip_get_data(gc);
155
Matti Vaittinene42615e2019-11-06 10:54:12 +0200156 if (sch_gpio_reg_get(sch, gpio_num, GIO))
157 return GPIO_LINE_DIRECTION_IN;
158
159 return GPIO_LINE_DIRECTION_OUT;
Linus Walleijd8e764c2018-06-27 10:39:31 +0200160}
161
Julia Lawalle35b5ab2016-09-11 14:14:37 +0200162static const struct gpio_chip sch_gpio_chip = {
Mika Westerbergc479ff02014-10-21 13:33:56 +0200163 .label = "sch_gpio",
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100164 .owner = THIS_MODULE,
Mika Westerbergc479ff02014-10-21 13:33:56 +0200165 .direction_input = sch_gpio_direction_in,
166 .get = sch_gpio_get,
167 .direction_output = sch_gpio_direction_out,
168 .set = sch_gpio_set,
Linus Walleijd8e764c2018-06-27 10:39:31 +0200169 .get_direction = sch_gpio_get_direction,
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100170};
171
Jan Kiszka7a816382021-03-17 17:19:27 +0200172static int sch_irq_type(struct irq_data *d, unsigned int type)
173{
174 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
175 struct sch_gpio *sch = gpiochip_get_data(gc);
176 irq_hw_number_t gpio_num = irqd_to_hwirq(d);
177 unsigned long flags;
178 int rising, falling;
179
180 switch (type & IRQ_TYPE_SENSE_MASK) {
181 case IRQ_TYPE_EDGE_RISING:
182 rising = 1;
183 falling = 0;
184 break;
185 case IRQ_TYPE_EDGE_FALLING:
186 rising = 0;
187 falling = 1;
188 break;
189 case IRQ_TYPE_EDGE_BOTH:
190 rising = 1;
191 falling = 1;
192 break;
193 default:
194 return -EINVAL;
195 }
196
197 spin_lock_irqsave(&sch->lock, flags);
198
199 sch_gpio_reg_set(sch, gpio_num, GTPE, rising);
200 sch_gpio_reg_set(sch, gpio_num, GTNE, falling);
201
202 irq_set_handler_locked(d, handle_edge_irq);
203
204 spin_unlock_irqrestore(&sch->lock, flags);
205
206 return 0;
207}
208
209static void sch_irq_ack(struct irq_data *d)
210{
211 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
212 struct sch_gpio *sch = gpiochip_get_data(gc);
213 irq_hw_number_t gpio_num = irqd_to_hwirq(d);
214 unsigned long flags;
215
216 spin_lock_irqsave(&sch->lock, flags);
217 sch_gpio_reg_set(sch, gpio_num, GTS, 1);
218 spin_unlock_irqrestore(&sch->lock, flags);
219}
220
221static void sch_irq_mask_unmask(struct irq_data *d, int val)
222{
223 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
224 struct sch_gpio *sch = gpiochip_get_data(gc);
225 irq_hw_number_t gpio_num = irqd_to_hwirq(d);
226 unsigned long flags;
227
228 spin_lock_irqsave(&sch->lock, flags);
229 sch_gpio_reg_set(sch, gpio_num, GGPE, val);
230 spin_unlock_irqrestore(&sch->lock, flags);
231}
232
233static void sch_irq_mask(struct irq_data *d)
234{
235 sch_irq_mask_unmask(d, 0);
236}
237
238static void sch_irq_unmask(struct irq_data *d)
239{
240 sch_irq_mask_unmask(d, 1);
241}
242
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +0200243static u32 sch_gpio_gpe_handler(acpi_handle gpe_device, u32 gpe, void *context)
244{
245 struct sch_gpio *sch = context;
246 struct gpio_chip *gc = &sch->chip;
247 unsigned long core_status, resume_status;
248 unsigned long pending;
249 unsigned long flags;
250 int offset;
251 u32 ret;
252
253 spin_lock_irqsave(&sch->lock, flags);
254
255 core_status = inl(sch->iobase + CORE_BANK_OFFSET + GTS);
256 resume_status = inl(sch->iobase + RESUME_BANK_OFFSET + GTS);
257
258 spin_unlock_irqrestore(&sch->lock, flags);
259
260 pending = (resume_status << sch->resume_base) | core_status;
261 for_each_set_bit(offset, &pending, sch->chip.ngpio)
Marc Zyngierdbd1c542021-05-04 17:42:18 +0100262 generic_handle_domain_irq(gc->irq.domain, offset);
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +0200263
264 /* Set returning value depending on whether we handled an interrupt */
265 ret = pending ? ACPI_INTERRUPT_HANDLED : ACPI_INTERRUPT_NOT_HANDLED;
266
267 /* Acknowledge GPE to ACPICA */
268 ret |= ACPI_REENABLE_GPE;
269
270 return ret;
271}
272
273static void sch_gpio_remove_gpe_handler(void *data)
274{
275 struct sch_gpio *sch = data;
276
277 acpi_disable_gpe(NULL, sch->gpe);
278 acpi_remove_gpe_handler(NULL, sch->gpe, sch->gpe_handler);
279}
280
281static int sch_gpio_install_gpe_handler(struct sch_gpio *sch)
282{
283 struct device *dev = sch->chip.parent;
284 acpi_status status;
285
286 status = acpi_install_gpe_handler(NULL, sch->gpe, ACPI_GPE_LEVEL_TRIGGERED,
287 sch->gpe_handler, sch);
288 if (ACPI_FAILURE(status)) {
289 dev_err(dev, "Failed to install GPE handler for %u: %s\n",
290 sch->gpe, acpi_format_exception(status));
291 return -ENODEV;
292 }
293
294 status = acpi_enable_gpe(NULL, sch->gpe);
295 if (ACPI_FAILURE(status)) {
296 dev_err(dev, "Failed to enable GPE handler for %u: %s\n",
297 sch->gpe, acpi_format_exception(status));
298 acpi_remove_gpe_handler(NULL, sch->gpe, sch->gpe_handler);
299 return -ENODEV;
300 }
301
302 return devm_add_action_or_reset(dev, sch_gpio_remove_gpe_handler, sch);
303}
304
Bill Pemberton38363092012-11-19 13:22:34 -0500305static int sch_gpio_probe(struct platform_device *pdev)
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100306{
Jan Kiszka7a816382021-03-17 17:19:27 +0200307 struct gpio_irq_chip *girq;
Mika Westerbergc479ff02014-10-21 13:33:56 +0200308 struct sch_gpio *sch;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100309 struct resource *res;
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +0200310 int ret;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200311
Mika Westerbergc479ff02014-10-21 13:33:56 +0200312 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
313 if (!sch)
314 return -ENOMEM;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100315
316 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
317 if (!res)
318 return -EBUSY;
319
Mika Westerbergc479ff02014-10-21 13:33:56 +0200320 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
321 pdev->name))
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100322 return -EBUSY;
323
Mika Westerbergc479ff02014-10-21 13:33:56 +0200324 spin_lock_init(&sch->lock);
325 sch->iobase = res->start;
326 sch->chip = sch_gpio_chip;
327 sch->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100328 sch->chip.parent = &pdev->dev;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100329
Mika Westerbergc479ff02014-10-21 13:33:56 +0200330 switch (pdev->id) {
Laurent Navetbe41cf52013-03-20 13:16:00 +0100331 case PCI_DEVICE_ID_INTEL_SCH_LPC:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200332 sch->resume_base = 10;
333 sch->chip.ngpio = 14;
334
Laurent Navetbe41cf52013-03-20 13:16:00 +0100335 /*
336 * GPIO[6:0] enabled by default
337 * GPIO7 is configured by the CMC as SLPIOVR
338 * Enable GPIO[9:8] core powered gpios explicitly
339 */
Colin Pitrat87041a52016-06-18 19:05:04 +0100340 sch_gpio_reg_set(sch, 8, GEN, 1);
341 sch_gpio_reg_set(sch, 9, GEN, 1);
Laurent Navetbe41cf52013-03-20 13:16:00 +0100342 /*
343 * SUS_GPIO[2:0] enabled by default
344 * Enable SUS_GPIO3 resume powered gpio explicitly
345 */
Colin Pitrat87041a52016-06-18 19:05:04 +0100346 sch_gpio_reg_set(sch, 13, GEN, 1);
Laurent Navetbe41cf52013-03-20 13:16:00 +0100347 break;
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100348
Laurent Navetbe41cf52013-03-20 13:16:00 +0100349 case PCI_DEVICE_ID_INTEL_ITC_LPC:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200350 sch->resume_base = 5;
351 sch->chip.ngpio = 14;
Laurent Navetbe41cf52013-03-20 13:16:00 +0100352 break;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200353
Laurent Navetbe41cf52013-03-20 13:16:00 +0100354 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200355 sch->resume_base = 21;
356 sch->chip.ngpio = 30;
Laurent Navetbe41cf52013-03-20 13:16:00 +0100357 break;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200358
Chang Rebecca Swee Fun92021492014-12-08 17:38:10 +0800359 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
Chang Rebecca Swee Fun92021492014-12-08 17:38:10 +0800360 sch->resume_base = 2;
361 sch->chip.ngpio = 8;
362 break;
363
Laurent Navetbe41cf52013-03-20 13:16:00 +0100364 default:
Mika Westerbergc479ff02014-10-21 13:33:56 +0200365 return -ENODEV;
Denis Turischevf04ddfc2011-03-14 12:53:05 +0200366 }
367
Mika Westerbergc479ff02014-10-21 13:33:56 +0200368 platform_set_drvdata(pdev, sch);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100369
Jan Kiszka7a816382021-03-17 17:19:27 +0200370 sch->irqchip.name = "sch_gpio";
371 sch->irqchip.irq_ack = sch_irq_ack;
372 sch->irqchip.irq_mask = sch_irq_mask;
373 sch->irqchip.irq_unmask = sch_irq_unmask;
374 sch->irqchip.irq_set_type = sch_irq_type;
375
376 girq = &sch->chip.irq;
377 girq->chip = &sch->irqchip;
378 girq->num_parents = 0;
379 girq->parents = NULL;
380 girq->parent_handler = NULL;
381 girq->default_type = IRQ_TYPE_NONE;
382 girq->handler = handle_bad_irq;
383
Andy Shevchenkofdc1f5df2021-03-17 17:19:28 +0200384 /* GPE setup is optional */
385 sch->gpe = GPE0E_GPIO;
386 sch->gpe_handler = sch_gpio_gpe_handler;
387
388 ret = sch_gpio_install_gpe_handler(sch);
389 if (ret)
390 dev_warn(&pdev->dev, "Can't setup GPE, no IRQ support\n");
391
Laxman Dewanganc1411462016-02-22 17:43:28 +0530392 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100393}
394
395static struct platform_driver sch_gpio_driver = {
396 .driver = {
397 .name = "sch_gpio",
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100398 },
399 .probe = sch_gpio_probe,
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100400};
401
Mark Brown6f614152011-12-08 00:24:00 +0800402module_platform_driver(sch_gpio_driver);
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100403
404MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
405MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
Andy Shevchenkocb0e9a72018-11-06 14:11:42 +0200406MODULE_LICENSE("GPL v2");
Denis Turischevbe9b06b2010-03-02 10:48:55 +0100407MODULE_ALIAS("platform:sch_gpio");