blob: 0e56bad058faee6bc0776f09f284dbdd9bbf47b1 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Chris Zankel8e1a6dd2005-06-23 22:01:10 -07002config XTENSA
Johannes Weiner35f9cd02009-03-04 16:21:28 +01003 def_bool y
Yury Norov942fa982018-05-16 11:18:49 +03004 select ARCH_32BIT_OFF_T
Christoph Hellwigaef0f782019-06-13 09:08:57 +02005 select ARCH_HAS_BINFMT_FLAT if !MMU
Christoph Hellwig0f665b92019-10-29 10:53:30 +01006 select ARCH_HAS_DMA_PREP_COHERENT if MMU
7 select ARCH_HAS_SYNC_DMA_FOR_CPU if MMU
8 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if MMU
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08009 select ARCH_HAS_DMA_SET_UNCACHED if MMU
Arnd Bergmanne6226992021-05-17 09:22:34 +020010 select ARCH_HAS_STRNCPY_FROM_USER if !KASAN
11 select ARCH_HAS_STRNLEN_USER
Anshuman Khandualdce44562021-04-29 22:55:15 -070012 select ARCH_USE_MEMTEST
Max Filippov579afe862019-01-01 14:08:32 -080013 select ARCH_USE_QUEUED_RWLOCKS
14 select ARCH_USE_QUEUED_SPINLOCKS
Max Filippov8f371c72013-04-15 09:21:35 +040015 select ARCH_WANT_FRAME_POINTERS
Max Filippove9691612013-01-06 16:17:21 +040016 select ARCH_WANT_IPC_PARSE_VERSION
Shile Zhang10916702019-12-04 08:46:31 +080017 select BUILDTIME_TABLE_SORT
Al Viro3e41f9b2012-10-26 23:41:40 -040018 select CLONE_BACKWARDS
Max Filippovbda89322014-01-29 06:20:46 +040019 select COMMON_CLK
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020020 select DMA_REMAP if MMU
Max Filippov920f8a392014-06-16 08:20:17 +040021 select GENERIC_ATOMIC64
Max Filippov920f8a392014-06-16 08:20:17 +040022 select GENERIC_IRQ_SHOW
23 select GENERIC_PCI_IOMAP
24 select GENERIC_SCHED_CLOCK
Max Filippovef1a9352017-05-01 06:17:47 -070025 select HAVE_ARCH_AUDITSYSCALL
Max Filippov7af710d2017-01-03 17:57:51 -080026 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
27 select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
Max Filippovda94a402019-11-13 20:47:17 -080028 select HAVE_ARCH_SECCOMP_FILTER
Max Filippov9f24f3c2018-11-09 15:45:53 -080029 select HAVE_ARCH_TRACEHOOK
Max Filippov0e46c112016-04-25 22:08:20 +030030 select HAVE_DEBUG_KMEMLEAK
Max Filippov9d2ffe52016-04-25 22:08:52 +030031 select HAVE_DMA_CONTIGUOUS
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070032 select HAVE_EXIT_THREAD
Max Filippov920f8a392014-06-16 08:20:17 +040033 select HAVE_FUNCTION_TRACER
Randy Dunlaped5aacc2021-05-26 00:03:37 -070034 select HAVE_FUTEX_CMPXCHG if !MMU && FUTEX
Max Filippovc91e02b2016-01-24 10:32:10 +030035 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Max Filippov920f8a392014-06-16 08:20:17 +040036 select HAVE_IRQ_TIME_ACCOUNTING
Christoph Hellwigeb01d422018-11-15 20:05:32 +010037 select HAVE_PCI
Max Filippov920f8a392014-06-16 08:20:17 +040038 select HAVE_PERF_EVENTS
Masahiro Yamadad148eac2018-06-14 19:36:45 +090039 select HAVE_STACKPROTECTOR
Max Filippovaf5395c2018-11-11 21:51:49 -080040 select HAVE_SYSCALL_TRACEPOINTS
Max Filippov920f8a392014-06-16 08:20:17 +040041 select IRQ_DOMAIN
42 select MODULES_USE_ELF_RELA
Max Filippovdb8165f2015-06-04 13:41:27 +030043 select PERF_USE_VMALLOC
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020044 select SET_FS
Masahiro Yamada4aae6832021-07-31 14:22:32 +090045 select TRACE_IRQFLAGS_SUPPORT
Max Filippov920f8a392014-06-16 08:20:17 +040046 select VIRT_TO_BUS
Chris Zankel8e1a6dd2005-06-23 22:01:10 -070047 help
48 Xtensa processors are 32-bit RISC machines designed by Tensilica
49 primarily for embedded systems. These processors are both
50 configurable and extensible. The Linux port to the Xtensa
51 architecture supports all processor configurations and extensions,
52 with reasonable minimum requirements. The Xtensa Linux project has
Masanari Iida0ada4492013-01-04 17:29:18 +090053 a home page at <http://www.linux-xtensa.org/>.
Chris Zankel8e1a6dd2005-06-23 22:01:10 -070054
Akinobu Mitad4337aa2006-03-26 01:39:43 -080055config GENERIC_HWEIGHT
Johannes Weiner35f9cd02009-03-04 16:21:28 +010056 def_bool y
Akinobu Mitad4337aa2006-03-26 01:39:43 -080057
David Howellsf0d1b0b2006-12-08 02:37:49 -080058config ARCH_HAS_ILOG2_U32
Johannes Weiner35f9cd02009-03-04 16:21:28 +010059 def_bool n
David Howellsf0d1b0b2006-12-08 02:37:49 -080060
61config ARCH_HAS_ILOG2_U64
Johannes Weiner35f9cd02009-03-04 16:21:28 +010062 def_bool n
David Howellsf0d1b0b2006-12-08 02:37:49 -080063
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070064config NO_IOPORT_MAP
Max Filippovd046f772012-09-17 05:44:41 +040065 def_bool n
Al Viro5ea81762007-02-11 15:41:31 +000066
H. Peter Anvinbdc80782008-02-08 04:21:26 -080067config HZ
68 int
69 default 100
70
Max Filippov8f371c72013-04-15 09:21:35 +040071config LOCKDEP_SUPPORT
72 def_bool y
73
Max Filippov3e4196a2013-04-15 09:20:48 +040074config STACKTRACE_SUPPORT
75 def_bool y
76
Johannes Weiner35f9cd02009-03-04 16:21:28 +010077config MMU
Max Filippovde7c1c72015-06-27 07:31:12 +030078 def_bool n
Johannes Weiner35f9cd02009-03-04 16:21:28 +010079
Baruch Siacha1a2bde2013-12-18 09:10:29 +020080config HAVE_XTENSA_GPIO32
81 def_bool n
82
Max Filippovc6335442017-12-03 13:28:52 -080083config KASAN_SHADOW_OFFSET
84 hex
85 default 0x6e400000
86
Masahiro Yamadac425c542021-03-13 21:23:41 +090087config CPU_BIG_ENDIAN
88 def_bool $(success,test "$(shell,echo __XTENSA_EB__ | $(CC) -E -P -)" = 1)
89
90config CPU_LITTLE_ENDIAN
91 def_bool !CPU_BIG_ENDIAN
92
Chris Zankel8e1a6dd2005-06-23 22:01:10 -070093menu "Processor type and features"
94
95choice
96 prompt "Xtensa Processor Configuration"
Chris Zankel173d6682006-12-10 02:18:48 -080097 default XTENSA_VARIANT_FSF
Chris Zankel8e1a6dd2005-06-23 22:01:10 -070098
Chris Zankel173d6682006-12-10 02:18:48 -080099config XTENSA_VARIANT_FSF
Chris Zankel00254272008-10-21 09:11:43 -0700100 bool "fsf - default (not generic) configuration"
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100101 select MMU
Chris Zankel00254272008-10-21 09:11:43 -0700102
103config XTENSA_VARIANT_DC232B
104 bool "dc232b - Diamond 232L Standard Core Rev.B (LE)"
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100105 select MMU
Baruch Siacha1a2bde2013-12-18 09:10:29 +0200106 select HAVE_XTENSA_GPIO32
Chris Zankel00254272008-10-21 09:11:43 -0700107 help
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100108 This variant refers to Tensilica's Diamond 232L Standard core Rev.B (LE).
Johannes Weiner000af2c2009-03-04 16:21:32 +0100109
Pete Delaneyd0b73b42013-01-05 04:57:16 +0400110config XTENSA_VARIANT_DC233C
111 bool "dc233c - Diamond 233L Standard Core Rev.C (LE)"
112 select MMU
Baruch Siacha1a2bde2013-12-18 09:10:29 +0200113 select HAVE_XTENSA_GPIO32
Pete Delaneyd0b73b42013-01-05 04:57:16 +0400114 help
115 This variant refers to Tensilica's Diamond 233L Standard core Rev.C (LE).
116
Max Filippov420ae952014-06-16 07:25:06 +0400117config XTENSA_VARIANT_CUSTOM
118 bool "Custom Xtensa processor configuration"
Max Filippov420ae952014-06-16 07:25:06 +0400119 select HAVE_XTENSA_GPIO32
120 help
121 Select this variant to use a custom Xtensa processor configuration.
122 You will be prompted for a processor variant CORENAME.
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700123endchoice
124
Max Filippov420ae952014-06-16 07:25:06 +0400125config XTENSA_VARIANT_CUSTOM_NAME
126 string "Xtensa Processor Custom Core Variant Name"
127 depends on XTENSA_VARIANT_CUSTOM
128 help
129 Provide the name of a custom Xtensa processor variant.
130 This CORENAME selects arch/xtensa/variant/CORENAME.
Hu Haowen70cbddb2020-03-30 12:54:36 +0800131 Don't forget you have to select MMU if you have one.
Max Filippov420ae952014-06-16 07:25:06 +0400132
133config XTENSA_VARIANT_NAME
134 string
135 default "dc232b" if XTENSA_VARIANT_DC232B
136 default "dc233c" if XTENSA_VARIANT_DC233C
137 default "fsf" if XTENSA_VARIANT_FSF
Max Filippov420ae952014-06-16 07:25:06 +0400138 default XTENSA_VARIANT_CUSTOM_NAME if XTENSA_VARIANT_CUSTOM
139
140config XTENSA_VARIANT_MMU
141 bool "Core variant has a Full MMU (TLB, Pages, Protection, etc)"
142 depends on XTENSA_VARIANT_CUSTOM
143 default y
Max Filippovde7c1c72015-06-27 07:31:12 +0300144 select MMU
Max Filippov420ae952014-06-16 07:25:06 +0400145 help
146 Build a Conventional Kernel with full MMU support,
147 ie: it supports a TLB with auto-loading, page protection.
148
Max Filippov9bd46da2015-06-14 01:41:25 +0300149config XTENSA_VARIANT_HAVE_PERF_EVENTS
150 bool "Core variant has Performance Monitor Module"
151 depends on XTENSA_VARIANT_CUSTOM
152 default n
153 help
154 Enable if core variant has Performance Monitor Module with
155 External Registers Interface.
156
157 If unsure, say N.
158
Max Filippove4629192015-11-27 16:26:41 +0300159config XTENSA_FAKE_NMI
160 bool "Treat PMM IRQ as NMI"
161 depends on XTENSA_VARIANT_HAVE_PERF_EVENTS
162 default n
163 help
164 If PMM IRQ is the only IRQ at EXCM level it is safe to
165 treat it as NMI, which improves accuracy of profiling.
166
167 If there are other interrupts at or above PMM IRQ priority level
168 but not above the EXCM level, PMM IRQ still may be treated as NMI,
169 but only if these IRQs are not used. There will be a build warning
170 saying that this is not safe, and a bugcheck if one of these IRQs
171 actually fire.
172
173 If unsure, say N.
174
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700175config XTENSA_UNALIGNED_USER
Corentin Labbead33cc82019-01-18 13:45:27 +0000176 bool "Unaligned memory access in user space"
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100177 help
178 The Xtensa architecture currently does not handle unaligned
179 memory accesses in hardware but through an exception handler.
180 Per default, unaligned memory accesses are disabled in user space.
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700181
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100182 Say Y here to enable unaligned memory access in user space.
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700183
Max Filippovf6151362013-10-17 02:42:26 +0400184config HAVE_SMP
185 bool "System Supports SMP (MX)"
Max Filippovde7c1c72015-06-27 07:31:12 +0300186 depends on XTENSA_VARIANT_CUSTOM
Max Filippovf6151362013-10-17 02:42:26 +0400187 select XTENSA_MX
188 help
Randy Dunlap58bc6c62020-01-31 17:59:26 -0800189 This option is used to indicate that the system-on-a-chip (SOC)
Max Filippovf6151362013-10-17 02:42:26 +0400190 supports Multiprocessing. Multiprocessor support implemented above
191 the CPU core definition and currently needs to be selected manually.
192
Randy Dunlap58bc6c62020-01-31 17:59:26 -0800193 Multiprocessor support is implemented with external cache and
Masanari Iida769a12a2015-04-27 22:52:07 +0900194 interrupt controllers.
Max Filippovf6151362013-10-17 02:42:26 +0400195
196 The MX interrupt distributer adds Interprocessor Interrupts
197 and causes the IRQ numbers to be increased by 4 for devices
198 like the open cores ethernet driver and the serial interface.
199
200 You still have to select "Enable SMP" to enable SMP on this SOC.
201
202config SMP
203 bool "Enable Symmetric multi-processing support"
204 depends on HAVE_SMP
Max Filippovf6151362013-10-17 02:42:26 +0400205 select GENERIC_SMP_IDLE_THREAD
206 help
207 Enabled SMP Software; allows more than one CPU/CORE
208 to be activated during startup.
209
210config NR_CPUS
211 depends on SMP
212 int "Maximum number of CPUs (2-32)"
213 range 2 32
214 default "4"
215
Max Filippov49b424f2013-10-17 02:42:28 +0400216config HOTPLUG_CPU
217 bool "Enable CPU hotplug support"
218 depends on SMP
219 help
220 Say Y here to allow turning CPUs off and on. CPUs can be
221 controlled through /sys/devices/system/cpu.
222
223 Say N if you want to disable CPU hotplug.
224
Max Filippov91842892014-08-07 03:32:30 +0400225config FAST_SYSCALL_XTENSA
226 bool "Enable fast atomic syscalls"
227 default n
228 help
229 fast_syscall_xtensa is a syscall that can make atomic operations
230 on UP kernel when processor has no s32c1i support.
231
232 This syscall is deprecated. It may have issues when called with
233 invalid arguments. It is provided only for backwards compatibility.
234 Only enable it if your userspace software requires it.
235
236 If unsure, say N.
237
238config FAST_SYSCALL_SPILL_REGISTERS
239 bool "Enable spill registers syscall"
240 default n
241 help
242 fast_syscall_spill_registers is a syscall that spills all active
243 register windows of a calling userspace task onto its stack.
244
245 This syscall is deprecated. It may have issues when called with
246 invalid arguments. It is provided only for backwards compatibility.
247 Only enable it if your userspace software requires it.
248
249 If unsure, say N.
250
Max Filippov09f8a6d2015-01-12 09:44:44 +0300251config USER_ABI_CALL0
252 bool
253
254choice
255 prompt "Userspace ABI"
256 default USER_ABI_DEFAULT
257 help
258 Select supported userspace ABI.
259
260 If unsure, choose the default ABI.
261
262config USER_ABI_DEFAULT
263 bool "Default ABI only"
264 help
265 Assume default userspace ABI. For XEA2 cores it is windowed ABI.
266 call0 ABI binaries may be run on such kernel, but signal delivery
267 will not work correctly for them.
268
269config USER_ABI_CALL0_ONLY
270 bool "Call0 ABI only"
271 select USER_ABI_CALL0
272 help
273 Select this option to support only call0 ABI in userspace.
274 Windowed ABI binaries will crash with a segfault caused by
275 an illegal instruction exception on the first 'entry' opcode.
276
277 Choose this option if you're planning to run only user code
278 built with call0 ABI.
279
280config USER_ABI_CALL0_PROBE
281 bool "Support both windowed and call0 ABI by probing"
282 select USER_ABI_CALL0
283 help
284 Select this option to support both windowed and call0 userspace
285 ABIs. When enabled all processes are started with PS.WOE disabled
286 and a fast user exception handler for an illegal instruction is
287 used to turn on PS.WOE bit on the first 'entry' opcode executed by
288 the userspace.
289
290 This option should be enabled for the kernel that must support
291 both call0 and windowed ABIs in userspace at the same time.
292
293 Note that Xtensa ISA does not guarantee that entry opcode will
294 raise an illegal instruction exception on cores with XEA2 when
295 PS.WOE is disabled, check whether the target core supports it.
296
297endchoice
298
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700299endmenu
300
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100301config XTENSA_CALIBRATE_CCOUNT
302 def_bool n
303 help
304 On some platforms (XT2000, for example), the CPU clock rate can
305 vary. The frequency can be determined, however, by measuring
306 against a well known, fixed frequency, such as an UART oscillator.
307
308config SERIAL_CONSOLE
309 def_bool n
310
Max Filippov7af710d2017-01-03 17:57:51 -0800311config PLATFORM_HAVE_XIP
312 def_bool n
313
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700314menu "Platform options"
315
316choice
317 prompt "Xtensa System Type"
318 default XTENSA_PLATFORM_ISS
319
320config XTENSA_PLATFORM_ISS
321 bool "ISS"
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100322 select XTENSA_CALIBRATE_CCOUNT
323 select SERIAL_CONSOLE
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700324 help
325 ISS is an acronym for Tensilica's Instruction Set Simulator.
326
327config XTENSA_PLATFORM_XT2000
328 bool "XT2000"
329 help
330 XT2000 is the name of Tensilica's feature-rich emulation platform.
331 This hardware is capable of running a full Linux distribution.
332
Max Filippov0d456ba2012-11-05 07:37:14 +0400333config XTENSA_PLATFORM_XTFPGA
334 bool "XTFPGA"
Max Filippov61e47e92014-10-04 04:44:04 +0400335 select ETHOC if ETHERNET
Max Filippov3de00482016-07-23 02:47:58 +0300336 select PLATFORM_WANT_DEFAULT_MEM if !MMU
Max Filippov0d456ba2012-11-05 07:37:14 +0400337 select SERIAL_CONSOLE
Max Filippov0d456ba2012-11-05 07:37:14 +0400338 select XTENSA_CALIBRATE_CCOUNT
Max Filippov7af710d2017-01-03 17:57:51 -0800339 select PLATFORM_HAVE_XIP
Max Filippov0d456ba2012-11-05 07:37:14 +0400340 help
341 XTFPGA is the name of Tensilica board family (LX60, LX110, LX200, ML605).
342 This hardware is capable of running a full Linux distribution.
343
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700344endchoice
345
Max Filippov994fa1c2018-08-13 18:11:38 -0700346config PLATFORM_NR_IRQS
347 int
348 default 3 if XTENSA_PLATFORM_XT2000
349 default 0
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700350
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700351config XTENSA_CPU_CLOCK
352 int "CPU clock rate [MHz]"
353 depends on !XTENSA_CALIBRATE_CCOUNT
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100354 default 16
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700355
356config GENERIC_CALIBRATE_DELAY
357 bool "Auto calibration of the BogoMIPS value"
Johannes Weiner35f9cd02009-03-04 16:21:28 +0100358 help
Chris Zankel82300bf2005-06-30 02:58:58 -0700359 The BogoMIPS value can easily be derived from the CPU frequency.
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700360
361config CMDLINE_BOOL
362 bool "Default bootloader kernel arguments"
363
364config CMDLINE
365 string "Initial kernel command string"
366 depends on CMDLINE_BOOL
367 default "console=ttyS0,38400 root=/dev/ram"
368 help
369 On some architectures (EBSA110 and CATS), there is currently no way
370 for the boot loader to pass arguments to the kernel. For these
371 architectures, you should supply some command-line options at build
372 time by entering them here. As a minimum, you should specify the
373 memory size and the root device (e.g., mem=64M root=/dev/nfs).
374
Max Filippovda844a82012-11-04 00:30:13 +0400375config USE_OF
376 bool "Flattened Device Tree support"
377 select OF
378 select OF_EARLY_FLATTREE
379 help
380 Include support for flattened device tree machine descriptions.
381
Corentin Labbe687cffd2019-01-23 09:49:18 +0000382config BUILTIN_DTB_SOURCE
Max Filippovda844a82012-11-04 00:30:13 +0400383 string "DTB to build into the kernel image"
384 depends on OF
385
Max Filippovbaac1d32018-08-13 18:56:37 -0700386config PARSE_BOOTPARAM
387 bool "Parse bootparam block"
388 default y
389 help
390 Parse parameters passed to the kernel from the bootloader. It may
391 be disabled if the kernel is known to run without the bootloader.
392
393 If unsure, say Y.
394
Max Filippov6a8eb992021-02-18 10:18:00 -0800395choice
396 prompt "Semihosting interface"
397 default XTENSA_SIMCALL_ISS
398 depends on XTENSA_PLATFORM_ISS
399 help
400 Choose semihosting interface that will be used for serial port,
401 block device and networking.
402
403config XTENSA_SIMCALL_ISS
404 bool "simcall"
405 help
406 Use simcall instruction. simcall is only available on simulators,
407 it does nothing on hardware.
408
409config XTENSA_SIMCALL_GDBIO
410 bool "GDBIO"
411 help
412 Use break instruction. It is available on real hardware when GDB
413 is attached to it via JTAG.
414
415endchoice
416
Victor Prupisb6c7e872008-05-19 14:50:38 -0700417config BLK_DEV_SIMDISK
418 tristate "Host file-based simulated block device support"
419 default n
Max Filippov7a0684c2014-08-27 14:54:48 +0400420 depends on XTENSA_PLATFORM_ISS && BLOCK
Victor Prupisb6c7e872008-05-19 14:50:38 -0700421 help
422 Create block devices that map to files in the host file system.
423 Device binding to host file may be changed at runtime via proc
424 interface provided the device is not in use.
425
426config BLK_DEV_SIMDISK_COUNT
427 int "Number of host file-based simulated block devices"
428 range 1 10
429 depends on BLK_DEV_SIMDISK
430 default 2
431 help
432 This is the default minimal number of created block devices.
433 Kernel/module parameter 'simdisk_count' may be used to change this
434 value at runtime. More file names (but no more than 10) may be
435 specified as parameters, simdisk_count grows accordingly.
436
437config SIMDISK0_FILENAME
438 string "Host filename for the first simulated device"
439 depends on BLK_DEV_SIMDISK = y
440 default ""
441 help
442 Attach a first simdisk to a host file. Conventionally, this file
443 contains a root file system.
444
445config SIMDISK1_FILENAME
446 string "Host filename for the second simulated device"
447 depends on BLK_DEV_SIMDISK = y && BLK_DEV_SIMDISK_COUNT != 1
448 default ""
449 help
450 Another simulated disk in a host file for a buildroot-independent
451 storage.
452
Max Filippov49490092015-02-27 06:28:00 +0300453config XTFPGA_LCD
454 bool "Enable XTFPGA LCD driver"
455 depends on XTENSA_PLATFORM_XTFPGA
456 default n
457 help
458 There's a 2x16 LCD on most of XTFPGA boards, kernel may output
459 progress messages there during bootup/shutdown. It may be useful
460 during board bringup.
461
462 If unsure, say N.
463
464config XTFPGA_LCD_BASE_ADDR
465 hex "XTFPGA LCD base address"
466 depends on XTFPGA_LCD
467 default "0x0d0c0000"
468 help
469 Base address of the LCD controller inside KIO region.
470 Different boards from XTFPGA family have LCD controller at different
471 addresses. Please consult prototyping user guide for your board for
472 the correct address. Wrong address here may lead to hardware lockup.
473
474config XTFPGA_LCD_8BIT_ACCESS
475 bool "Use 8-bit access to XTFPGA LCD"
476 depends on XTFPGA_LCD
477 default n
478 help
479 LCD may be connected with 4- or 8-bit interface, 8-bit access may
480 only be used with 8-bit interface. Please consult prototyping user
481 guide for your board for the correct interface width.
482
Max Filippov76743c02019-10-01 00:25:30 -0700483comment "Kernel memory layout"
484
485config INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
486 bool "Initialize Xtensa MMU inside the Linux kernel code"
487 depends on !XTENSA_VARIANT_FSF && !XTENSA_VARIANT_DC232B
488 default y if XTENSA_VARIANT_DC233C || XTENSA_VARIANT_CUSTOM
489 help
490 Earlier version initialized the MMU in the exception vector
491 before jumping to _startup in head.S and had an advantage that
492 it was possible to place a software breakpoint at 'reset' and
493 then enter your normal kernel breakpoints once the MMU was mapped
494 to the kernel mappings (0XC0000000).
495
Colin Ian King8a128bc2020-12-17 17:24:27 +0000496 This unfortunately won't work for U-Boot and likely also won't
Max Filippov76743c02019-10-01 00:25:30 -0700497 work for using KEXEC to have a hot kernel ready for doing a
498 KDUMP.
499
500 So now the MMU is initialized in head.S but it's necessary to
501 use hardware breakpoints (gdb 'hbreak' cmd) to break at _startup.
502 xt-gdb can't place a Software Breakpoint in the 0XD region prior
503 to mapping the MMU and after mapping even if the area of low memory
504 was mapped gdb wouldn't remove the breakpoint on hitting it as the
505 PC wouldn't match. Since Hardware Breakpoints are recommended for
506 Linux configurations it seems reasonable to just assume they exist
507 and leave this older mechanism for unfortunate souls that choose
508 not to follow Tensilica's recommendation.
509
510 Selecting this will cause U-Boot to set the KERNEL Load and Entry
511 address at 0x00003000 instead of the mapped std of 0xD0003000.
512
513 If in doubt, say Y.
514
Max Filippov7af710d2017-01-03 17:57:51 -0800515config XIP_KERNEL
516 bool "Kernel Execute-In-Place from ROM"
517 depends on PLATFORM_HAVE_XIP
518 help
519 Execute-In-Place allows the kernel to run from non-volatile storage
520 directly addressable by the CPU, such as NOR flash. This saves RAM
521 space since the text section of the kernel is not loaded from flash
522 to RAM. Read-write sections, such as the data section and stack,
523 are still copied to RAM. The XIP kernel is not compressed since
524 it has to run directly from flash, so it will take more space to
525 store it. The flash address used to link the kernel object files,
526 and for storing it, is configuration dependent. Therefore, if you
527 say Y here, you must know the proper physical address where to
528 store the kernel image depending on your own flash memory usage.
529
530 Also note that the make target becomes "make xipImage" rather than
531 "make Image" or "make uImage". The final kernel binary to put in
532 ROM memory will be arch/xtensa/boot/xipImage.
533
534 If unsure, say N.
535
Max Filippov76743c02019-10-01 00:25:30 -0700536config MEMMAP_CACHEATTR
537 hex "Cache attributes for the memory address space"
538 depends on !MMU
539 default 0x22222222
540 help
541 These cache attributes are set up for noMMU systems. Each hex digit
542 specifies cache attributes for the corresponding 512MB memory
543 region: bits 0..3 -- for addresses 0x00000000..0x1fffffff,
544 bits 4..7 -- for addresses 0x20000000..0x3fffffff, and so on.
545
546 Cache attribute values are specific for the MMU type.
547 For region protection MMUs:
548 1: WT cached,
549 2: cache bypass,
550 4: WB cached,
551 f: illegal.
Randy Dunlap2a9b29b2020-08-29 22:57:51 -0700552 For full MMU:
Max Filippov76743c02019-10-01 00:25:30 -0700553 bit 0: executable,
554 bit 1: writable,
555 bits 2..3:
556 0: cache bypass,
557 1: WB cache,
558 2: WT cache,
559 3: special (c and e are illegal, f is reserved).
560 For MPU:
561 0: illegal,
562 1: WB cache,
563 2: WB, no-write-allocate cache,
564 3: WT cache,
565 4: cache bypass.
566
567config KSEG_PADDR
568 hex "Physical address of the KSEG mapping"
569 depends on INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX && MMU
570 default 0x00000000
571 help
572 This is the physical address where KSEG is mapped. Please refer to
573 the chosen KSEG layout help for the required address alignment.
574 Unpacked kernel image (including vectors) must be located completely
575 within KSEG.
576 Physical memory below this address is not available to linux.
577
578 If unsure, leave the default value here.
579
Max Filippov7af710d2017-01-03 17:57:51 -0800580config KERNEL_VIRTUAL_ADDRESS
581 hex "Kernel virtual address"
582 depends on MMU && XIP_KERNEL
583 default 0xd0003000
584 help
585 This is the virtual address where the XIP kernel is mapped.
586 XIP kernel may be mapped into KSEG or KIO region, virtual address
587 provided here must match kernel load address provided in
588 KERNEL_LOAD_ADDRESS.
589
Max Filippov76743c02019-10-01 00:25:30 -0700590config KERNEL_LOAD_ADDRESS
591 hex "Kernel load address"
592 default 0x60003000 if !MMU
593 default 0x00003000 if MMU && INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
594 default 0xd0003000 if MMU && !INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
595 help
596 This is the address where the kernel is loaded.
597 It is virtual address for MMUv2 configurations and physical address
598 for all other configurations.
599
600 If unsure, leave the default value here.
601
Max Filippov5e4417f2020-01-31 20:11:24 -0800602choice
603 prompt "Relocatable vectors location"
604 default XTENSA_VECTORS_IN_TEXT
Max Filippov76743c02019-10-01 00:25:30 -0700605 help
Max Filippov5e4417f2020-01-31 20:11:24 -0800606 Choose whether relocatable vectors are merged into the kernel .text
607 or placed separately at runtime. This option does not affect
608 configurations without VECBASE register where vectors are always
609 placed at their hardware-defined locations.
Max Filippov76743c02019-10-01 00:25:30 -0700610
Max Filippov5e4417f2020-01-31 20:11:24 -0800611config XTENSA_VECTORS_IN_TEXT
612 bool "Merge relocatable vectors into kernel text"
613 depends on !MTD_XIP
614 help
615 This option puts relocatable vectors into the kernel .text section
616 with proper alignment.
617 This is a safe choice for most configurations.
618
619config XTENSA_VECTORS_SEPARATE
620 bool "Put relocatable vectors at fixed address"
621 help
622 This option puts relocatable vectors at specific virtual address.
623 Vectors are merged with the .init data in the kernel image and
624 are copied into their designated location during kernel startup.
625 Use it to put vectors into IRAM or out of FLASH on kernels with
626 XIP-aware MTD support.
627
628endchoice
629
630config VECTORS_ADDR
631 hex "Kernel vectors virtual address"
632 default 0x00000000
633 depends on XTENSA_VECTORS_SEPARATE
634 help
635 This is the virtual address of the (relocatable) vectors base.
636 It must be within KSEG if MMU is used.
Max Filippov76743c02019-10-01 00:25:30 -0700637
Max Filippov7af710d2017-01-03 17:57:51 -0800638config XIP_DATA_ADDR
639 hex "XIP kernel data virtual address"
640 depends on XIP_KERNEL
641 default 0x00000000
642 help
643 This is the virtual address where XIP kernel data is copied.
644 It must be within KSEG if MMU is used.
645
Max Filippov76743c02019-10-01 00:25:30 -0700646config PLATFORM_WANT_DEFAULT_MEM
647 def_bool n
648
649config DEFAULT_MEM_START
650 hex
651 prompt "PAGE_OFFSET/PHYS_OFFSET" if !MMU && PLATFORM_WANT_DEFAULT_MEM
652 default 0x60000000 if PLATFORM_WANT_DEFAULT_MEM
653 default 0x00000000
654 help
655 This is the base address used for both PAGE_OFFSET and PHYS_OFFSET
656 in noMMU configurations.
657
658 If unsure, leave the default value here.
659
660choice
661 prompt "KSEG layout"
662 depends on MMU
663 default XTENSA_KSEG_MMU_V2
664
665config XTENSA_KSEG_MMU_V2
666 bool "MMUv2: 128MB cached + 128MB uncached"
667 help
668 MMUv2 compatible kernel memory map: TLB way 5 maps 128MB starting
669 at KSEG_PADDR to 0xd0000000 with cache and to 0xd8000000
670 without cache.
671 KSEG_PADDR must be aligned to 128MB.
672
673config XTENSA_KSEG_256M
674 bool "256MB cached + 256MB uncached"
675 depends on INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
676 help
677 TLB way 6 maps 256MB starting at KSEG_PADDR to 0xb0000000
678 with cache and to 0xc0000000 without cache.
679 KSEG_PADDR must be aligned to 256MB.
680
681config XTENSA_KSEG_512M
682 bool "512MB cached + 512MB uncached"
683 depends on INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX
684 help
685 TLB way 6 maps 512MB starting at KSEG_PADDR to 0xa0000000
686 with cache and to 0xc0000000 without cache.
687 KSEG_PADDR must be aligned to 256MB.
688
689endchoice
690
691config HIGHMEM
692 bool "High Memory Support"
693 depends on MMU
Thomas Gleixner629ed3f2020-11-03 10:27:29 +0100694 select KMAP_LOCAL
Max Filippov76743c02019-10-01 00:25:30 -0700695 help
696 Linux can use the full amount of RAM in the system by
697 default. However, the default MMUv2 setup only maps the
698 lowermost 128 MB of memory linearly to the areas starting
699 at 0xd0000000 (cached) and 0xd8000000 (uncached).
700 When there are more than 128 MB memory in the system not
701 all of it can be "permanently mapped" by the kernel.
702 The physical memory that's not permanently mapped is called
703 "high memory".
704
705 If you are compiling a kernel which will never run on a
706 machine with more than 128 MB total physical RAM, answer
707 N here.
708
709 If unsure, say Y.
710
711config FORCE_MAX_ZONEORDER
712 int "Maximum zone order"
713 default "11"
714 help
715 The kernel memory allocator divides physically contiguous memory
716 blocks into "zones", where each zone is a power of two number of
717 pages. This option selects the largest power of two that the kernel
718 keeps in the memory allocator. If you need to allocate very large
719 blocks of physically contiguous memory, then you may need to
720 increase this value.
721
722 This config option is actually maximum order plus one. For example,
723 a value of 11 means that the largest free memory block is 2^10 pages.
724
Chris Zankel8e1a6dd2005-06-23 22:01:10 -0700725endmenu
726
Max Filippove00d8b22014-10-29 01:42:01 +0300727menu "Power management options"
728
729source "kernel/power/Kconfig"
730
731endmenu