blob: 1d33b7a5ea83264c34a9465b35e2f6f37f60c7cb [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11003 * arch/powerpc/sysdev/dart_iommu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Olof Johansson91f14482005-11-21 02:12:32 -06005 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11006 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
7 * IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Based on pSeries_iommu.c:
10 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
Olof Johansson91f14482005-11-21 02:12:32 -060011 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110013 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
19#include <linux/spinlock.h>
20#include <linux/string.h>
21#include <linux/pci.h>
22#include <linux/dma-mapping.h>
23#include <linux/vmalloc.h>
Johannes Berg7e115802007-05-03 22:28:32 +100024#include <linux/suspend.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100025#include <linux/memblock.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/gfp.h>
Randy Dunlap514c6032018-04-05 16:25:34 -070027#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/iommu.h>
31#include <asm/pci-bridge.h>
32#include <asm/machdep.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/cacheflush.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100034#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
David Gibson9933f292005-11-02 15:13:20 +110036#include "dart.h"
37
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +100038/* DART table address and size */
39static u32 *dart_tablebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -070040static unsigned long dart_tablesize;
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* Mapped base address for the dart */
Al Viro6fa2ffe2006-02-01 07:28:02 -050043static unsigned int __iomem *dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45/* Dummy val that entries are set to when unused */
46static unsigned int dart_emptyval;
47
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110048static struct iommu_table iommu_table_dart;
49static int iommu_table_dart_inited;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static int dart_dirty;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110051static int dart_is_u4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +000053#define DART_U4_BYPASS_BASE 0x8000000000ull
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define DBG(...)
56
Anton Blanchardd900bd72012-10-03 18:57:10 +000057static DEFINE_SPINLOCK(invalidate_lock);
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059static inline void dart_tlb_invalidate_all(void)
60{
61 unsigned long l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110062 unsigned int reg, inv_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 unsigned long limit;
Anton Blanchardd900bd72012-10-03 18:57:10 +000064 unsigned long flags;
65
66 spin_lock_irqsave(&invalidate_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68 DBG("dart: flush\n");
69
70 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
71 * control register and wait for it to clear.
72 *
73 * Gotcha: Sometimes, the DART won't detect that the bit gets
74 * set. If so, clear it and set it again.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110075 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77 limit = 0;
78
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110079 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080retry:
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110082 reg = DART_IN(DART_CNTL);
83 reg |= inv_bit;
84 DART_OUT(DART_CNTL, reg);
85
86 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 l++;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110088 if (l == (1L << limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (limit < 4) {
90 limit++;
Olof Johanssonfeb76c72006-06-28 02:50:36 -070091 reg = DART_IN(DART_CNTL);
92 reg &= ~inv_bit;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110093 DART_OUT(DART_CNTL, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 goto retry;
95 } else
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110096 panic("DART: TLB did not flush after waiting a long "
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 "time. Buggy U3 ?");
98 }
Anton Blanchardd900bd72012-10-03 18:57:10 +000099
100 spin_unlock_irqrestore(&invalidate_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700103static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
104{
105 unsigned int reg;
106 unsigned int l, limit;
Anton Blanchardd900bd72012-10-03 18:57:10 +0000107 unsigned long flags;
108
109 spin_lock_irqsave(&invalidate_lock, flags);
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700110
111 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
112 (bus_rpn & DART_CNTL_U4_IONE_MASK);
113 DART_OUT(DART_CNTL, reg);
114
115 limit = 0;
116wait_more:
117 l = 0;
118 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
119 rmb();
120 l++;
121 }
122
123 if (l == (1L << limit)) {
124 if (limit < 4) {
125 limit++;
126 goto wait_more;
127 } else
128 panic("DART: TLB did not flush after waiting a long "
129 "time. Buggy U4 ?");
130 }
Anton Blanchardd900bd72012-10-03 18:57:10 +0000131
132 spin_unlock_irqrestore(&invalidate_lock, flags);
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700133}
134
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000135static void dart_cache_sync(unsigned int *base, unsigned int count)
136{
137 /*
138 * We add 1 to the number of entries to flush, following a
139 * comment in Darwin indicating that the memory controller
140 * can prefetch unmapped memory under some circumstances.
141 */
142 unsigned long start = (unsigned long)base;
143 unsigned long end = start + (count + 1) * sizeof(unsigned int);
144 unsigned int tmp;
145
146 /* Perform a standard cache flush */
Christophe Leroy1cfb7252019-05-14 09:05:13 +0000147 flush_dcache_range(start, end);
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000148
149 /*
150 * Perform the sequence described in the CPC925 manual to
151 * ensure all the data gets to a point the cache incoherent
152 * DART hardware will see.
153 */
154 asm volatile(" sync;"
155 " isync;"
156 " dcbf 0,%1;"
157 " sync;"
158 " isync;"
159 " lwz %0,0(%1);"
160 " isync" : "=r" (tmp) : "r" (end) : "memory");
161}
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static void dart_flush(struct iommu_table *tbl)
164{
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000165 mb();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700166 if (dart_dirty) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 dart_tlb_invalidate_all();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700168 dart_dirty = 0;
169 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170}
171
Robert Jennings6490c492008-07-24 04:31:16 +1000172static int dart_build(struct iommu_table *tbl, long index,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 long npages, unsigned long uaddr,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000174 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700175 unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000177 unsigned int *dp, *orig_dp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 unsigned int rpn;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700179 long l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
182
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000183 orig_dp = dp = ((unsigned int*)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100184
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200185 /* On U3, all memory is contiguous, so we can move this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 * out of the loop.
187 */
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700188 l = npages;
189 while (l--) {
Michael Ellerman579468a2012-07-25 21:19:52 +0000190 rpn = __pa(uaddr) >> DART_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
193
Olof Johanssond0035c622005-09-20 13:46:44 +1000194 uaddr += DART_PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 }
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000196 dart_cache_sync(orig_dp, npages);
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000197
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700198 if (dart_is_u4) {
199 rpn = index;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700200 while (npages--)
201 dart_tlb_invalidate_one(rpn++);
202 } else {
203 dart_dirty = 1;
204 }
Robert Jennings6490c492008-07-24 04:31:16 +1000205 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
207
208
209static void dart_free(struct iommu_table *tbl, long index, long npages)
210{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000211 unsigned int *dp, *orig_dp;
212 long orig_npages = npages;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 /* We don't worry about flushing the TLB cache. The only drawback of
215 * not doing it is that we won't catch buggy device drivers doing
216 * bad DMAs, but then no 32-bit architecture ever does either.
217 */
218
219 DBG("dart: free at: %lx, %lx\n", index, npages);
220
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000221 orig_dp = dp = ((unsigned int *)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 while (npages--)
224 *(dp++) = dart_emptyval;
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000225
226 dart_cache_sync(orig_dp, orig_npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000229static void allocate_dart(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000231 unsigned long tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000233 /* 512 pages (2MB) is max DART tablesize. */
234 dart_tablesize = 1UL << 21;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000236 /*
237 * 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
238 * will blow up an entire large page anyway in the kernel mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 */
Mike Rapoportf8067142019-03-07 16:30:48 -0800240 dart_tablebase = memblock_alloc_try_nid_raw(SZ_16M, SZ_16M,
241 MEMBLOCK_LOW_LIMIT, SZ_2G,
242 NUMA_NO_NODE);
243 if (!dart_tablebase)
244 panic("Failed to allocate 16MB below 2GB for DART table\n");
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000245
246 /* There is no point scanning the DART space for leaks*/
247 kmemleak_no_scan((void *)dart_tablebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
249 /* Allocate a spare page to map all invalid DART pages. We need to do
250 * that to work around what looks like a problem with the HT bridge
251 * prefetching into invalid pages and corrupting data
252 */
Mike Rapoport9a8dd702018-10-30 15:07:59 -0700253 tmp = memblock_phys_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
Mike Rapoportecc3e772019-03-11 23:29:26 -0700254 if (!tmp)
255 panic("DART: table allocation failed\n");
256
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100257 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
258 DARTMAP_RPNMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000260 printk(KERN_INFO "DART table allocated at: %p\n", dart_tablebase);
261}
262
263static int __init dart_init(struct device_node *dart_node)
264{
265 unsigned int i;
266 unsigned long base, size;
267 struct resource r;
268
269 /* IOMMU disabled by the user ? bail out */
270 if (iommu_is_off)
271 return -ENODEV;
272
273 /*
274 * Only use the DART if the machine has more than 1GB of RAM
275 * or if requested with iommu=on on cmdline.
276 *
277 * 1GB of RAM is picked as limit because some default devices
278 * (i.e. Airport Extreme) have 30 bit address range limits.
279 */
280
281 if (!iommu_force_on && memblock_end_of_DRAM() <= 0x40000000ull)
282 return -ENODEV;
283
284 /* Get DART registers */
285 if (of_address_to_resource(dart_node, 0, &r))
286 panic("DART: can't get register base ! ");
287
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100288 /* Map in DART registers */
Joe Perches28f65c112011-06-09 09:13:32 -0700289 dart = ioremap(r.start, resource_size(&r));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 if (dart == NULL)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100291 panic("DART: Cannot map registers!");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000293 /* Allocate the DART and dummy page */
294 allocate_dart();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296 /* Fill initial table */
297 for (i = 0; i < dart_tablesize/4; i++)
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000298 dart_tablebase[i] = dart_emptyval;
299
300 /* Push to memory */
301 dart_cache_sync(dart_tablebase, dart_tablesize / sizeof(u32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 /* Initialize DART with table base and enable it. */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000304 base = ((unsigned long)dart_tablebase) >> DART_PAGE_SHIFT;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100305 size = dart_tablesize >> DART_PAGE_SHIFT;
306 if (dart_is_u4) {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100307 size &= DART_SIZE_U4_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100308 DART_OUT(DART_BASE_U4, base);
309 DART_OUT(DART_SIZE_U4, size);
310 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
311 } else {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100312 size &= DART_CNTL_U3_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100313 DART_OUT(DART_CNTL,
314 DART_CNTL_U3_ENABLE |
315 (base << DART_CNTL_U3_BASE_SHIFT) |
316 (size << DART_CNTL_U3_SIZE_SHIFT));
317 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319 /* Invalidate DART to get rid of possible stale TLBs */
320 dart_tlb_invalidate_all();
321
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100322 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
323 dart_is_u4 ? "U4" : "U3");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325 return 0;
326}
327
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000328static struct iommu_table_ops iommu_dart_ops = {
329 .set = dart_build,
330 .clear = dart_free,
331 .flush = dart_flush,
332};
333
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100334static void iommu_table_dart_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100336 iommu_table_dart.it_busno = 0;
337 iommu_table_dart.it_offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 /* it_size is in number of entries */
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100339 iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
Alistair Popple67bfa0e2014-01-29 15:20:12 +1100340 iommu_table_dart.it_page_shift = IOMMU_PAGE_SHIFT_4K;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342 /* Initialize the common IOMMU code */
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000343 iommu_table_dart.it_base = (unsigned long)dart_tablebase;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100344 iommu_table_dart.it_index = 0;
345 iommu_table_dart.it_blocksize = 1;
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000346 iommu_table_dart.it_ops = &iommu_dart_ops;
Alexey Kardashevskiy4be518d82021-02-16 14:33:07 +1100347 if (!iommu_init_table(&iommu_table_dart, -1, 0, 0))
348 panic("Failed to initialize iommu table");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* Reserve the last page of the DART to avoid possible prefetch
351 * past the DART mapped area
352 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100353 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354}
355
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100356static void pci_dma_bus_setup_dart(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100358 if (!iommu_table_dart_inited) {
359 iommu_table_dart_inited = 1;
360 iommu_table_dart_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362}
363
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000364static bool dart_device_on_pcie(struct device *dev)
365{
366 struct device_node *np = of_node_get(dev->of_node);
367
368 while(np) {
369 if (of_device_is_compatible(np, "U4-pcie") ||
370 of_device_is_compatible(np, "u4-pcie")) {
371 of_node_put(np);
372 return true;
373 }
374 np = of_get_next_parent(np);
375 }
376 return false;
377}
378
Christoph Hellwig9f4a68d2019-02-13 08:01:11 +0100379static void pci_dma_dev_setup_dart(struct pci_dev *dev)
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000380{
Christoph Hellwig9f4a68d2019-02-13 08:01:11 +0100381 if (dart_is_u4 && dart_device_on_pcie(&dev->dev))
Christoph Hellwig0617fc02019-02-13 08:01:32 +0100382 dev->dev.archdata.dma_offset = DART_U4_BYPASS_BASE;
Christoph Hellwig9f4a68d2019-02-13 08:01:11 +0100383 set_iommu_table_base(&dev->dev, &iommu_table_dart);
384}
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000385
Christoph Hellwig9f4a68d2019-02-13 08:01:11 +0100386static bool iommu_bypass_supported_dart(struct pci_dev *dev, u64 mask)
387{
388 return dart_is_u4 &&
389 dart_device_on_pcie(&dev->dev) &&
390 mask >= DMA_BIT_MASK(40);
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000391}
392
Daniel Axtens798248a2015-03-31 16:00:48 +1100393void __init iommu_init_early_dart(struct pci_controller_ops *controller_ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 struct device_node *dn;
396
397 /* Find the DART in the device-tree */
398 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100399 if (dn == NULL) {
400 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
401 if (dn == NULL)
Nishanth Aravamudan34c4d012010-10-18 07:27:02 +0000402 return; /* use default direct_dma_ops */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100403 dart_is_u4 = 1;
404 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000406 /* Initialize the DART HW */
407 if (dart_init(dn) != 0)
Christoph Hellwigee690492019-02-13 08:01:10 +0100408 return;
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000409
Christoph Hellwig9f4a68d2019-02-13 08:01:11 +0100410 /*
411 * U4 supports a DART bypass, we use it for 64-bit capable devices to
412 * improve performance. However, that only works for devices connected
413 * to the U4 own PCIe interface, not bridged through hypertransport.
414 * We need the device to support at least 40 bits of addresses.
415 */
Daniel Axtens771e5692015-03-31 16:00:57 +1100416 controller_ops->dma_dev_setup = pci_dma_dev_setup_dart;
417 controller_ops->dma_bus_setup = pci_dma_bus_setup_dart;
Christoph Hellwig9f4a68d2019-02-13 08:01:11 +0100418 controller_ops->iommu_bypass_supported = iommu_bypass_supported_dart;
Daniel Axtens771e5692015-03-31 16:00:57 +1100419
Benjamin Herrenschmidt8fb07c02010-08-30 19:24:18 +0000420 /* Setup pci_dma ops */
421 set_pci_dma_ops(&dma_iommu_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422}
423
Johannes Berg7e115802007-05-03 22:28:32 +1000424#ifdef CONFIG_PM
Johannes Berg7e115802007-05-03 22:28:32 +1000425static void iommu_dart_restore(void)
426{
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000427 dart_cache_sync(dart_tablebase, dart_tablesize / sizeof(u32));
Johannes Berg7e115802007-05-03 22:28:32 +1000428 dart_tlb_invalidate_all();
429}
430
431static int __init iommu_init_late_dart(void)
432{
Johannes Berg7e115802007-05-03 22:28:32 +1000433 if (!dart_tablebase)
434 return 0;
435
Johannes Berg7e115802007-05-03 22:28:32 +1000436 ppc_md.iommu_restore = iommu_dart_restore;
437
438 return 0;
439}
440
441late_initcall(iommu_init_late_dart);
Benjamin Herrenschmidtc40785a2016-07-05 15:03:47 +1000442#endif /* CONFIG_PM */