blob: fa08699aedeb8b7819603a276e730c56002df932 [file] [log] [blame]
Thomas Gleixnerde6cc652019-05-27 08:55:02 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Arnd Bergmannae209cf2005-06-23 09:43:54 +10002/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05003 * IOMMU implementation for Cell Broadband Processor Architecture
Arnd Bergmannae209cf2005-06-23 09:43:54 +10004 *
Michael Ellerman99e139122008-01-30 11:03:44 +11005 * (C) Copyright IBM Corporation 2006-2008
Arnd Bergmannae209cf2005-06-23 09:43:54 +10006 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11007 * Author: Jeremy Kerr <jk@ozlabs.org>
Arnd Bergmannae209cf2005-06-23 09:43:54 +10008 */
9
10#undef DEBUG
11
12#include <linux/kernel.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100013#include <linux/init.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110014#include <linux/interrupt.h>
15#include <linux/notifier.h>
Michael Ellermanccd05d02008-02-08 16:37:02 +110016#include <linux/of.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060017#include <linux/of_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100019#include <linux/memblock.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100020
Arnd Bergmannae209cf2005-06-23 09:43:54 +100021#include <asm/prom.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110022#include <asm/iommu.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100023#include <asm/machdep.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110024#include <asm/pci-bridge.h>
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +010025#include <asm/udbg.h>
Ishizaki Kou9858ee82007-12-04 19:38:24 +110026#include <asm/firmware.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100027#include <asm/cell-regs.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100028
Daniel Axtens9c1368f2015-03-31 16:00:55 +110029#include "cell.h"
Jeremy Kerr165785e2006-11-11 17:25:18 +110030#include "interrupt.h"
Arnd Bergmannae209cf2005-06-23 09:43:54 +100031
Jeremy Kerr165785e2006-11-11 17:25:18 +110032/* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
33 * instead of leaving them mapped to some dummy page. This can be
34 * enabled once the appropriate workarounds for spider bugs have
35 * been enabled
36 */
37#define CELL_IOMMU_REAL_UNMAP
Arnd Bergmannae209cf2005-06-23 09:43:54 +100038
Jeremy Kerr165785e2006-11-11 17:25:18 +110039/* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
40 * IO PTEs based on the transfer direction. That can be enabled
41 * once spider-net has been fixed to pass the correct direction
42 * to the DMA mapping functions
43 */
44#define CELL_IOMMU_STRICT_PROTECTION
Arnd Bergmannae209cf2005-06-23 09:43:54 +100045
Arnd Bergmannae209cf2005-06-23 09:43:54 +100046
Jeremy Kerr165785e2006-11-11 17:25:18 +110047#define NR_IOMMUS 2
Arnd Bergmannae209cf2005-06-23 09:43:54 +100048
Jeremy Kerr165785e2006-11-11 17:25:18 +110049/* IOC mmap registers */
50#define IOC_Reg_Size 0x2000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100051
Jeremy Kerr165785e2006-11-11 17:25:18 +110052#define IOC_IOPT_CacheInvd 0x908
53#define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
54#define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
55#define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100056
Jeremy Kerr165785e2006-11-11 17:25:18 +110057#define IOC_IOST_Origin 0x918
58#define IOC_IOST_Origin_E 0x8000000000000000ul
59#define IOC_IOST_Origin_HW 0x0000000000000800ul
60#define IOC_IOST_Origin_HL 0x0000000000000400ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100061
Jeremy Kerr165785e2006-11-11 17:25:18 +110062#define IOC_IO_ExcpStat 0x920
63#define IOC_IO_ExcpStat_V 0x8000000000000000ul
64#define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
65#define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
Jeremy Kerr2a7d55f2009-03-19 16:46:35 +000066#define IOC_IO_ExcpStat_SPF_P 0x2000000000000000ul
Jeremy Kerr165785e2006-11-11 17:25:18 +110067#define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
68#define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
69#define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
Arnd Bergmannae209cf2005-06-23 09:43:54 +100070
Jeremy Kerr165785e2006-11-11 17:25:18 +110071#define IOC_IO_ExcpMask 0x928
72#define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
73#define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100074
Jeremy Kerr165785e2006-11-11 17:25:18 +110075#define IOC_IOCmd_Offset 0x1000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100076
Jeremy Kerr165785e2006-11-11 17:25:18 +110077#define IOC_IOCmd_Cfg 0xc00
78#define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100079
Arnd Bergmannae209cf2005-06-23 09:43:54 +100080
Jeremy Kerr165785e2006-11-11 17:25:18 +110081/* Segment table entries */
82#define IOSTE_V 0x8000000000000000ul /* valid */
83#define IOSTE_H 0x4000000000000000ul /* cache hint */
84#define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
85#define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
86#define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
87#define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
88#define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
89#define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
90#define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
Arnd Bergmannae209cf2005-06-23 09:43:54 +100091
Arnd Bergmannae209cf2005-06-23 09:43:54 +100092
Jeremy Kerr165785e2006-11-11 17:25:18 +110093/* IOMMU sizing */
94#define IO_SEGMENT_SHIFT 28
Michael Ellerman225d4902008-02-29 18:33:27 +110095#define IO_PAGENO_BITS(shift) (IO_SEGMENT_SHIFT - (shift))
Arnd Bergmannae209cf2005-06-23 09:43:54 +100096
Jeremy Kerr165785e2006-11-11 17:25:18 +110097/* The high bit needs to be set on every DMA address */
98#define SPIDER_DMA_OFFSET 0x80000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100099
Jeremy Kerr165785e2006-11-11 17:25:18 +1100100struct iommu_window {
101 struct list_head list;
102 struct cbe_iommu *iommu;
103 unsigned long offset;
104 unsigned long size;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100105 unsigned int ioid;
106 struct iommu_table table;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100107};
108
Jeremy Kerr165785e2006-11-11 17:25:18 +1100109#define NAMESIZE 8
110struct cbe_iommu {
111 int nid;
112 char name[NAMESIZE];
113 void __iomem *xlate_regs;
114 void __iomem *cmd_regs;
115 unsigned long *stab;
116 unsigned long *ptab;
117 void *pad_page;
118 struct list_head windows;
119};
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000120
Jeremy Kerr165785e2006-11-11 17:25:18 +1100121/* Static array of iommus, one per node
122 * each contains a list of windows, keyed from dma_window property
123 * - on bus setup, look for a matching window, or create one
124 * - on dev setup, assign iommu_table ptr
125 */
126static struct cbe_iommu iommus[NR_IOMMUS];
127static int cbe_nr_iommus;
128
129static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
130 long n_ptes)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000131{
Ingo Molnarb36ac9e2009-01-06 14:03:44 +0000132 u64 __iomem *reg;
133 u64 val;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100134 long n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000135
Jeremy Kerr165785e2006-11-11 17:25:18 +1100136 reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000137
Jeremy Kerr165785e2006-11-11 17:25:18 +1100138 while (n_ptes > 0) {
139 /* we can invalidate up to 1 << 11 PTEs at once */
140 n = min(n_ptes, 1l << 11);
141 val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
142 | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
143 | IOC_IOPT_CacheInvd_Busy;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000144
Jeremy Kerr165785e2006-11-11 17:25:18 +1100145 out_be64(reg, val);
146 while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
147 ;
148
149 n_ptes -= n;
150 pte += n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000151 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000152}
153
Robert Jennings6490c492008-07-24 04:31:16 +1000154static int tce_build_cell(struct iommu_table *tbl, long index, long npages,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000155 unsigned long uaddr, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700156 unsigned long attrs)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100157{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100158 int i;
159 unsigned long *io_pte, base_pte;
160 struct iommu_window *window =
161 container_of(tbl, struct iommu_window, table);
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100162
Jeremy Kerr165785e2006-11-11 17:25:18 +1100163 /* implementing proper protection causes problems with the spidernet
164 * driver - check mapping directions later, but allow read & write by
165 * default for now.*/
166#ifdef CELL_IOMMU_STRICT_PROTECTION
167 /* to avoid referencing a global, we use a trick here to setup the
Michael Ellerman027dfac2016-06-01 16:34:37 +1000168 * protection bit. "prot" is setup to be 3 fields of 4 bits appended
Jeremy Kerr165785e2006-11-11 17:25:18 +1100169 * together for each of the 3 supported direction values. It is then
170 * shifted left so that the fields matching the desired direction
171 * lands on the appropriate bits, and other bits are masked out.
172 */
173 const unsigned long prot = 0xc48;
174 base_pte =
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000175 ((prot << (52 + 4 * direction)) &
176 (CBE_IOPTE_PP_W | CBE_IOPTE_PP_R)) |
177 CBE_IOPTE_M | CBE_IOPTE_SO_RW |
178 (window->ioid & CBE_IOPTE_IOID_Mask);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100179#else
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000180 base_pte = CBE_IOPTE_PP_W | CBE_IOPTE_PP_R | CBE_IOPTE_M |
181 CBE_IOPTE_SO_RW | (window->ioid & CBE_IOPTE_IOID_Mask);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100182#endif
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700183 if (unlikely(attrs & DMA_ATTR_WEAK_ORDERING))
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000184 base_pte &= ~CBE_IOPTE_SO_RW;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100185
Michael Ellerman0d7386e2008-02-29 18:33:23 +1100186 io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100187
Michael Ellerman7261b952015-04-03 14:11:54 +1100188 for (i = 0; i < npages; i++, uaddr += (1 << tbl->it_page_shift))
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000189 io_pte[i] = base_pte | (__pa(uaddr) & CBE_IOPTE_RPN_Mask);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100190
Jeremy Kerr165785e2006-11-11 17:25:18 +1100191 mb();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100192
Jeremy Kerr165785e2006-11-11 17:25:18 +1100193 invalidate_tce_cache(window->iommu, io_pte, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100194
Jeremy Kerr165785e2006-11-11 17:25:18 +1100195 pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
196 index, npages, direction, base_pte);
Robert Jennings6490c492008-07-24 04:31:16 +1000197 return 0;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100198}
199
Jeremy Kerr165785e2006-11-11 17:25:18 +1100200static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100201{
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100202
Jeremy Kerr165785e2006-11-11 17:25:18 +1100203 int i;
204 unsigned long *io_pte, pte;
205 struct iommu_window *window =
206 container_of(tbl, struct iommu_window, table);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100207
Jeremy Kerr165785e2006-11-11 17:25:18 +1100208 pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100209
Jeremy Kerr165785e2006-11-11 17:25:18 +1100210#ifdef CELL_IOMMU_REAL_UNMAP
211 pte = 0;
212#else
213 /* spider bridge does PCI reads after freeing - insert a mapping
214 * to a scratch page instead of an invalid entry */
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000215 pte = CBE_IOPTE_PP_R | CBE_IOPTE_M | CBE_IOPTE_SO_RW |
216 __pa(window->iommu->pad_page) |
217 (window->ioid & CBE_IOPTE_IOID_Mask);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100218#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100219
Michael Ellerman0d7386e2008-02-29 18:33:23 +1100220 io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100221
Jeremy Kerr165785e2006-11-11 17:25:18 +1100222 for (i = 0; i < npages; i++)
223 io_pte[i] = pte;
224
225 mb();
226
227 invalidate_tce_cache(window->iommu, io_pte, npages);
228}
229
230static irqreturn_t ioc_interrupt(int irq, void *data)
231{
Jeremy Kerr2a7d55f2009-03-19 16:46:35 +0000232 unsigned long stat, spf;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100233 struct cbe_iommu *iommu = data;
234
235 stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
Jeremy Kerr2a7d55f2009-03-19 16:46:35 +0000236 spf = stat & IOC_IO_ExcpStat_SPF_Mask;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100237
238 /* Might want to rate limit it */
239 printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
240 printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
241 !!(stat & IOC_IO_ExcpStat_V),
Jeremy Kerr2a7d55f2009-03-19 16:46:35 +0000242 (spf == IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
243 (spf == IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
Jeremy Kerr165785e2006-11-11 17:25:18 +1100244 (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
245 (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
246 printk(KERN_ERR " page=0x%016lx\n",
247 stat & IOC_IO_ExcpStat_ADDR_Mask);
248
249 /* clear interrupt */
250 stat &= ~IOC_IO_ExcpStat_V;
251 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
252
253 return IRQ_HANDLED;
254}
255
256static int cell_iommu_find_ioc(int nid, unsigned long *base)
257{
258 struct device_node *np;
259 struct resource r;
260
261 *base = 0;
262
263 /* First look for new style /be nodes */
264 for_each_node_by_name(np, "ioc") {
265 if (of_node_to_nid(np) != nid)
266 continue;
267 if (of_address_to_resource(np, 0, &r)) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500268 printk(KERN_ERR "iommu: can't get address for %pOF\n",
269 np);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100270 continue;
271 }
272 *base = r.start;
273 of_node_put(np);
274 return 0;
275 }
276
277 /* Ok, let's try the old way */
278 for_each_node_by_type(np, "cpu") {
279 const unsigned int *nidp;
280 const unsigned long *tmp;
281
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000282 nidp = of_get_property(np, "node-id", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100283 if (nidp && *nidp == nid) {
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000284 tmp = of_get_property(np, "ioc-translation", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100285 if (tmp) {
286 *base = *tmp;
287 of_node_put(np);
288 return 0;
289 }
290 }
291 }
292
293 return -ENODEV;
294}
295
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100296static void cell_iommu_setup_stab(struct cbe_iommu *iommu,
Michael Ellerman41347912008-01-30 01:14:01 +1100297 unsigned long dbase, unsigned long dsize,
298 unsigned long fbase, unsigned long fsize)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100299{
300 struct page *page;
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100301 unsigned long segments, stab_size;
Michael Ellerman41347912008-01-30 01:14:01 +1100302
303 segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100304
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100305 pr_debug("%s: iommu[%d]: segments: %lu\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100306 __func__, iommu->nid, segments);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100307
308 /* set up the segment table */
Michael Ellerman3ca66442008-01-21 18:01:43 +1100309 stab_size = segments * sizeof(unsigned long);
310 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100311 BUG_ON(!page);
312 iommu->stab = page_address(page);
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100313 memset(iommu->stab, 0, stab_size);
314}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100315
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100316static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu *iommu,
317 unsigned long base, unsigned long size, unsigned long gap_base,
Michael Ellerman225d4902008-02-29 18:33:27 +1100318 unsigned long gap_size, unsigned long page_shift)
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100319{
320 struct page *page;
321 int i;
322 unsigned long reg, segments, pages_per_segment, ptab_size,
323 n_pte_pages, start_seg, *ptab;
324
325 start_seg = base >> IO_SEGMENT_SHIFT;
326 segments = size >> IO_SEGMENT_SHIFT;
Michael Ellerman225d4902008-02-29 18:33:27 +1100327 pages_per_segment = 1ull << IO_PAGENO_BITS(page_shift);
Michael Ellerman027dfac2016-06-01 16:34:37 +1000328 /* PTEs for each segment must start on a 4K boundary */
Michael Ellerman225d4902008-02-29 18:33:27 +1100329 pages_per_segment = max(pages_per_segment,
330 (1 << 12) / sizeof(unsigned long));
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100331
Jeremy Kerr165785e2006-11-11 17:25:18 +1100332 ptab_size = segments * pages_per_segment * sizeof(unsigned long);
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100333 pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __func__,
Jeremy Kerr165785e2006-11-11 17:25:18 +1100334 iommu->nid, ptab_size, get_order(ptab_size));
335 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
336 BUG_ON(!page);
337
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100338 ptab = page_address(page);
339 memset(ptab, 0, ptab_size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100340
Michael Ellerman3d3e6da2008-02-29 18:33:26 +1100341 /* number of 4K pages needed for a page table */
342 n_pte_pages = (pages_per_segment * sizeof(unsigned long)) >> 12;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100343
344 pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100345 __func__, iommu->nid, iommu->stab, ptab,
Jeremy Kerr165785e2006-11-11 17:25:18 +1100346 n_pte_pages);
347
348 /* initialise the STEs */
349 reg = IOSTE_V | ((n_pte_pages - 1) << 5);
350
Michael Ellerman225d4902008-02-29 18:33:27 +1100351 switch (page_shift) {
352 case 12: reg |= IOSTE_PS_4K; break;
353 case 16: reg |= IOSTE_PS_64K; break;
354 case 20: reg |= IOSTE_PS_1M; break;
355 case 24: reg |= IOSTE_PS_16M; break;
356 default: BUG();
Jeremy Kerr165785e2006-11-11 17:25:18 +1100357 }
358
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100359 gap_base = gap_base >> IO_SEGMENT_SHIFT;
360 gap_size = gap_size >> IO_SEGMENT_SHIFT;
361
Jeremy Kerr165785e2006-11-11 17:25:18 +1100362 pr_debug("Setting up IOMMU stab:\n");
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100363 for (i = start_seg; i < (start_seg + segments); i++) {
364 if (i >= gap_base && i < (gap_base + gap_size)) {
365 pr_debug("\toverlap at %d, skipping\n", i);
366 continue;
367 }
Michael Ellerman3d3e6da2008-02-29 18:33:26 +1100368 iommu->stab[i] = reg | (__pa(ptab) + (n_pte_pages << 12) *
369 (i - start_seg));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100370 pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
371 }
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100372
373 return ptab;
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100374}
375
376static void cell_iommu_enable_hardware(struct cbe_iommu *iommu)
377{
378 int ret;
379 unsigned long reg, xlate_base;
380 unsigned int virq;
381
382 if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
383 panic("%s: missing IOC register mappings for node %d\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100384 __func__, iommu->nid);
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100385
386 iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
387 iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100388
389 /* ensure that the STEs have updated */
390 mb();
391
392 /* setup interrupts for the iommu. */
393 reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
394 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
395 reg & ~IOC_IO_ExcpStat_V);
396 out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
397 IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
398
399 virq = irq_create_mapping(NULL,
400 IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
Michael Ellermanef24ba72016-09-06 21:53:24 +1000401 BUG_ON(!virq);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100402
Yong Zhanga3a9f3b2011-10-21 23:56:27 +0000403 ret = request_irq(virq, ioc_interrupt, 0, iommu->name, iommu);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100404 BUG_ON(ret);
405
406 /* set the IOC segment table origin register (and turn on the iommu) */
407 reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
408 out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
409 in_be64(iommu->xlate_regs + IOC_IOST_Origin);
410
411 /* turn on IO translation */
412 reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
413 out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
414}
415
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100416static void cell_iommu_setup_hardware(struct cbe_iommu *iommu,
417 unsigned long base, unsigned long size)
418{
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100419 cell_iommu_setup_stab(iommu, base, size, 0, 0);
Michael Ellerman225d4902008-02-29 18:33:27 +1100420 iommu->ptab = cell_iommu_alloc_ptab(iommu, base, size, 0, 0,
Alistair Popplee589a4402013-12-09 18:17:01 +1100421 IOMMU_PAGE_SHIFT_4K);
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100422 cell_iommu_enable_hardware(iommu);
423}
424
Jeremy Kerr165785e2006-11-11 17:25:18 +1100425#if 0/* Unused for now */
426static struct iommu_window *find_window(struct cbe_iommu *iommu,
427 unsigned long offset, unsigned long size)
428{
429 struct iommu_window *window;
430
431 /* todo: check for overlapping (but not equal) windows) */
432
433 list_for_each_entry(window, &(iommu->windows), list) {
434 if (window->offset == offset && window->size == size)
435 return window;
436 }
437
438 return NULL;
439}
440#endif
441
Michael Ellermanc96b5122008-01-30 01:14:02 +1100442static inline u32 cell_iommu_get_ioid(struct device_node *np)
443{
444 const u32 *ioid;
445
446 ioid = of_get_property(np, "ioid", NULL);
447 if (ioid == NULL) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500448 printk(KERN_WARNING "iommu: missing ioid for %pOF using 0\n",
449 np);
Michael Ellermanc96b5122008-01-30 01:14:02 +1100450 return 0;
451 }
452
453 return *ioid;
454}
455
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000456static struct iommu_table_ops cell_iommu_ops = {
457 .set = tce_build_cell,
458 .clear = tce_free_cell
459};
460
Jeremy Kerr165785e2006-11-11 17:25:18 +1100461static struct iommu_window * __init
462cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
463 unsigned long offset, unsigned long size,
464 unsigned long pte_offset)
465{
466 struct iommu_window *window;
Michael Ellermanedf441f2008-02-29 18:33:24 +1100467 struct page *page;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100468 u32 ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100469
Michael Ellermanc96b5122008-01-30 01:14:02 +1100470 ioid = cell_iommu_get_ioid(np);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100471
Anton Blanchard7aa241f2010-08-11 16:42:48 +0000472 window = kzalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100473 BUG_ON(window == NULL);
474
475 window->offset = offset;
476 window->size = size;
Michael Ellermanc96b5122008-01-30 01:14:02 +1100477 window->ioid = ioid;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100478 window->iommu = iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100479
480 window->table.it_blocksize = 16;
481 window->table.it_base = (unsigned long)iommu->ptab;
482 window->table.it_index = iommu->nid;
Alistair Popple3a553172013-12-09 18:17:02 +1100483 window->table.it_page_shift = IOMMU_PAGE_SHIFT_4K;
484 window->table.it_offset =
485 (offset >> window->table.it_page_shift) + pte_offset;
486 window->table.it_size = size >> window->table.it_page_shift;
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +1000487 window->table.it_ops = &cell_iommu_ops;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100488
Alexey Kardashevskiy4be518d82021-02-16 14:33:07 +1100489 if (!iommu_init_table(&window->table, iommu->nid, 0, 0))
490 panic("Failed to initialize iommu table");
Jeremy Kerr165785e2006-11-11 17:25:18 +1100491
492 pr_debug("\tioid %d\n", window->ioid);
493 pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
494 pr_debug("\tbase 0x%016lx\n", window->table.it_base);
495 pr_debug("\toffset 0x%lx\n", window->table.it_offset);
496 pr_debug("\tsize %ld\n", window->table.it_size);
497
498 list_add(&window->list, &iommu->windows);
499
500 if (offset != 0)
501 return window;
502
503 /* We need to map and reserve the first IOMMU page since it's used
504 * by the spider workaround. In theory, we only need to do that when
505 * running on spider but it doesn't really matter.
506 *
507 * This code also assumes that we have a window that starts at 0,
508 * which is the case on all spider based blades.
509 */
Michael Ellermanedf441f2008-02-29 18:33:24 +1100510 page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
511 BUG_ON(!page);
512 iommu->pad_page = page_address(page);
513 clear_page(iommu->pad_page);
514
Jeremy Kerr165785e2006-11-11 17:25:18 +1100515 __set_bit(0, window->table.it_map);
516 tce_build_cell(&window->table, window->table.it_offset, 1,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700517 (unsigned long)iommu->pad_page, DMA_TO_DEVICE, 0);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100518
519 return window;
520}
521
522static struct cbe_iommu *cell_iommu_for_node(int nid)
523{
524 int i;
525
526 for (i = 0; i < cbe_nr_iommus; i++)
527 if (iommus[i].nid == nid)
528 return &iommus[i];
529 return NULL;
530}
531
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100532static unsigned long cell_dma_nommu_offset;
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100533
Michael Ellerman99e139122008-01-30 11:03:44 +1100534static unsigned long dma_iommu_fixed_base;
Christoph Hellwig7c1013b2019-02-13 08:01:18 +0100535static bool cell_iommu_enabled;
Mark Nelson1ed6af72008-07-18 23:03:34 +1000536
537/* iommu_fixed_is_weak is set if booted with iommu_fixed=weak */
Christoph Hellwigba767b52019-02-13 08:01:09 +0100538bool iommu_fixed_is_weak;
Michael Ellerman99e139122008-01-30 11:03:44 +1100539
Mark Nelson7e5f8102008-07-05 05:05:44 +1000540static struct iommu_table *cell_get_iommu_table(struct device *dev)
Jeremy Kerr165785e2006-11-11 17:25:18 +1100541{
542 struct iommu_window *window;
543 struct cbe_iommu *iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100544
Jeremy Kerr165785e2006-11-11 17:25:18 +1100545 /* Current implementation uses the first window available in that
546 * node's iommu. We -might- do something smarter later though it may
547 * never be necessary
548 */
Becky Bruce8fae0352008-09-08 09:09:54 +0000549 iommu = cell_iommu_for_node(dev_to_node(dev));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100550 if (iommu == NULL || list_empty(&iommu->windows)) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500551 dev_err(dev, "iommu: missing iommu for %pOF (node %d)\n",
552 dev->of_node, dev_to_node(dev));
Mark Nelson7e5f8102008-07-05 05:05:44 +1000553 return NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100554 }
555 window = list_entry(iommu->windows.next, struct iommu_window, list);
556
Mark Nelson7e5f8102008-07-05 05:05:44 +1000557 return &window->table;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100558}
559
Christoph Hellwigcc9c156d2019-02-13 08:01:08 +0100560static u64 cell_iommu_get_fixed_address(struct device *dev);
561
Michael Ellerman86865772008-01-30 01:14:01 +1100562static void cell_dma_dev_setup(struct device *dev)
563{
Christoph Hellwig7c1013b2019-02-13 08:01:18 +0100564 if (cell_iommu_enabled) {
Christoph Hellwigcc9c156d2019-02-13 08:01:08 +0100565 u64 addr = cell_iommu_get_fixed_address(dev);
566
567 if (addr != OF_BAD_ADDR)
Christoph Hellwig0617fc02019-02-13 08:01:32 +0100568 dev->archdata.dma_offset = addr + dma_iommu_fixed_base;
Becky Bruce738ef422009-09-21 08:26:35 +0000569 set_iommu_table_base(dev, cell_get_iommu_table(dev));
Christoph Hellwigcc9c156d2019-02-13 08:01:08 +0100570 } else {
Christoph Hellwig0617fc02019-02-13 08:01:32 +0100571 dev->archdata.dma_offset = cell_dma_nommu_offset;
Christoph Hellwigcc9c156d2019-02-13 08:01:08 +0100572 }
Michael Ellerman86865772008-01-30 01:14:01 +1100573}
574
Jeremy Kerr165785e2006-11-11 17:25:18 +1100575static void cell_pci_dma_dev_setup(struct pci_dev *dev)
576{
577 cell_dma_dev_setup(&dev->dev);
578}
579
580static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
581 void *data)
582{
583 struct device *dev = data;
584
585 /* We are only intereted in device addition */
586 if (action != BUS_NOTIFY_ADD_DEVICE)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100587 return 0;
588
Christoph Hellwig7c1013b2019-02-13 08:01:18 +0100589 if (cell_iommu_enabled)
590 dev->dma_ops = &dma_iommu_ops;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100591 cell_dma_dev_setup(dev);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100592 return 0;
593}
594
Jeremy Kerr165785e2006-11-11 17:25:18 +1100595static struct notifier_block cell_of_bus_notifier = {
596 .notifier_call = cell_of_bus_notify
597};
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100598
Jeremy Kerr165785e2006-11-11 17:25:18 +1100599static int __init cell_iommu_get_window(struct device_node *np,
600 unsigned long *base,
601 unsigned long *size)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100602{
Anton Blanchard2083f682013-08-07 02:01:36 +1000603 const __be32 *dma_window;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100604 unsigned long index;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100605
Jeremy Kerr165785e2006-11-11 17:25:18 +1100606 /* Use ibm,dma-window if available, else, hard code ! */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000607 dma_window = of_get_property(np, "ibm,dma-window", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100608 if (dma_window == NULL) {
609 *base = 0;
610 *size = 0x80000000u;
611 return -ENODEV;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100612 }
613
Jeremy Kerr165785e2006-11-11 17:25:18 +1100614 of_parse_dma_window(np, dma_window, &index, base, size);
615 return 0;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100616}
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000617
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100618static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000619{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100620 struct cbe_iommu *iommu;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100621 int nid, i;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000622
Jeremy Kerr165785e2006-11-11 17:25:18 +1100623 /* Get node ID */
624 nid = of_node_to_nid(np);
625 if (nid < 0) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500626 printk(KERN_ERR "iommu: failed to get node for %pOF\n",
627 np);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100628 return NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100629 }
Rob Herringb7c670d2017-08-21 10:16:47 -0500630 pr_debug("iommu: setting up iommu for node %d (%pOF)\n",
631 nid, np);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100632
Jeremy Kerr165785e2006-11-11 17:25:18 +1100633 /* XXX todo: If we can have multiple windows on the same IOMMU, which
Adam Buchbinder48fc7f72012-09-19 21:48:00 -0400634 * isn't the case today, we probably want here to check whether the
Jeremy Kerr165785e2006-11-11 17:25:18 +1100635 * iommu for that node is already setup.
636 * However, there might be issue with getting the size right so let's
637 * ignore that for now. We might want to completely get rid of the
638 * multiple window support since the cell iommu supports per-page ioids
639 */
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100640
Jeremy Kerr165785e2006-11-11 17:25:18 +1100641 if (cbe_nr_iommus >= NR_IOMMUS) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500642 printk(KERN_ERR "iommu: too many IOMMUs detected ! (%pOF)\n",
643 np);
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100644 return NULL;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100645 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000646
Jeremy Kerr165785e2006-11-11 17:25:18 +1100647 /* Init base fields */
648 i = cbe_nr_iommus++;
649 iommu = &iommus[i];
Al Viro9340b0d2007-02-09 16:38:15 +0000650 iommu->stab = NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100651 iommu->nid = nid;
652 snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
653 INIT_LIST_HEAD(&iommu->windows);
654
Michael Ellerman209bfbb2008-01-30 01:13:59 +1100655 return iommu;
656}
657
658static void __init cell_iommu_init_one(struct device_node *np,
659 unsigned long offset)
660{
661 struct cbe_iommu *iommu;
662 unsigned long base, size;
663
664 iommu = cell_iommu_alloc(np);
665 if (!iommu)
666 return;
667
Jeremy Kerr165785e2006-11-11 17:25:18 +1100668 /* Obtain a window for it */
669 cell_iommu_get_window(np, &base, &size);
670
671 pr_debug("\ttranslating window 0x%lx...0x%lx\n",
672 base, base + size - 1);
673
674 /* Initialize the hardware */
Michael Ellerman7fc67af2008-01-30 01:14:00 +1100675 cell_iommu_setup_hardware(iommu, base, size);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100676
677 /* Setup the iommu_table */
678 cell_iommu_setup_window(iommu, np, base, size,
Alistair Popplee589a4402013-12-09 18:17:01 +1100679 offset >> IOMMU_PAGE_SHIFT_4K);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100680}
681
682static void __init cell_disable_iommus(void)
683{
684 int node;
685 unsigned long base, val;
686 void __iomem *xregs, *cregs;
687
688 /* Make sure IOC translation is disabled on all nodes */
689 for_each_online_node(node) {
690 if (cell_iommu_find_ioc(node, &base))
691 continue;
692 xregs = ioremap(base, IOC_Reg_Size);
693 if (xregs == NULL)
694 continue;
695 cregs = xregs + IOC_IOCmd_Offset;
696
697 pr_debug("iommu: cleaning up iommu on node %d\n", node);
698
699 out_be64(xregs + IOC_IOST_Origin, 0);
700 (void)in_be64(xregs + IOC_IOST_Origin);
701 val = in_be64(cregs + IOC_IOCmd_Cfg);
702 val &= ~IOC_IOCmd_Cfg_TE;
703 out_be64(cregs + IOC_IOCmd_Cfg, val);
704 (void)in_be64(cregs + IOC_IOCmd_Cfg);
705
706 iounmap(xregs);
707 }
708}
709
710static int __init cell_iommu_init_disabled(void)
711{
712 struct device_node *np = NULL;
713 unsigned long base = 0, size;
714
715 /* When no iommu is present, we use direct DMA ops */
Jeremy Kerr165785e2006-11-11 17:25:18 +1100716
717 /* First make sure all IOC translation is turned off */
718 cell_disable_iommus();
719
720 /* If we have no Axon, we set up the spider DMA magic offset */
721 if (of_find_node_by_name(NULL, "axon") == NULL)
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100722 cell_dma_nommu_offset = SPIDER_DMA_OFFSET;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100723
724 /* Now we need to check to see where the memory is mapped
725 * in PCI space. We assume that all busses use the same dma
726 * window which is always the case so far on Cell, thus we
727 * pick up the first pci-internal node we can find and check
728 * the DMA window from there.
729 */
730 for_each_node_by_name(np, "axon") {
731 if (np->parent == NULL || np->parent->parent != NULL)
732 continue;
733 if (cell_iommu_get_window(np, &base, &size) == 0)
734 break;
735 }
736 if (np == NULL) {
737 for_each_node_by_name(np, "pci-internal") {
738 if (np->parent == NULL || np->parent->parent != NULL)
739 continue;
740 if (cell_iommu_get_window(np, &base, &size) == 0)
741 break;
742 }
743 }
744 of_node_put(np);
745
746 /* If we found a DMA window, we check if it's big enough to enclose
747 * all of physical memory. If not, we force enable IOMMU
748 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000749 if (np && size < memblock_end_of_DRAM()) {
Jeremy Kerr165785e2006-11-11 17:25:18 +1100750 printk(KERN_WARNING "iommu: force-enabled, dma window"
Ingo Molnarfe333322009-01-06 14:26:03 +0000751 " (%ldMB) smaller than total memory (%lldMB)\n",
Yinghai Lu95f72d12010-07-12 14:36:09 +1000752 size >> 20, memblock_end_of_DRAM() >> 20);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100753 return -ENODEV;
754 }
755
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100756 cell_dma_nommu_offset += base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100757
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100758 if (cell_dma_nommu_offset != 0)
Daniel Axtens9c1368f2015-03-31 16:00:55 +1100759 cell_pci_controller_ops.dma_dev_setup = cell_pci_dma_dev_setup;
Michael Ellerman110f95c2008-01-21 16:42:41 +1100760
Jeremy Kerr165785e2006-11-11 17:25:18 +1100761 printk("iommu: disabled, direct DMA offset is 0x%lx\n",
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +0100762 cell_dma_nommu_offset);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100763
764 return 0;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000765}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100766
Michael Ellerman99e139122008-01-30 11:03:44 +1100767/*
768 * Fixed IOMMU mapping support
769 *
770 * This code adds support for setting up a fixed IOMMU mapping on certain
771 * cell machines. For 64-bit devices this avoids the performance overhead of
772 * mapping and unmapping pages at runtime. 32-bit devices are unable to use
773 * the fixed mapping.
774 *
775 * The fixed mapping is established at boot, and maps all of physical memory
776 * 1:1 into device space at some offset. On machines with < 30 GB of memory
777 * we setup the fixed mapping immediately above the normal IOMMU window.
778 *
779 * For example a machine with 4GB of memory would end up with the normal
780 * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
781 * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
782 * 3GB, plus any offset required by firmware. The firmware offset is encoded
783 * in the "dma-ranges" property.
784 *
785 * On machines with 30GB or more of memory, we are unable to place the fixed
786 * mapping above the normal IOMMU window as we would run out of address space.
787 * Instead we move the normal IOMMU window to coincide with the hash page
788 * table, this region does not need to be part of the fixed mapping as no
789 * device should ever be DMA'ing to it. We then setup the fixed mapping
790 * from 0 to 32GB.
791 */
792
793static u64 cell_iommu_get_fixed_address(struct device *dev)
794{
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100795 u64 cpu_addr, size, best_size, dev_addr = OF_BAD_ADDR;
Michael Ellermanccd05d02008-02-08 16:37:02 +1100796 struct device_node *np;
Michael Ellerman99e139122008-01-30 11:03:44 +1100797 const u32 *ranges = NULL;
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100798 int i, len, best, naddr, nsize, pna, range_size;
Michael Ellerman99e139122008-01-30 11:03:44 +1100799
Christoph Hellwigcc9c156d2019-02-13 08:01:08 +0100800 /* We can be called for platform devices that have no of_node */
Grant Likely58f9b0b2010-04-13 16:12:56 -0700801 np = of_node_get(dev->of_node);
Christoph Hellwigcc9c156d2019-02-13 08:01:08 +0100802 if (!np)
803 goto out;
804
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100805 while (1) {
806 naddr = of_n_addr_cells(np);
807 nsize = of_n_size_cells(np);
Michael Ellermanccd05d02008-02-08 16:37:02 +1100808 np = of_get_next_parent(np);
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100809 if (!np)
810 break;
811
812 ranges = of_get_property(np, "dma-ranges", &len);
813
814 /* Ignore empty ranges, they imply no translation required */
815 if (ranges && len > 0)
816 break;
Michael Ellerman99e139122008-01-30 11:03:44 +1100817 }
818
819 if (!ranges) {
820 dev_dbg(dev, "iommu: no dma-ranges found\n");
821 goto out;
822 }
823
824 len /= sizeof(u32);
825
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100826 pna = of_n_addr_cells(np);
827 range_size = naddr + nsize + pna;
828
Michael Ellerman99e139122008-01-30 11:03:44 +1100829 /* dma-ranges format:
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100830 * child addr : naddr cells
831 * parent addr : pna cells
832 * size : nsize cells
Michael Ellerman99e139122008-01-30 11:03:44 +1100833 */
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100834 for (i = 0, best = -1, best_size = 0; i < len; i += range_size) {
835 cpu_addr = of_translate_dma_address(np, ranges + i + naddr);
836 size = of_read_number(ranges + i + naddr + pna, nsize);
Michael Ellerman99e139122008-01-30 11:03:44 +1100837
838 if (cpu_addr == 0 && size > best_size) {
839 best = i;
840 best_size = size;
841 }
842 }
843
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100844 if (best >= 0) {
845 dev_addr = of_read_number(ranges + best, naddr);
846 } else
Michael Ellerman99e139122008-01-30 11:03:44 +1100847 dev_dbg(dev, "iommu: no suitable range found!\n");
848
849out:
850 of_node_put(np);
851
Michael Ellerman3a4295d2008-03-14 16:47:39 +1100852 return dev_addr;
Michael Ellerman99e139122008-01-30 11:03:44 +1100853}
854
Christoph Hellwigba767b52019-02-13 08:01:09 +0100855static bool cell_pci_iommu_bypass_supported(struct pci_dev *pdev, u64 mask)
Michael Ellerman99e139122008-01-30 11:03:44 +1100856{
Christoph Hellwigba767b52019-02-13 08:01:09 +0100857 return mask == DMA_BIT_MASK(64) &&
858 cell_iommu_get_fixed_address(&pdev->dev) != OF_BAD_ADDR;
Michael Ellerman99e139122008-01-30 11:03:44 +1100859}
860
Michael Ellermanda404512008-02-29 18:33:29 +1100861static void insert_16M_pte(unsigned long addr, unsigned long *ptab,
862 unsigned long base_pte)
863{
864 unsigned long segment, offset;
865
866 segment = addr >> IO_SEGMENT_SHIFT;
867 offset = (addr >> 24) - (segment << IO_PAGENO_BITS(24));
868 ptab = ptab + (segment * (1 << 12) / sizeof(unsigned long));
869
870 pr_debug("iommu: addr %lx ptab %p segment %lx offset %lx\n",
871 addr, ptab, segment, offset);
872
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000873 ptab[offset] = base_pte | (__pa(addr) & CBE_IOPTE_RPN_Mask);
Michael Ellermanda404512008-02-29 18:33:29 +1100874}
875
Michael Ellerman99e139122008-01-30 11:03:44 +1100876static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu,
877 struct device_node *np, unsigned long dbase, unsigned long dsize,
878 unsigned long fbase, unsigned long fsize)
879{
Michael Ellermanda404512008-02-29 18:33:29 +1100880 unsigned long base_pte, uaddr, ioaddr, *ptab;
Michael Ellerman7d432ff2008-02-29 18:33:25 +1100881
Michael Ellermanda404512008-02-29 18:33:29 +1100882 ptab = cell_iommu_alloc_ptab(iommu, fbase, fsize, dbase, dsize, 24);
Michael Ellerman99e139122008-01-30 11:03:44 +1100883
884 dma_iommu_fixed_base = fbase;
885
Michael Ellerman99e139122008-01-30 11:03:44 +1100886 pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase);
887
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000888 base_pte = CBE_IOPTE_PP_W | CBE_IOPTE_PP_R | CBE_IOPTE_M |
889 (cell_iommu_get_ioid(np) & CBE_IOPTE_IOID_Mask);
Michael Ellerman99e139122008-01-30 11:03:44 +1100890
Mark Nelson1ed6af72008-07-18 23:03:34 +1000891 if (iommu_fixed_is_weak)
892 pr_info("IOMMU: Using weak ordering for fixed mapping\n");
893 else {
894 pr_info("IOMMU: Using strong ordering for fixed mapping\n");
Geert Uytterhoeven5c6fc8d2009-06-10 04:38:45 +0000895 base_pte |= CBE_IOPTE_SO_RW;
Mark Nelson1ed6af72008-07-18 23:03:34 +1000896 }
897
Michael Ellermanda404512008-02-29 18:33:29 +1100898 for (uaddr = 0; uaddr < fsize; uaddr += (1 << 24)) {
Michael Ellerman99e139122008-01-30 11:03:44 +1100899 /* Don't touch the dynamic region */
Michael Ellermanda404512008-02-29 18:33:29 +1100900 ioaddr = uaddr + fbase;
901 if (ioaddr >= dbase && ioaddr < (dbase + dsize)) {
Michael Ellermanf9660e82008-02-29 18:33:22 +1100902 pr_debug("iommu: fixed/dynamic overlap, skipping\n");
Michael Ellerman99e139122008-01-30 11:03:44 +1100903 continue;
904 }
Michael Ellermanda404512008-02-29 18:33:29 +1100905
906 insert_16M_pte(uaddr, ptab, base_pte);
Michael Ellerman99e139122008-01-30 11:03:44 +1100907 }
908
909 mb();
910}
911
912static int __init cell_iommu_fixed_mapping_init(void)
913{
914 unsigned long dbase, dsize, fbase, fsize, hbase, hend;
915 struct cbe_iommu *iommu;
916 struct device_node *np;
917
918 /* The fixed mapping is only supported on axon machines */
919 np = of_find_node_by_name(NULL, "axon");
Julia Lawalldbfc1892011-08-21 06:10:00 +0000920 of_node_put(np);
921
Michael Ellerman99e139122008-01-30 11:03:44 +1100922 if (!np) {
923 pr_debug("iommu: fixed mapping disabled, no axons found\n");
924 return -1;
925 }
926
Michael Ellerman0e0b47a2008-02-08 16:37:03 +1100927 /* We must have dma-ranges properties for fixed mapping to work */
Michael Ellermanba82efb2008-11-12 18:20:40 +0000928 np = of_find_node_with_property(NULL, "dma-ranges");
Michael Ellerman0e0b47a2008-02-08 16:37:03 +1100929 of_node_put(np);
930
931 if (!np) {
932 pr_debug("iommu: no dma-ranges found, no fixed mapping\n");
933 return -1;
934 }
935
Michael Ellerman99e139122008-01-30 11:03:44 +1100936 /* The default setup is to have the fixed mapping sit after the
937 * dynamic region, so find the top of the largest IOMMU window
938 * on any axon, then add the size of RAM and that's our max value.
939 * If that is > 32GB we have to do other shennanigans.
940 */
941 fbase = 0;
942 for_each_node_by_name(np, "axon") {
943 cell_iommu_get_window(np, &dbase, &dsize);
944 fbase = max(fbase, dbase + dsize);
945 }
946
Christophe Leroyb7115312020-04-20 18:36:36 +0000947 fbase = ALIGN(fbase, 1 << IO_SEGMENT_SHIFT);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000948 fsize = memblock_phys_mem_size();
Michael Ellerman99e139122008-01-30 11:03:44 +1100949
Denis Kirjanov257d5692010-05-27 04:19:52 +0000950 if ((fbase + fsize) <= 0x800000000ul)
Michael Ellerman99e139122008-01-30 11:03:44 +1100951 hbase = 0; /* use the device tree window */
952 else {
953 /* If we're over 32 GB we need to cheat. We can't map all of
954 * RAM with the fixed mapping, and also fit the dynamic
955 * region. So try to place the dynamic region where the hash
956 * table sits, drivers never need to DMA to it, we don't
957 * need a fixed mapping for that area.
958 */
959 if (!htab_address) {
960 pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
961 return -1;
962 }
963 hbase = __pa(htab_address);
964 hend = hbase + htab_size_bytes;
965
966 /* The window must start and end on a segment boundary */
Christophe Leroyb7115312020-04-20 18:36:36 +0000967 if ((hbase != ALIGN(hbase, 1 << IO_SEGMENT_SHIFT)) ||
968 (hend != ALIGN(hend, 1 << IO_SEGMENT_SHIFT))) {
Michael Ellerman99e139122008-01-30 11:03:44 +1100969 pr_debug("iommu: hash window not segment aligned\n");
970 return -1;
971 }
972
973 /* Check the hash window fits inside the real DMA window */
974 for_each_node_by_name(np, "axon") {
975 cell_iommu_get_window(np, &dbase, &dsize);
976
977 if (hbase < dbase || (hend > (dbase + dsize))) {
978 pr_debug("iommu: hash window doesn't fit in"
979 "real DMA window\n");
980 return -1;
981 }
982 }
983
984 fbase = 0;
985 }
986
987 /* Setup the dynamic regions */
988 for_each_node_by_name(np, "axon") {
989 iommu = cell_iommu_alloc(np);
990 BUG_ON(!iommu);
991
992 if (hbase == 0)
993 cell_iommu_get_window(np, &dbase, &dsize);
994 else {
995 dbase = hbase;
996 dsize = htab_size_bytes;
997 }
998
Michael Ellerman44621be2008-02-08 16:37:04 +1100999 printk(KERN_DEBUG "iommu: node %d, dynamic window 0x%lx-0x%lx "
1000 "fixed window 0x%lx-0x%lx\n", iommu->nid, dbase,
Michael Ellerman99e139122008-01-30 11:03:44 +11001001 dbase + dsize, fbase, fbase + fsize);
1002
Michael Ellerman7d432ff2008-02-29 18:33:25 +11001003 cell_iommu_setup_stab(iommu, dbase, dsize, fbase, fsize);
Michael Ellerman225d4902008-02-29 18:33:27 +11001004 iommu->ptab = cell_iommu_alloc_ptab(iommu, dbase, dsize, 0, 0,
Alistair Popplee589a4402013-12-09 18:17:01 +11001005 IOMMU_PAGE_SHIFT_4K);
Michael Ellerman99e139122008-01-30 11:03:44 +11001006 cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize,
1007 fbase, fsize);
1008 cell_iommu_enable_hardware(iommu);
1009 cell_iommu_setup_window(iommu, np, dbase, dsize, 0);
1010 }
1011
Christoph Hellwigba767b52019-02-13 08:01:09 +01001012 cell_pci_controller_ops.iommu_bypass_supported =
1013 cell_pci_iommu_bypass_supported;
Michael Ellerman99e139122008-01-30 11:03:44 +11001014 return 0;
1015}
1016
1017static int iommu_fixed_disabled;
1018
1019static int __init setup_iommu_fixed(char *str)
1020{
Mark Nelson78862502008-07-24 14:28:48 +10001021 struct device_node *pciep;
1022
Michael Ellerman99e139122008-01-30 11:03:44 +11001023 if (strcmp(str, "off") == 0)
1024 iommu_fixed_disabled = 1;
1025
Mark Nelson78862502008-07-24 14:28:48 +10001026 /* If we can find a pcie-endpoint in the device tree assume that
1027 * we're on a triblade or a CAB so by default the fixed mapping
1028 * should be set to be weakly ordered; but only if the boot
1029 * option WASN'T set for strong ordering
1030 */
1031 pciep = of_find_node_by_type(NULL, "pcie-endpoint");
1032
1033 if (strcmp(str, "weak") == 0 || (pciep && strcmp(str, "strong") != 0))
Christoph Hellwigba767b52019-02-13 08:01:09 +01001034 iommu_fixed_is_weak = true;
Mark Nelson1ed6af72008-07-18 23:03:34 +10001035
Mark Nelson78862502008-07-24 14:28:48 +10001036 of_node_put(pciep);
1037
Michael Ellerman99e139122008-01-30 11:03:44 +11001038 return 1;
1039}
1040__setup("iommu_fixed=", setup_iommu_fixed);
1041
Jeremy Kerr165785e2006-11-11 17:25:18 +11001042static int __init cell_iommu_init(void)
1043{
1044 struct device_node *np;
1045
Jeremy Kerr165785e2006-11-11 17:25:18 +11001046 /* If IOMMU is disabled or we have little enough RAM to not need
1047 * to enable it, we setup a direct mapping.
1048 *
1049 * Note: should we make sure we have the IOMMU actually disabled ?
1050 */
1051 if (iommu_is_off ||
Yinghai Lu95f72d12010-07-12 14:36:09 +10001052 (!iommu_force_on && memblock_end_of_DRAM() <= 0x80000000ull))
Jeremy Kerr165785e2006-11-11 17:25:18 +11001053 if (cell_iommu_init_disabled() == 0)
1054 goto bail;
1055
Daniel Axtens9c1368f2015-03-31 16:00:55 +11001056 /* Setup various callbacks */
1057 cell_pci_controller_ops.dma_dev_setup = cell_pci_dma_dev_setup;
Jeremy Kerr165785e2006-11-11 17:25:18 +11001058
Michael Ellerman99e139122008-01-30 11:03:44 +11001059 if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0)
Christoph Hellwigba767b52019-02-13 08:01:09 +01001060 goto done;
Michael Ellerman99e139122008-01-30 11:03:44 +11001061
Jeremy Kerr165785e2006-11-11 17:25:18 +11001062 /* Create an iommu for each /axon node. */
1063 for_each_node_by_name(np, "axon") {
1064 if (np->parent == NULL || np->parent->parent != NULL)
1065 continue;
1066 cell_iommu_init_one(np, 0);
1067 }
1068
1069 /* Create an iommu for each toplevel /pci-internal node for
1070 * old hardware/firmware
1071 */
1072 for_each_node_by_name(np, "pci-internal") {
1073 if (np->parent == NULL || np->parent->parent != NULL)
1074 continue;
1075 cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
1076 }
Christoph Hellwigba767b52019-02-13 08:01:09 +01001077 done:
Jeremy Kerr165785e2006-11-11 17:25:18 +11001078 /* Setup default PCI iommu ops */
Stephen Rothwell98747772007-03-04 16:58:39 +11001079 set_pci_dma_ops(&dma_iommu_ops);
Christoph Hellwig7c1013b2019-02-13 08:01:18 +01001080 cell_iommu_enabled = true;
Jeremy Kerr165785e2006-11-11 17:25:18 +11001081 bail:
1082 /* Register callbacks on OF platform device addition/removal
1083 * to handle linking them to the right DMA operations
1084 */
Grant Likelyeca39302010-06-08 07:48:21 -06001085 bus_register_notifier(&platform_bus_type, &cell_of_bus_notifier);
Jeremy Kerr165785e2006-11-11 17:25:18 +11001086
1087 return 0;
1088}
Grant Likelye25c47f2008-01-03 06:14:36 +11001089machine_arch_initcall(cell, cell_iommu_init);