blob: 0419a63f73a01457a88e79bb9b61ff4b606fd011 [file] [log] [blame]
Dinh Nguyen53126a22013-09-16 15:57:48 -05001* Samsung Exynos specific extensions to the Synopsys Designware Mobile
Thomas Abrahamc3665002012-09-17 18:16:43 +00002 Storage Host Controller
3
Dinh Nguyen53126a22013-09-16 15:57:48 -05004The Synopsys designware mobile storage host controller is used to interface
Thomas Abrahamc3665002012-09-17 18:16:43 +00005a SoC with storage medium such as eMMC or SD/MMC cards. This file documents
Dinh Nguyen53126a22013-09-16 15:57:48 -05006differences between the core Synopsys dw mshc controller properties described
7by synopsys-dw-mshc.txt and the properties used by the Samsung Exynos specific
8extensions to the Synopsys Designware Mobile Storage Host Controller.
Thomas Abrahamc3665002012-09-17 18:16:43 +00009
10Required Properties:
11
12* compatible: should be
13 - "samsung,exynos4210-dw-mshc": for controllers with Samsung Exynos4210
Masanari Iidaf21ccfa2013-01-14 15:14:56 +090014 specific extensions.
Thomas Abrahamc3665002012-09-17 18:16:43 +000015 - "samsung,exynos4412-dw-mshc": for controllers with Samsung Exynos4412
Masanari Iidaf21ccfa2013-01-14 15:14:56 +090016 specific extensions.
Thomas Abrahamc3665002012-09-17 18:16:43 +000017 - "samsung,exynos5250-dw-mshc": for controllers with Samsung Exynos5250
Masanari Iidaf21ccfa2013-01-14 15:14:56 +090018 specific extensions.
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090019 - "samsung,exynos5420-dw-mshc": for controllers with Samsung Exynos5420
20 specific extensions.
Abhilash Kesavan89ad2be2014-08-28 18:48:53 +053021 - "samsung,exynos7-dw-mshc": for controllers with Samsung Exynos7
22 specific extensions.
23 - "samsung,exynos7-dw-mshc-smu": for controllers with Samsung Exynos7
24 specific extensions having an SMU.
Thomas Abrahamc3665002012-09-17 18:16:43 +000025
26* samsung,dw-mshc-ciu-div: Specifies the divider value for the card interface
27 unit (ciu) clock. This property is applicable only for Exynos5 SoC's and
28 ignored for Exynos4 SoC's. The valid range of divider value is 0 to 7.
29
30* samsung,dw-mshc-sdr-timing: Specifies the value of CIU clock phase shift value
31 in transmit mode and CIU clock phase shift value in receive mode for single
32 data rate mode operation. Refer notes below for the order of the cells and the
33 valid values.
34
35* samsung,dw-mshc-ddr-timing: Specifies the value of CUI clock phase shift value
36 in transmit mode and CIU clock phase shift value in receive mode for double
37 data rate mode operation. Refer notes below for the order of the cells and the
38 valid values.
Seungwon Jeon80113132015-01-29 08:11:57 +053039* samsung,dw-mshc-hs400-timing: Specifies the value of CIU TX and RX clock phase
40 shift value for hs400 mode operation.
Thomas Abrahamc3665002012-09-17 18:16:43 +000041
42 Notes for the sdr-timing and ddr-timing values:
43
44 The order of the cells should be
45 - First Cell: CIU clock phase shift value for tx mode.
46 - Second Cell: CIU clock phase shift value for rx mode.
47
48 Valid values for SDR and DDR CIU clock timing for Exynos5250:
49 - valid value for tx phase shift and rx phase shift is 0 to 7.
50 - when CIU clock divider value is set to 3, all possible 8 phase shift
51 values can be used.
52 - if CIU clock divider value is 0 (that is divide by 1), both tx and rx
53 phase shift clocks should be 0.
54
Seungwon Jeon80113132015-01-29 08:11:57 +053055* samsung,read-strobe-delay: RCLK (Data strobe) delay to control HS400 mode
56 (Latency value for delay line in Read path)
57
Jaehoon Chungc83c8732014-08-07 16:37:59 +090058Required properties for a slot (Deprecated - Recommend to use one slot per host):
Thomas Abrahamc3665002012-09-17 18:16:43 +000059
60* gpios: specifies a list of gpios used for command, clock and data bus. The
61 first gpio is the command line and the second gpio is the clock line. The
62 rest of the gpios (depending on the bus-width property) are the data lines in
63 no particular order. The format of the gpio specifier depends on the gpio
64 controller.
Mauro Carvalho Chehab34962fb2018-05-08 15:14:57 -030065(Deprecated - Refer to Documentation/devicetree/bindings/pinctrl/samsung-pinctrl.txt)
Thomas Abrahamc3665002012-09-17 18:16:43 +000066
67Example:
68
69 The MSHC controller node can be split into two portions, SoC specific and
70 board specific portions as listed below.
71
72 dwmmc0@12200000 {
73 compatible = "samsung,exynos5250-dw-mshc";
74 reg = <0x12200000 0x1000>;
75 interrupts = <0 75 0>;
76 #address-cells = <1>;
77 #size-cells = <0>;
78 };
79
80 dwmmc0@12200000 {
Jaehoon Chungc83c8732014-08-07 16:37:59 +090081 cap-mmc-highspeed;
82 cap-sd-highspeed;
Thomas Abrahamc3665002012-09-17 18:16:43 +000083 broken-cd;
84 fifo-depth = <0x80>;
85 card-detect-delay = <200>;
86 samsung,dw-mshc-ciu-div = <3>;
87 samsung,dw-mshc-sdr-timing = <2 3>;
88 samsung,dw-mshc-ddr-timing = <1 2>;
Seungwon Jeon80113132015-01-29 08:11:57 +053089 samsung,dw-mshc-hs400-timing = <0 2>;
90 samsung,read-strobe-delay = <90>;
Jaehoon Chungc83c8732014-08-07 16:37:59 +090091 bus-width = <8>;
Thomas Abrahamc3665002012-09-17 18:16:43 +000092 };