blob: 25b42d68f9b34befd4e394ab40d9800ad0af9a6c [file] [log] [blame]
Roger Quadrosc346eb12021-10-07 15:08:28 +03001# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/memory-controllers/ti,gpmc.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: Texas Instruments GPMC Memory Controller device-tree bindings
8
9maintainers:
10 - Tony Lindgren <tony@atomide.com>
11 - Roger Quadros <rogerq@kernel.org>
12
13description:
14 The GPMC is a unified memory controller dedicated for interfacing
15 with external memory devices like
16 - Asynchronous SRAM-like memories and ASICs
17 - Asynchronous, synchronous, and page mode burst NOR flash
18 - NAND flash
19 - Pseudo-SRAM devices
20
21properties:
22 compatible:
23 items:
24 - enum:
25 - ti,am3352-gpmc
26 - ti,omap2420-gpmc
27 - ti,omap2430-gpmc
28 - ti,omap3430-gpmc
29 - ti,omap4430-gpmc
30
31 reg:
32 maxItems: 1
33
34 interrupts:
35 maxItems: 1
36
37 clocks:
38 maxItems: 1
39 description: |
40 Functional clock. Used for bus timing calculations and
41 GPMC configuration.
42
43 clock-names:
44 items:
45 - const: fck
46
47 dmas:
48 items:
49 - description: DMA channel for GPMC NAND prefetch
50
51 dma-names:
52 items:
53 - const: rxtx
54
55 "#address-cells": true
56
57 "#size-cells": true
58
59 gpmc,num-cs:
60 description: maximum number of supported chip-select lines.
61 $ref: /schemas/types.yaml#/definitions/uint32
62
63 gpmc,num-waitpins:
64 description: maximum number of supported wait pins.
65 $ref: /schemas/types.yaml#/definitions/uint32
66
67 ranges:
68 minItems: 1
69 description: |
70 Must be set up to reflect the memory layout with four
71 integer values for each chip-select line in use,
72 <cs-number> 0 <physical address of mapping> <size>
73 items:
74 - description: NAND bank 0
75 - description: NOR/SRAM bank 0
76 - description: NOR/SRAM bank 1
77
78 '#interrupt-cells':
79 const: 2
80
81 interrupt-controller:
82 description: |
83 The GPMC driver implements and interrupt controller for
84 the NAND events "fifoevent" and "termcount" plus the
85 rising/falling edges on the GPMC_WAIT pins.
86 The interrupt number mapping is as follows
87 0 - NAND_fifoevent
88 1 - NAND_termcount
89 2 - GPMC_WAIT0 pin edge
90 3 - GPMC_WAIT1 pin edge, and so on.
91
92 '#gpio-cells':
93 const: 2
94
95 gpio-controller:
96 description: |
97 The GPMC driver implements a GPIO controller for the
98 GPMC WAIT pins that can be used as general purpose inputs.
99 0 maps to GPMC_WAIT0 pin.
100
101 ti,hwmods:
102 description:
103 Name of the HWMOD associated with GPMC. This is for legacy
104 omap2/3 platforms only.
105 $ref: /schemas/types.yaml#/definitions/string
106 deprecated: true
107
108 ti,no-idle-on-init:
109 description:
110 Prevent idling the module at init. This is for legacy omap2/3
111 platforms only.
112 type: boolean
113 deprecated: true
114
115patternProperties:
116 "@[0-7],[a-f0-9]+$":
117 type: object
118 description: |
119 The child device node represents the device connected to the GPMC
120 bus. The device can be a NAND chip, SRAM device, NOR device
121 or an ASIC.
122
123 allOf:
124 - $ref: "ti,gpmc-child.yaml"
125
126 unevaluatedProperties: false
127
128required:
129 - compatible
130 - reg
131 - gpmc,num-cs
132 - gpmc,num-waitpins
133 - "#address-cells"
134 - "#size-cells"
135
136additionalProperties: false
137
138examples:
139 - |
140 #include <dt-bindings/interrupt-controller/arm-gic.h>
141 #include <dt-bindings/gpio/gpio.h>
142
143 gpmc: memory-controller@50000000 {
144 compatible = "ti,am3352-gpmc";
145 reg = <0x50000000 0x2000>;
146 interrupts = <100>;
147 clocks = <&l3s_clkctrl>;
148 clock-names = "fck";
149 dmas = <&edma 52 0>;
150 dma-names = "rxtx";
151 gpmc,num-cs = <8>;
152 gpmc,num-waitpins = <2>;
153 #address-cells = <2>;
154 #size-cells = <1>;
155 ranges = <0 0 0x08000000 0x10000000>; /* CS0 @addr 0x8000000, size 0x10000000 */
156 interrupt-controller;
157 #interrupt-cells = <2>;
158 gpio-controller;
159 #gpio-cells = <2>;
160
161 nand@0,0 {
162 compatible = "ti,omap2-nand";
163 reg = <0 0 4>;
164 interrupt-parent = <&gpmc>;
165 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
166 <1 IRQ_TYPE_NONE>; /* termcount */
167 ti,nand-xfer-type = "prefetch-dma";
168 ti,nand-ecc-opt = "bch16";
169 ti,elm-id = <&elm>;
170 rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 pin */
171 };
172 };