Florian Fainelli | fda9203 | 2014-09-09 17:44:22 -0700 | [diff] [blame] | 1 | Broadcom BCM7120-style Level 2 interrupt controller |
| 2 | |
| 3 | This interrupt controller hardware is a second level interrupt controller that |
| 4 | is hooked to a parent interrupt controller: e.g: ARM GIC for ARM-based |
| 5 | platforms. It can be found on BCM7xxx products starting with BCM7120. |
| 6 | |
| 7 | Such an interrupt controller has the following hardware design: |
| 8 | |
| 9 | - outputs multiple interrupts signals towards its interrupt controller parent |
| 10 | |
| 11 | - controls how some of the interrupts will be flowing, whether they will |
| 12 | directly output an interrupt signal towards the interrupt controller parent, |
| 13 | or if they will output an interrupt signal at this 2nd level interrupt |
| 14 | controller, in particular for UARTs |
| 15 | |
Kevin Cernekee | ca40f1b | 2014-12-25 09:49:04 -0800 | [diff] [blame] | 16 | - has one 32-bit enable word and one 32-bit status word |
Kevin Cernekee | c76acf4 | 2014-11-06 22:44:26 -0800 | [diff] [blame] | 17 | |
| 18 | - no atomic set/clear operations |
| 19 | |
| 20 | - not all bits within the interrupt controller actually map to an interrupt |
Florian Fainelli | fda9203 | 2014-09-09 17:44:22 -0700 | [diff] [blame] | 21 | |
| 22 | The typical hardware layout for this controller is represented below: |
| 23 | |
| 24 | 2nd level interrupt line Outputs for the parent controller (e.g: ARM GIC) |
| 25 | |
| 26 | 0 -----[ MUX ] ------------|==========> GIC interrupt 75 |
| 27 | \-----------\ |
| 28 | | |
| 29 | 1 -----[ MUX ] --------)---|==========> GIC interrupt 76 |
| 30 | \------------| |
| 31 | | |
| 32 | 2 -----[ MUX ] --------)---|==========> GIC interrupt 77 |
| 33 | \------------| |
| 34 | | |
| 35 | 3 ---------------------| |
| 36 | 4 ---------------------| |
| 37 | 5 ---------------------| |
| 38 | 7 ---------------------|---|===========> GIC interrupt 66 |
| 39 | 9 ---------------------| |
| 40 | 10 --------------------| |
| 41 | 11 --------------------/ |
| 42 | |
| 43 | 6 ------------------------\ |
| 44 | |===========> GIC interrupt 64 |
| 45 | 8 ------------------------/ |
| 46 | |
| 47 | 12 ........................ X |
| 48 | 13 ........................ X (not connected) |
| 49 | .. |
| 50 | 31 ........................ X |
| 51 | |
| 52 | Required properties: |
| 53 | |
| 54 | - compatible: should be "brcm,bcm7120-l2-intc" |
Kevin Cernekee | ca40f1b | 2014-12-25 09:49:04 -0800 | [diff] [blame] | 55 | - reg: specifies the base physical address and size of the registers |
Florian Fainelli | fda9203 | 2014-09-09 17:44:22 -0700 | [diff] [blame] | 56 | - interrupt-controller: identifies the node as an interrupt controller |
| 57 | - #interrupt-cells: specifies the number of cells needed to encode an interrupt |
| 58 | source, should be 1. |
Florian Fainelli | fda9203 | 2014-09-09 17:44:22 -0700 | [diff] [blame] | 59 | - interrupts: specifies the interrupt line(s) in the interrupt-parent controller |
| 60 | node, valid values depend on the type of parent interrupt controller |
| 61 | - brcm,int-map-mask: 32-bits bit mask describing how many and which interrupts |
| 62 | are wired to this 2nd level interrupt controller, and how they match their |
| 63 | respective interrupt parents. Should match exactly the number of interrupts |
Kevin Cernekee | ca40f1b | 2014-12-25 09:49:04 -0800 | [diff] [blame] | 64 | specified in the 'interrupts' property. |
Florian Fainelli | fda9203 | 2014-09-09 17:44:22 -0700 | [diff] [blame] | 65 | |
| 66 | Optional properties: |
| 67 | |
| 68 | - brcm,irq-can-wake: if present, this means the L2 controller can be used as a |
| 69 | wakeup source for system suspend/resume. |
| 70 | |
Kevin Cernekee | c76acf4 | 2014-11-06 22:44:26 -0800 | [diff] [blame] | 71 | - brcm,int-fwd-mask: if present, a bit mask to configure the interrupts which |
| 72 | have a mux gate, typically UARTs. Setting these bits will make their |
| 73 | respective interrupt outputs bypass this 2nd level interrupt controller |
| 74 | completely; it is completely transparent for the interrupt controller |
| 75 | parent. This should have one 32-bit word per enable/status pair. |
Florian Fainelli | fda9203 | 2014-09-09 17:44:22 -0700 | [diff] [blame] | 76 | |
| 77 | Example: |
| 78 | |
| 79 | irq0_intc: interrupt-controller@f0406800 { |
| 80 | compatible = "brcm,bcm7120-l2-intc"; |
| 81 | interrupt-parent = <&intc>; |
| 82 | #interrupt-cells = <1>; |
| 83 | reg = <0xf0406800 0x8>; |
| 84 | interrupt-controller; |
| 85 | interrupts = <0x0 0x42 0x0>, <0x0 0x40 0x0>; |
| 86 | brcm,int-map-mask = <0xeb8>, <0x140>; |
| 87 | brcm,int-fwd-mask = <0x7>; |
| 88 | }; |