Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 1 | /* |
| 2 | * This program is free software; you can redistribute it and/or modify |
| 3 | * it under the terms of the GNU General Public License, version 2, as |
| 4 | * published by the Free Software Foundation. |
| 5 | * |
| 6 | * This program is distributed in the hope that it will be useful, |
| 7 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 8 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 9 | * GNU General Public License for more details. |
| 10 | * |
| 11 | * You should have received a copy of the GNU General Public License |
| 12 | * along with this program; if not, write to the Free Software |
| 13 | * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. |
| 14 | * |
| 15 | * Copyright SUSE Linux Products GmbH 2010 |
| 16 | * |
| 17 | * Authors: Alexander Graf <agraf@suse.de> |
| 18 | */ |
| 19 | |
| 20 | /* Real mode helpers */ |
| 21 | |
| 22 | #if defined(CONFIG_PPC_BOOK3S_64) |
| 23 | |
| 24 | #define GET_SHADOW_VCPU(reg) \ |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 25 | mr reg, r13 |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 26 | #define MTMSR_EERI(reg) mtmsrd (reg),1 |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 27 | |
| 28 | #elif defined(CONFIG_PPC_BOOK3S_32) |
| 29 | |
| 30 | #define GET_SHADOW_VCPU(reg) \ |
| 31 | tophys(reg, r2); \ |
| 32 | lwz reg, (THREAD + THREAD_KVM_SVCPU)(reg); \ |
| 33 | tophys(reg, reg) |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 34 | #define MTMSR_EERI(reg) mtmsr (reg) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 35 | |
| 36 | #endif |
| 37 | |
| 38 | /* Disable for nested KVM */ |
| 39 | #define USE_QUICK_LAST_INST |
| 40 | |
| 41 | |
| 42 | /* Get helper functions for subarch specific functionality */ |
| 43 | |
| 44 | #if defined(CONFIG_PPC_BOOK3S_64) |
| 45 | #include "book3s_64_slb.S" |
| 46 | #elif defined(CONFIG_PPC_BOOK3S_32) |
| 47 | #include "book3s_32_sr.S" |
| 48 | #endif |
| 49 | |
| 50 | /****************************************************************************** |
| 51 | * * |
| 52 | * Entry code * |
| 53 | * * |
| 54 | *****************************************************************************/ |
| 55 | |
| 56 | .global kvmppc_handler_trampoline_enter |
| 57 | kvmppc_handler_trampoline_enter: |
| 58 | |
| 59 | /* Required state: |
| 60 | * |
| 61 | * MSR = ~IR|DR |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 62 | * R1 = host R1 |
| 63 | * R2 = host R2 |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 64 | * R4 = guest shadow MSR |
| 65 | * R5 = normal host MSR |
| 66 | * R6 = current host MSR (EE, IR, DR off) |
| 67 | * LR = highmem guest exit code |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 68 | * all other volatile GPRS = free |
| 69 | * SVCPU[CR] = guest CR |
| 70 | * SVCPU[XER] = guest XER |
| 71 | * SVCPU[CTR] = guest CTR |
| 72 | * SVCPU[LR] = guest LR |
| 73 | */ |
| 74 | |
| 75 | /* r3 = shadow vcpu */ |
| 76 | GET_SHADOW_VCPU(r3) |
| 77 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 78 | /* Save guest exit handler address and MSR */ |
| 79 | mflr r0 |
| 80 | PPC_STL r0, HSTATE_VMHANDLER(r3) |
| 81 | PPC_STL r5, HSTATE_HOST_MSR(r3) |
| 82 | |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 83 | /* Save R1/R2 in the PACA (64-bit) or shadow_vcpu (32-bit) */ |
| 84 | PPC_STL r1, HSTATE_HOST_R1(r3) |
| 85 | PPC_STL r2, HSTATE_HOST_R2(r3) |
| 86 | |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 87 | /* Activate guest mode, so faults get handled by KVM */ |
| 88 | li r11, KVM_GUEST_MODE_GUEST |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 89 | stb r11, HSTATE_IN_GUEST(r3) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 90 | |
| 91 | /* Switch to guest segment. This is subarch specific. */ |
| 92 | LOAD_GUEST_SEGMENTS |
| 93 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 94 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 95 | /* Some guests may need to have dcbz set to 32 byte length. |
| 96 | * |
| 97 | * Usually we ensure that by patching the guest's instructions |
| 98 | * to trap on dcbz and emulate it in the hypervisor. |
| 99 | * |
| 100 | * If we can, we should tell the CPU to use 32 byte dcbz though, |
| 101 | * because that's a lot faster. |
| 102 | */ |
| 103 | lbz r0, HSTATE_RESTORE_HID5(r3) |
| 104 | cmpwi r0, 0 |
| 105 | beq no_dcbz32_on |
| 106 | |
| 107 | mfspr r0,SPRN_HID5 |
| 108 | ori r0, r0, 0x80 /* XXX HID5_dcbz32 = 0x80 */ |
| 109 | mtspr SPRN_HID5,r0 |
| 110 | no_dcbz32_on: |
| 111 | |
| 112 | #endif /* CONFIG_PPC_BOOK3S_64 */ |
| 113 | |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 114 | /* Enter guest */ |
| 115 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 116 | PPC_LL r8, SVCPU_CTR(r3) |
| 117 | PPC_LL r9, SVCPU_LR(r3) |
| 118 | lwz r10, SVCPU_CR(r3) |
| 119 | lwz r11, SVCPU_XER(r3) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 120 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 121 | mtctr r8 |
| 122 | mtlr r9 |
| 123 | mtcr r10 |
| 124 | mtxer r11 |
| 125 | |
| 126 | /* Move SRR0 and SRR1 into the respective regs */ |
| 127 | PPC_LL r9, SVCPU_PC(r3) |
| 128 | /* First clear RI in our current MSR value */ |
| 129 | li r0, MSR_RI |
| 130 | andc r6, r6, r0 |
| 131 | MTMSR_EERI(r6) |
| 132 | mtsrr0 r9 |
| 133 | mtsrr1 r4 |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 134 | |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 135 | PPC_LL r0, SVCPU_R0(r3) |
| 136 | PPC_LL r1, SVCPU_R1(r3) |
| 137 | PPC_LL r2, SVCPU_R2(r3) |
| 138 | PPC_LL r4, SVCPU_R4(r3) |
| 139 | PPC_LL r5, SVCPU_R5(r3) |
| 140 | PPC_LL r6, SVCPU_R6(r3) |
| 141 | PPC_LL r7, SVCPU_R7(r3) |
| 142 | PPC_LL r8, SVCPU_R8(r3) |
| 143 | PPC_LL r9, SVCPU_R9(r3) |
| 144 | PPC_LL r10, SVCPU_R10(r3) |
| 145 | PPC_LL r11, SVCPU_R11(r3) |
| 146 | PPC_LL r12, SVCPU_R12(r3) |
| 147 | PPC_LL r13, SVCPU_R13(r3) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 148 | |
| 149 | PPC_LL r3, (SVCPU_R3)(r3) |
| 150 | |
| 151 | RFI |
| 152 | kvmppc_handler_trampoline_enter_end: |
| 153 | |
| 154 | |
| 155 | |
| 156 | /****************************************************************************** |
| 157 | * * |
| 158 | * Exit code * |
| 159 | * * |
| 160 | *****************************************************************************/ |
| 161 | |
| 162 | .global kvmppc_handler_trampoline_exit |
| 163 | kvmppc_handler_trampoline_exit: |
| 164 | |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 165 | .global kvmppc_interrupt |
| 166 | kvmppc_interrupt: |
| 167 | |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 168 | /* Register usage at this point: |
| 169 | * |
| 170 | * SPRG_SCRATCH0 = guest R13 |
| 171 | * R12 = exit handler id |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 172 | * R13 = shadow vcpu (32-bit) or PACA (64-bit) |
| 173 | * HSTATE.SCRATCH0 = guest R12 |
| 174 | * HSTATE.SCRATCH1 = guest CR |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 175 | * |
| 176 | */ |
| 177 | |
| 178 | /* Save registers */ |
| 179 | |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 180 | PPC_STL r0, SVCPU_R0(r13) |
| 181 | PPC_STL r1, SVCPU_R1(r13) |
| 182 | PPC_STL r2, SVCPU_R2(r13) |
| 183 | PPC_STL r3, SVCPU_R3(r13) |
| 184 | PPC_STL r4, SVCPU_R4(r13) |
| 185 | PPC_STL r5, SVCPU_R5(r13) |
| 186 | PPC_STL r6, SVCPU_R6(r13) |
| 187 | PPC_STL r7, SVCPU_R7(r13) |
| 188 | PPC_STL r8, SVCPU_R8(r13) |
| 189 | PPC_STL r9, SVCPU_R9(r13) |
| 190 | PPC_STL r10, SVCPU_R10(r13) |
| 191 | PPC_STL r11, SVCPU_R11(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 192 | |
| 193 | /* Restore R1/R2 so we can handle faults */ |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 194 | PPC_LL r1, HSTATE_HOST_R1(r13) |
| 195 | PPC_LL r2, HSTATE_HOST_R2(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 196 | |
| 197 | /* Save guest PC and MSR */ |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 198 | #ifdef CONFIG_PPC64 |
| 199 | BEGIN_FTR_SECTION |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 200 | andi. r0,r12,0x2 |
| 201 | beq 1f |
| 202 | mfspr r3,SPRN_HSRR0 |
| 203 | mfspr r4,SPRN_HSRR1 |
| 204 | andi. r12,r12,0x3ffd |
| 205 | b 2f |
Paul Mackerras | 969391c | 2011-06-29 00:26:11 +0000 | [diff] [blame] | 206 | END_FTR_SECTION_IFSET(CPU_FTR_HVMODE) |
Paul Mackerras | b01c8b5 | 2011-06-29 00:18:26 +0000 | [diff] [blame] | 207 | #endif |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 208 | 1: mfsrr0 r3 |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 209 | mfsrr1 r4 |
Benjamin Herrenschmidt | a5d4f3a | 2011-04-05 14:20:31 +1000 | [diff] [blame] | 210 | 2: |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 211 | PPC_STL r3, SVCPU_PC(r13) |
| 212 | PPC_STL r4, SVCPU_SHADOW_SRR1(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 213 | |
| 214 | /* Get scratch'ed off registers */ |
Paul Mackerras | 673b189 | 2011-04-05 13:59:58 +1000 | [diff] [blame] | 215 | GET_SCRATCH0(r9) |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 216 | PPC_LL r8, HSTATE_SCRATCH0(r13) |
| 217 | lwz r7, HSTATE_SCRATCH1(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 218 | |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 219 | PPC_STL r9, SVCPU_R13(r13) |
| 220 | PPC_STL r8, SVCPU_R12(r13) |
| 221 | stw r7, SVCPU_CR(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 222 | |
| 223 | /* Save more register state */ |
| 224 | |
| 225 | mfxer r5 |
| 226 | mfdar r6 |
| 227 | mfdsisr r7 |
| 228 | mfctr r8 |
| 229 | mflr r9 |
| 230 | |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 231 | stw r5, SVCPU_XER(r13) |
| 232 | PPC_STL r6, SVCPU_FAULT_DAR(r13) |
| 233 | stw r7, SVCPU_FAULT_DSISR(r13) |
| 234 | PPC_STL r8, SVCPU_CTR(r13) |
| 235 | PPC_STL r9, SVCPU_LR(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 236 | |
| 237 | /* |
| 238 | * In order for us to easily get the last instruction, |
| 239 | * we got the #vmexit at, we exploit the fact that the |
| 240 | * virtual layout is still the same here, so we can just |
| 241 | * ld from the guest's PC address |
| 242 | */ |
| 243 | |
| 244 | /* We only load the last instruction when it's safe */ |
| 245 | cmpwi r12, BOOK3S_INTERRUPT_DATA_STORAGE |
| 246 | beq ld_last_inst |
| 247 | cmpwi r12, BOOK3S_INTERRUPT_PROGRAM |
| 248 | beq ld_last_inst |
Alexander Graf | 77e675a | 2011-08-08 16:11:36 +0200 | [diff] [blame] | 249 | cmpwi r12, BOOK3S_INTERRUPT_SYSCALL |
| 250 | beq ld_last_prev_inst |
Alexander Graf | 6fc5582 | 2010-04-20 02:49:49 +0200 | [diff] [blame] | 251 | cmpwi r12, BOOK3S_INTERRUPT_ALIGNMENT |
| 252 | beq- ld_last_inst |
Alexander Graf | 7ef4e98 | 2012-05-10 03:54:58 +0200 | [diff] [blame^] | 253 | #ifdef CONFIG_PPC64 |
| 254 | BEGIN_FTR_SECTION |
| 255 | cmpwi r12, BOOK3S_INTERRUPT_H_EMUL_ASSIST |
| 256 | beq- ld_last_inst |
| 257 | END_FTR_SECTION_IFSET(CPU_FTR_HVMODE) |
| 258 | #endif |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 259 | |
| 260 | b no_ld_last_inst |
| 261 | |
Alexander Graf | 77e675a | 2011-08-08 16:11:36 +0200 | [diff] [blame] | 262 | ld_last_prev_inst: |
| 263 | addi r3, r3, -4 |
| 264 | |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 265 | ld_last_inst: |
| 266 | /* Save off the guest instruction we're at */ |
| 267 | |
| 268 | /* In case lwz faults */ |
| 269 | li r0, KVM_INST_FETCH_FAILED |
| 270 | |
| 271 | #ifdef USE_QUICK_LAST_INST |
| 272 | |
| 273 | /* Set guest mode to 'jump over instruction' so if lwz faults |
| 274 | * we'll just continue at the next IP. */ |
| 275 | li r9, KVM_GUEST_MODE_SKIP |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 276 | stb r9, HSTATE_IN_GUEST(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 277 | |
| 278 | /* 1) enable paging for data */ |
| 279 | mfmsr r9 |
| 280 | ori r11, r9, MSR_DR /* Enable paging for data */ |
| 281 | mtmsr r11 |
| 282 | sync |
| 283 | /* 2) fetch the instruction */ |
| 284 | lwz r0, 0(r3) |
| 285 | /* 3) disable paging again */ |
| 286 | mtmsr r9 |
| 287 | sync |
| 288 | |
| 289 | #endif |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 290 | stw r0, SVCPU_LAST_INST(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 291 | |
| 292 | no_ld_last_inst: |
| 293 | |
| 294 | /* Unset guest mode */ |
| 295 | li r9, KVM_GUEST_MODE_NONE |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 296 | stb r9, HSTATE_IN_GUEST(r13) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 297 | |
| 298 | /* Switch back to host MMU */ |
| 299 | LOAD_HOST_SEGMENTS |
| 300 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 301 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 302 | |
| 303 | lbz r5, HSTATE_RESTORE_HID5(r13) |
| 304 | cmpwi r5, 0 |
| 305 | beq no_dcbz32_off |
| 306 | |
| 307 | li r4, 0 |
| 308 | mfspr r5,SPRN_HID5 |
| 309 | rldimi r5,r4,6,56 |
| 310 | mtspr SPRN_HID5,r5 |
| 311 | |
| 312 | no_dcbz32_off: |
| 313 | |
| 314 | #endif /* CONFIG_PPC_BOOK3S_64 */ |
| 315 | |
| 316 | /* |
| 317 | * For some interrupts, we need to call the real Linux |
| 318 | * handler, so it can do work for us. This has to happen |
| 319 | * as if the interrupt arrived from the kernel though, |
| 320 | * so let's fake it here where most state is restored. |
| 321 | * |
| 322 | * Having set up SRR0/1 with the address where we want |
| 323 | * to continue with relocation on (potentially in module |
| 324 | * space), we either just go straight there with rfi[d], |
| 325 | * or we jump to an interrupt handler with bctr if there |
| 326 | * is an interrupt to be handled first. In the latter |
| 327 | * case, the rfi[d] at the end of the interrupt handler |
| 328 | * will get us back to where we want to continue. |
| 329 | */ |
| 330 | |
| 331 | cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL |
| 332 | beq 1f |
| 333 | cmpwi r12, BOOK3S_INTERRUPT_DECREMENTER |
| 334 | beq 1f |
| 335 | cmpwi r12, BOOK3S_INTERRUPT_PERFMON |
| 336 | 1: mtctr r12 |
| 337 | |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 338 | /* Register usage at this point: |
| 339 | * |
| 340 | * R1 = host R1 |
| 341 | * R2 = host R2 |
| 342 | * R12 = exit handler id |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 343 | * R13 = shadow vcpu (32-bit) or PACA (64-bit) |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 344 | * SVCPU.* = guest * |
| 345 | * |
| 346 | */ |
| 347 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 348 | PPC_LL r6, HSTATE_HOST_MSR(r13) |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 349 | PPC_LL r8, HSTATE_VMHANDLER(r13) |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 350 | |
| 351 | /* Restore host msr -> SRR1 */ |
| 352 | mtsrr1 r6 |
| 353 | /* Load highmem handler address */ |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 354 | mtsrr0 r8 |
| 355 | |
Paul Mackerras | 0214394 | 2011-07-23 17:41:44 +1000 | [diff] [blame] | 356 | /* RFI into the highmem handler, or jump to interrupt handler */ |
| 357 | beqctr |
Alexander Graf | 0737279 | 2010-04-16 00:11:35 +0200 | [diff] [blame] | 358 | RFI |
| 359 | kvmppc_handler_trampoline_exit_end: |