blob: 2b9e8a59d45b1ecf5f6a070ead25a28c71ff1446 [file] [log] [blame]
Dan Williams6bc75612015-06-17 17:23:32 -04001/*
2 * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of version 2 of the GNU General Public License as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
11 * General Public License for more details.
12 */
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14#include <linux/platform_device.h>
15#include <linux/dma-mapping.h>
16#include <linux/libnvdimm.h>
17#include <linux/vmalloc.h>
18#include <linux/device.h>
19#include <linux/module.h>
Vishal Verma20985162015-10-27 16:58:27 -060020#include <linux/mutex.h>
Dan Williams6bc75612015-06-17 17:23:32 -040021#include <linux/ndctl.h>
22#include <linux/sizes.h>
Vishal Verma20985162015-10-27 16:58:27 -060023#include <linux/list.h>
Dan Williams6bc75612015-06-17 17:23:32 -040024#include <linux/slab.h>
25#include <nfit.h>
26#include <nd.h>
27#include "nfit_test.h"
28
29/*
30 * Generate an NFIT table to describe the following topology:
31 *
32 * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
33 *
34 * (a) (b) DIMM BLK-REGION
35 * +----------+--------------+----------+---------+
36 * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2
37 * | imc0 +--+- - - - - region0 - - - -+----------+ +
38 * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3
39 * | +----------+--------------v----------v v
40 * +--+---+ | |
41 * | cpu0 | region1
42 * +--+---+ | |
43 * | +-------------------------^----------^ ^
44 * +--+---+ | blk4.0 | pm1.0 | 2 region4
45 * | imc1 +--+-------------------------+----------+ +
46 * +------+ | blk5.0 | pm1.0 | 3 region5
47 * +-------------------------+----------+-+-------+
48 *
Vishal Verma20985162015-10-27 16:58:27 -060049 * +--+---+
50 * | cpu1 |
51 * +--+---+ (Hotplug DIMM)
52 * | +----------------------------------------------+
53 * +--+---+ | blk6.0/pm7.0 | 4 region6/7
54 * | imc0 +--+----------------------------------------------+
55 * +------+
56 *
57 *
Dan Williams6bc75612015-06-17 17:23:32 -040058 * *) In this layout we have four dimms and two memory controllers in one
59 * socket. Each unique interface (BLK or PMEM) to DPA space
60 * is identified by a region device with a dynamically assigned id.
61 *
62 * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
63 * A single PMEM namespace "pm0.0" is created using half of the
64 * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace
65 * allocate from from the bottom of a region. The unallocated
66 * portion of REGION0 aliases with REGION2 and REGION3. That
67 * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
68 * "blk3.0") starting at the base of each DIMM to offset (a) in those
69 * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable
70 * names that can be assigned to a namespace.
71 *
72 * *) In the last portion of dimm0 and dimm1 we have an interleaved
73 * SPA range, REGION1, that spans those two dimms as well as dimm2
74 * and dimm3. Some of REGION1 allocated to a PMEM namespace named
75 * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
76 * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
77 * "blk5.0".
78 *
79 * *) The portion of dimm2 and dimm3 that do not participate in the
80 * REGION1 interleaved SPA range (i.e. the DPA address below offset
81 * (b) are also included in the "blk4.0" and "blk5.0" namespaces.
82 * Note, that BLK namespaces need not be contiguous in DPA-space, and
83 * can consume aliased capacity from multiple interleave sets.
84 *
85 * BUS1: Legacy NVDIMM (single contiguous range)
86 *
87 * region2
88 * +---------------------+
89 * |---------------------|
90 * || pm2.0 ||
91 * |---------------------|
92 * +---------------------+
93 *
94 * *) A NFIT-table may describe a simple system-physical-address range
95 * with no BLK aliasing. This type of region may optionally
96 * reference an NVDIMM.
97 */
98enum {
Vishal Verma20985162015-10-27 16:58:27 -060099 NUM_PM = 3,
100 NUM_DCR = 5,
Dan Williams85d3fa02016-06-02 16:27:21 -0700101 NUM_HINTS = 8,
Dan Williams6bc75612015-06-17 17:23:32 -0400102 NUM_BDW = NUM_DCR,
103 NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
104 NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */ + 4 /* spa1 iset */,
105 DIMM_SIZE = SZ_32M,
106 LABEL_SIZE = SZ_128K,
Dan Williams7bfe97c2016-07-14 21:47:00 -0700107 SPA_VCD_SIZE = SZ_4M,
Dan Williams6bc75612015-06-17 17:23:32 -0400108 SPA0_SIZE = DIMM_SIZE,
109 SPA1_SIZE = DIMM_SIZE*2,
110 SPA2_SIZE = DIMM_SIZE,
111 BDW_SIZE = 64 << 8,
112 DCR_SIZE = 12,
113 NUM_NFITS = 2, /* permit testing multiple NFITs per system */
114};
115
116struct nfit_test_dcr {
117 __le64 bdw_addr;
118 __le32 bdw_status;
119 __u8 aperature[BDW_SIZE];
120};
121
122#define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
123 (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
124 | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
125
126static u32 handle[NUM_DCR] = {
127 [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
128 [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
129 [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
130 [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
Vishal Verma20985162015-10-27 16:58:27 -0600131 [4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
Dan Williams6bc75612015-06-17 17:23:32 -0400132};
133
134struct nfit_test {
135 struct acpi_nfit_desc acpi_desc;
136 struct platform_device pdev;
137 struct list_head resources;
138 void *nfit_buf;
139 dma_addr_t nfit_dma;
140 size_t nfit_size;
141 int num_dcr;
142 int num_pm;
143 void **dimm;
144 dma_addr_t *dimm_dma;
Dan Williams9d27a872015-07-10 14:07:03 -0400145 void **flush;
146 dma_addr_t *flush_dma;
Dan Williams6bc75612015-06-17 17:23:32 -0400147 void **label;
148 dma_addr_t *label_dma;
149 void **spa_set;
150 dma_addr_t *spa_set_dma;
151 struct nfit_test_dcr **dcr;
152 dma_addr_t *dcr_dma;
153 int (*alloc)(struct nfit_test *t);
154 void (*setup)(struct nfit_test *t);
Vishal Verma20985162015-10-27 16:58:27 -0600155 int setup_hotplug;
Dan Williamsf471f1a2016-02-20 15:12:47 -0800156 struct ars_state {
157 struct nd_cmd_ars_status *ars_status;
158 unsigned long deadline;
159 spinlock_t lock;
160 } ars_state;
Dan Williams6bc75612015-06-17 17:23:32 -0400161};
162
163static struct nfit_test *to_nfit_test(struct device *dev)
164{
165 struct platform_device *pdev = to_platform_device(dev);
166
167 return container_of(pdev, struct nfit_test, pdev);
168}
169
Vishal Verma39c686b2015-07-09 13:25:36 -0600170static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
171 unsigned int buf_len)
172{
173 if (buf_len < sizeof(*nd_cmd))
174 return -EINVAL;
175
176 nd_cmd->status = 0;
177 nd_cmd->config_size = LABEL_SIZE;
178 nd_cmd->max_xfer = SZ_4K;
179
180 return 0;
181}
182
183static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
184 *nd_cmd, unsigned int buf_len, void *label)
185{
186 unsigned int len, offset = nd_cmd->in_offset;
187 int rc;
188
189 if (buf_len < sizeof(*nd_cmd))
190 return -EINVAL;
191 if (offset >= LABEL_SIZE)
192 return -EINVAL;
193 if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
194 return -EINVAL;
195
196 nd_cmd->status = 0;
197 len = min(nd_cmd->in_length, LABEL_SIZE - offset);
198 memcpy(nd_cmd->out_buf, label + offset, len);
199 rc = buf_len - sizeof(*nd_cmd) - len;
200
201 return rc;
202}
203
204static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
205 unsigned int buf_len, void *label)
206{
207 unsigned int len, offset = nd_cmd->in_offset;
208 u32 *status;
209 int rc;
210
211 if (buf_len < sizeof(*nd_cmd))
212 return -EINVAL;
213 if (offset >= LABEL_SIZE)
214 return -EINVAL;
215 if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
216 return -EINVAL;
217
218 status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
219 *status = 0;
220 len = min(nd_cmd->in_length, LABEL_SIZE - offset);
221 memcpy(label + offset, nd_cmd->in_buf, len);
222 rc = buf_len - sizeof(*nd_cmd) - (len + 4);
223
224 return rc;
225}
226
Dan Williams747ffe12016-02-19 15:21:14 -0800227#define NFIT_TEST_ARS_RECORDS 4
Dan Williamsd4f32362016-03-03 16:08:54 -0800228#define NFIT_TEST_CLEAR_ERR_UNIT 256
Dan Williams747ffe12016-02-19 15:21:14 -0800229
Vishal Verma39c686b2015-07-09 13:25:36 -0600230static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
231 unsigned int buf_len)
232{
233 if (buf_len < sizeof(*nd_cmd))
234 return -EINVAL;
235
Dan Williams747ffe12016-02-19 15:21:14 -0800236 nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
237 + NFIT_TEST_ARS_RECORDS * sizeof(struct nd_ars_record);
Vishal Verma39c686b2015-07-09 13:25:36 -0600238 nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
Dan Williamsd4f32362016-03-03 16:08:54 -0800239 nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
Vishal Verma39c686b2015-07-09 13:25:36 -0600240
241 return 0;
242}
243
Dan Williamsf471f1a2016-02-20 15:12:47 -0800244/*
245 * Initialize the ars_state to return an ars_result 1 second in the future with
246 * a 4K error range in the middle of the requested address range.
247 */
248static void post_ars_status(struct ars_state *ars_state, u64 addr, u64 len)
Vishal Verma39c686b2015-07-09 13:25:36 -0600249{
Dan Williamsf471f1a2016-02-20 15:12:47 -0800250 struct nd_cmd_ars_status *ars_status;
251 struct nd_ars_record *ars_record;
252
253 ars_state->deadline = jiffies + 1*HZ;
254 ars_status = ars_state->ars_status;
255 ars_status->status = 0;
256 ars_status->out_length = sizeof(struct nd_cmd_ars_status)
257 + sizeof(struct nd_ars_record);
258 ars_status->address = addr;
259 ars_status->length = len;
260 ars_status->type = ND_ARS_PERSISTENT;
261 ars_status->num_records = 1;
262 ars_record = &ars_status->records[0];
263 ars_record->handle = 0;
264 ars_record->err_address = addr + len / 2;
265 ars_record->length = SZ_4K;
266}
267
268static int nfit_test_cmd_ars_start(struct ars_state *ars_state,
269 struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
270 int *cmd_rc)
271{
272 if (buf_len < sizeof(*ars_start))
Vishal Verma39c686b2015-07-09 13:25:36 -0600273 return -EINVAL;
274
Dan Williamsf471f1a2016-02-20 15:12:47 -0800275 spin_lock(&ars_state->lock);
276 if (time_before(jiffies, ars_state->deadline)) {
277 ars_start->status = NFIT_ARS_START_BUSY;
278 *cmd_rc = -EBUSY;
279 } else {
280 ars_start->status = 0;
281 ars_start->scrub_time = 1;
282 post_ars_status(ars_state, ars_start->address,
283 ars_start->length);
284 *cmd_rc = 0;
285 }
286 spin_unlock(&ars_state->lock);
Vishal Verma39c686b2015-07-09 13:25:36 -0600287
288 return 0;
289}
290
Dan Williamsf471f1a2016-02-20 15:12:47 -0800291static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
292 struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
293 int *cmd_rc)
Vishal Verma39c686b2015-07-09 13:25:36 -0600294{
Dan Williamsf471f1a2016-02-20 15:12:47 -0800295 if (buf_len < ars_state->ars_status->out_length)
Vishal Verma39c686b2015-07-09 13:25:36 -0600296 return -EINVAL;
297
Dan Williamsf471f1a2016-02-20 15:12:47 -0800298 spin_lock(&ars_state->lock);
299 if (time_before(jiffies, ars_state->deadline)) {
300 memset(ars_status, 0, buf_len);
301 ars_status->status = NFIT_ARS_STATUS_BUSY;
302 ars_status->out_length = sizeof(*ars_status);
303 *cmd_rc = -EBUSY;
304 } else {
305 memcpy(ars_status, ars_state->ars_status,
306 ars_state->ars_status->out_length);
307 *cmd_rc = 0;
308 }
309 spin_unlock(&ars_state->lock);
Vishal Verma39c686b2015-07-09 13:25:36 -0600310 return 0;
311}
312
Dan Williamsd4f32362016-03-03 16:08:54 -0800313static int nfit_test_cmd_clear_error(struct nd_cmd_clear_error *clear_err,
314 unsigned int buf_len, int *cmd_rc)
315{
316 const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
317 if (buf_len < sizeof(*clear_err))
318 return -EINVAL;
319
320 if ((clear_err->address & mask) || (clear_err->length & mask))
321 return -EINVAL;
322
323 /*
324 * Report 'all clear' success for all commands even though a new
325 * scrub will find errors again. This is enough to have the
326 * error removed from the 'badblocks' tracking in the pmem
327 * driver.
328 */
329 clear_err->status = 0;
330 clear_err->cleared = clear_err->length;
331 *cmd_rc = 0;
332 return 0;
333}
334
Dan Williamsbaa51272016-04-05 17:40:52 -0700335static int nfit_test_cmd_smart(struct nd_cmd_smart *smart, unsigned int buf_len)
336{
337 static const struct nd_smart_payload smart_data = {
338 .flags = ND_SMART_HEALTH_VALID | ND_SMART_TEMP_VALID
339 | ND_SMART_SPARES_VALID | ND_SMART_ALARM_VALID
340 | ND_SMART_USED_VALID | ND_SMART_SHUTDOWN_VALID,
341 .health = ND_SMART_NON_CRITICAL_HEALTH,
342 .temperature = 23 * 16,
343 .spares = 75,
344 .alarm_flags = ND_SMART_SPARE_TRIP | ND_SMART_TEMP_TRIP,
345 .life_used = 5,
346 .shutdown_state = 0,
347 .vendor_size = 0,
348 };
349
350 if (buf_len < sizeof(*smart))
351 return -EINVAL;
352 memcpy(smart->data, &smart_data, sizeof(smart_data));
353 return 0;
354}
355
356static int nfit_test_cmd_smart_threshold(struct nd_cmd_smart_threshold *smart_t,
357 unsigned int buf_len)
358{
359 static const struct nd_smart_threshold_payload smart_t_data = {
360 .alarm_control = ND_SMART_SPARE_TRIP | ND_SMART_TEMP_TRIP,
361 .temperature = 40 * 16,
362 .spares = 5,
363 };
364
365 if (buf_len < sizeof(*smart_t))
366 return -EINVAL;
367 memcpy(smart_t->data, &smart_t_data, sizeof(smart_t_data));
368 return 0;
369}
370
Dan Williams6bc75612015-06-17 17:23:32 -0400371static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
372 struct nvdimm *nvdimm, unsigned int cmd, void *buf,
Dan Williamsaef25332016-02-12 17:01:11 -0800373 unsigned int buf_len, int *cmd_rc)
Dan Williams6bc75612015-06-17 17:23:32 -0400374{
375 struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
376 struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
Dan Williams6634fb062016-04-27 16:46:15 -0600377 unsigned int func = cmd;
Dan Williamsf471f1a2016-02-20 15:12:47 -0800378 int i, rc = 0, __cmd_rc;
379
380 if (!cmd_rc)
381 cmd_rc = &__cmd_rc;
382 *cmd_rc = 0;
Dan Williams6bc75612015-06-17 17:23:32 -0400383
Vishal Verma39c686b2015-07-09 13:25:36 -0600384 if (nvdimm) {
385 struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
Dan Williamse3654ec2016-04-28 16:17:07 -0700386 unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
Dan Williams6bc75612015-06-17 17:23:32 -0400387
Dan Williams6634fb062016-04-27 16:46:15 -0600388 if (!nfit_mem)
389 return -ENOTTY;
390
391 if (cmd == ND_CMD_CALL) {
392 struct nd_cmd_pkg *call_pkg = buf;
393
394 buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
395 buf = (void *) call_pkg->nd_payload;
396 func = call_pkg->nd_command;
397 if (call_pkg->nd_family != nfit_mem->family)
398 return -ENOTTY;
399 }
400
401 if (!test_bit(cmd, &cmd_mask)
402 || !test_bit(func, &nfit_mem->dsm_mask))
Vishal Verma39c686b2015-07-09 13:25:36 -0600403 return -ENOTTY;
404
405 /* lookup label space for the given dimm */
406 for (i = 0; i < ARRAY_SIZE(handle); i++)
407 if (__to_nfit_memdev(nfit_mem)->device_handle ==
408 handle[i])
409 break;
410 if (i >= ARRAY_SIZE(handle))
411 return -ENXIO;
412
Dan Williams6634fb062016-04-27 16:46:15 -0600413 switch (func) {
Vishal Verma39c686b2015-07-09 13:25:36 -0600414 case ND_CMD_GET_CONFIG_SIZE:
415 rc = nfit_test_cmd_get_config_size(buf, buf_len);
Dan Williams6bc75612015-06-17 17:23:32 -0400416 break;
Vishal Verma39c686b2015-07-09 13:25:36 -0600417 case ND_CMD_GET_CONFIG_DATA:
418 rc = nfit_test_cmd_get_config_data(buf, buf_len,
419 t->label[i]);
420 break;
421 case ND_CMD_SET_CONFIG_DATA:
422 rc = nfit_test_cmd_set_config_data(buf, buf_len,
423 t->label[i]);
424 break;
Dan Williamsbaa51272016-04-05 17:40:52 -0700425 case ND_CMD_SMART:
426 rc = nfit_test_cmd_smart(buf, buf_len);
427 break;
428 case ND_CMD_SMART_THRESHOLD:
429 rc = nfit_test_cmd_smart_threshold(buf, buf_len);
430 break;
Vishal Verma39c686b2015-07-09 13:25:36 -0600431 default:
432 return -ENOTTY;
433 }
434 } else {
Dan Williamsf471f1a2016-02-20 15:12:47 -0800435 struct ars_state *ars_state = &t->ars_state;
436
Dan Williamse3654ec2016-04-28 16:17:07 -0700437 if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
Vishal Verma39c686b2015-07-09 13:25:36 -0600438 return -ENOTTY;
Dan Williams6bc75612015-06-17 17:23:32 -0400439
Dan Williams6634fb062016-04-27 16:46:15 -0600440 switch (func) {
Vishal Verma39c686b2015-07-09 13:25:36 -0600441 case ND_CMD_ARS_CAP:
442 rc = nfit_test_cmd_ars_cap(buf, buf_len);
443 break;
444 case ND_CMD_ARS_START:
Dan Williamsf471f1a2016-02-20 15:12:47 -0800445 rc = nfit_test_cmd_ars_start(ars_state, buf, buf_len,
446 cmd_rc);
Vishal Verma39c686b2015-07-09 13:25:36 -0600447 break;
448 case ND_CMD_ARS_STATUS:
Dan Williamsf471f1a2016-02-20 15:12:47 -0800449 rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
450 cmd_rc);
Vishal Verma39c686b2015-07-09 13:25:36 -0600451 break;
Dan Williamsd4f32362016-03-03 16:08:54 -0800452 case ND_CMD_CLEAR_ERROR:
453 rc = nfit_test_cmd_clear_error(buf, buf_len, cmd_rc);
454 break;
Vishal Verma39c686b2015-07-09 13:25:36 -0600455 default:
456 return -ENOTTY;
457 }
Dan Williams6bc75612015-06-17 17:23:32 -0400458 }
459
460 return rc;
461}
462
463static DEFINE_SPINLOCK(nfit_test_lock);
464static struct nfit_test *instances[NUM_NFITS];
465
466static void release_nfit_res(void *data)
467{
468 struct nfit_test_resource *nfit_res = data;
469 struct resource *res = nfit_res->res;
470
471 spin_lock(&nfit_test_lock);
472 list_del(&nfit_res->list);
473 spin_unlock(&nfit_test_lock);
474
Dan Williamsee8520fe2016-06-15 20:34:17 -0700475 vfree(nfit_res->buf);
Dan Williams6bc75612015-06-17 17:23:32 -0400476 kfree(res);
477 kfree(nfit_res);
478}
479
480static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
481 void *buf)
482{
483 struct device *dev = &t->pdev.dev;
484 struct resource *res = kzalloc(sizeof(*res) * 2, GFP_KERNEL);
485 struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
486 GFP_KERNEL);
487 int rc;
488
489 if (!res || !buf || !nfit_res)
490 goto err;
491 rc = devm_add_action(dev, release_nfit_res, nfit_res);
492 if (rc)
493 goto err;
494 INIT_LIST_HEAD(&nfit_res->list);
495 memset(buf, 0, size);
496 nfit_res->dev = dev;
497 nfit_res->buf = buf;
498 nfit_res->res = res;
499 res->start = *dma;
500 res->end = *dma + size - 1;
501 res->name = "NFIT";
502 spin_lock(&nfit_test_lock);
503 list_add(&nfit_res->list, &t->resources);
504 spin_unlock(&nfit_test_lock);
505
506 return nfit_res->buf;
507 err:
Dan Williamsee8520fe2016-06-15 20:34:17 -0700508 if (buf)
Dan Williams6bc75612015-06-17 17:23:32 -0400509 vfree(buf);
510 kfree(res);
511 kfree(nfit_res);
512 return NULL;
513}
514
515static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
516{
517 void *buf = vmalloc(size);
518
519 *dma = (unsigned long) buf;
520 return __test_alloc(t, size, dma, buf);
521}
522
Dan Williams6bc75612015-06-17 17:23:32 -0400523static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
524{
525 int i;
526
527 for (i = 0; i < ARRAY_SIZE(instances); i++) {
528 struct nfit_test_resource *n, *nfit_res = NULL;
529 struct nfit_test *t = instances[i];
530
531 if (!t)
532 continue;
533 spin_lock(&nfit_test_lock);
534 list_for_each_entry(n, &t->resources, list) {
535 if (addr >= n->res->start && (addr < n->res->start
536 + resource_size(n->res))) {
537 nfit_res = n;
538 break;
539 } else if (addr >= (unsigned long) n->buf
540 && (addr < (unsigned long) n->buf
541 + resource_size(n->res))) {
542 nfit_res = n;
543 break;
544 }
545 }
546 spin_unlock(&nfit_test_lock);
547 if (nfit_res)
548 return nfit_res;
549 }
550
551 return NULL;
552}
553
Dan Williamsf471f1a2016-02-20 15:12:47 -0800554static int ars_state_init(struct device *dev, struct ars_state *ars_state)
555{
556 ars_state->ars_status = devm_kzalloc(dev,
557 sizeof(struct nd_cmd_ars_status)
558 + sizeof(struct nd_ars_record) * NFIT_TEST_ARS_RECORDS,
559 GFP_KERNEL);
560 if (!ars_state->ars_status)
561 return -ENOMEM;
562 spin_lock_init(&ars_state->lock);
563 return 0;
564}
565
Dan Williams6bc75612015-06-17 17:23:32 -0400566static int nfit_test0_alloc(struct nfit_test *t)
567{
Linda Knippers6b577c92015-11-20 19:05:49 -0500568 size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
Dan Williams6bc75612015-06-17 17:23:32 -0400569 + sizeof(struct acpi_nfit_memory_map) * NUM_MEM
570 + sizeof(struct acpi_nfit_control_region) * NUM_DCR
Dan Williams3b873562016-02-01 17:45:54 -0800571 + offsetof(struct acpi_nfit_control_region,
572 window_size) * NUM_DCR
Dan Williams9d27a872015-07-10 14:07:03 -0400573 + sizeof(struct acpi_nfit_data_region) * NUM_BDW
Dan Williams85d3fa02016-06-02 16:27:21 -0700574 + (sizeof(struct acpi_nfit_flush_address)
575 + sizeof(u64) * NUM_HINTS) * NUM_DCR;
Dan Williams6bc75612015-06-17 17:23:32 -0400576 int i;
577
578 t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
579 if (!t->nfit_buf)
580 return -ENOMEM;
581 t->nfit_size = nfit_size;
582
Dan Williamsee8520fe2016-06-15 20:34:17 -0700583 t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
Dan Williams6bc75612015-06-17 17:23:32 -0400584 if (!t->spa_set[0])
585 return -ENOMEM;
586
Dan Williamsee8520fe2016-06-15 20:34:17 -0700587 t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
Dan Williams6bc75612015-06-17 17:23:32 -0400588 if (!t->spa_set[1])
589 return -ENOMEM;
590
Dan Williamsee8520fe2016-06-15 20:34:17 -0700591 t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
Vishal Verma20985162015-10-27 16:58:27 -0600592 if (!t->spa_set[2])
593 return -ENOMEM;
594
Dan Williams6bc75612015-06-17 17:23:32 -0400595 for (i = 0; i < NUM_DCR; i++) {
596 t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
597 if (!t->dimm[i])
598 return -ENOMEM;
599
600 t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
601 if (!t->label[i])
602 return -ENOMEM;
603 sprintf(t->label[i], "label%d", i);
Dan Williams9d27a872015-07-10 14:07:03 -0400604
Dan Williams85d3fa02016-06-02 16:27:21 -0700605 t->flush[i] = test_alloc(t, sizeof(u64) * NUM_HINTS,
606 &t->flush_dma[i]);
Dan Williams9d27a872015-07-10 14:07:03 -0400607 if (!t->flush[i])
608 return -ENOMEM;
Dan Williams6bc75612015-06-17 17:23:32 -0400609 }
610
611 for (i = 0; i < NUM_DCR; i++) {
612 t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
613 if (!t->dcr[i])
614 return -ENOMEM;
615 }
616
Dan Williamsf471f1a2016-02-20 15:12:47 -0800617 return ars_state_init(&t->pdev.dev, &t->ars_state);
Dan Williams6bc75612015-06-17 17:23:32 -0400618}
619
620static int nfit_test1_alloc(struct nfit_test *t)
621{
Dan Williams7bfe97c2016-07-14 21:47:00 -0700622 size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
Dan Williams6bc75612015-06-17 17:23:32 -0400623 + sizeof(struct acpi_nfit_memory_map)
Dan Williams3b873562016-02-01 17:45:54 -0800624 + offsetof(struct acpi_nfit_control_region, window_size);
Dan Williams6bc75612015-06-17 17:23:32 -0400625
626 t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
627 if (!t->nfit_buf)
628 return -ENOMEM;
629 t->nfit_size = nfit_size;
630
Dan Williamsee8520fe2016-06-15 20:34:17 -0700631 t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
Dan Williams6bc75612015-06-17 17:23:32 -0400632 if (!t->spa_set[0])
633 return -ENOMEM;
634
Dan Williams7bfe97c2016-07-14 21:47:00 -0700635 t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
636 if (!t->spa_set[1])
637 return -ENOMEM;
638
Dan Williamsf471f1a2016-02-20 15:12:47 -0800639 return ars_state_init(&t->pdev.dev, &t->ars_state);
Dan Williams6bc75612015-06-17 17:23:32 -0400640}
641
Dan Williams6bc75612015-06-17 17:23:32 -0400642static void nfit_test0_setup(struct nfit_test *t)
643{
Dan Williams85d3fa02016-06-02 16:27:21 -0700644 const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
645 + (sizeof(u64) * NUM_HINTS);
Dan Williams6bc75612015-06-17 17:23:32 -0400646 struct acpi_nfit_desc *acpi_desc;
647 struct acpi_nfit_memory_map *memdev;
648 void *nfit_buf = t->nfit_buf;
Dan Williams6bc75612015-06-17 17:23:32 -0400649 struct acpi_nfit_system_address *spa;
650 struct acpi_nfit_control_region *dcr;
651 struct acpi_nfit_data_region *bdw;
Dan Williams9d27a872015-07-10 14:07:03 -0400652 struct acpi_nfit_flush_address *flush;
Dan Williams85d3fa02016-06-02 16:27:21 -0700653 unsigned int offset, i;
Dan Williams6bc75612015-06-17 17:23:32 -0400654
Dan Williams6bc75612015-06-17 17:23:32 -0400655 /*
656 * spa0 (interleave first half of dimm0 and dimm1, note storage
657 * does not actually alias the related block-data-window
658 * regions)
659 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500660 spa = nfit_buf;
Dan Williams6bc75612015-06-17 17:23:32 -0400661 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
662 spa->header.length = sizeof(*spa);
663 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
664 spa->range_index = 0+1;
665 spa->address = t->spa_set_dma[0];
666 spa->length = SPA0_SIZE;
667
668 /*
669 * spa1 (interleave last half of the 4 DIMMS, note storage
670 * does not actually alias the related block-data-window
671 * regions)
672 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500673 spa = nfit_buf + sizeof(*spa);
Dan Williams6bc75612015-06-17 17:23:32 -0400674 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
675 spa->header.length = sizeof(*spa);
676 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
677 spa->range_index = 1+1;
678 spa->address = t->spa_set_dma[1];
679 spa->length = SPA1_SIZE;
680
681 /* spa2 (dcr0) dimm0 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500682 spa = nfit_buf + sizeof(*spa) * 2;
Dan Williams6bc75612015-06-17 17:23:32 -0400683 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
684 spa->header.length = sizeof(*spa);
685 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
686 spa->range_index = 2+1;
687 spa->address = t->dcr_dma[0];
688 spa->length = DCR_SIZE;
689
690 /* spa3 (dcr1) dimm1 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500691 spa = nfit_buf + sizeof(*spa) * 3;
Dan Williams6bc75612015-06-17 17:23:32 -0400692 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
693 spa->header.length = sizeof(*spa);
694 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
695 spa->range_index = 3+1;
696 spa->address = t->dcr_dma[1];
697 spa->length = DCR_SIZE;
698
699 /* spa4 (dcr2) dimm2 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500700 spa = nfit_buf + sizeof(*spa) * 4;
Dan Williams6bc75612015-06-17 17:23:32 -0400701 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
702 spa->header.length = sizeof(*spa);
703 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
704 spa->range_index = 4+1;
705 spa->address = t->dcr_dma[2];
706 spa->length = DCR_SIZE;
707
708 /* spa5 (dcr3) dimm3 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500709 spa = nfit_buf + sizeof(*spa) * 5;
Dan Williams6bc75612015-06-17 17:23:32 -0400710 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
711 spa->header.length = sizeof(*spa);
712 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
713 spa->range_index = 5+1;
714 spa->address = t->dcr_dma[3];
715 spa->length = DCR_SIZE;
716
717 /* spa6 (bdw for dcr0) dimm0 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500718 spa = nfit_buf + sizeof(*spa) * 6;
Dan Williams6bc75612015-06-17 17:23:32 -0400719 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
720 spa->header.length = sizeof(*spa);
721 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
722 spa->range_index = 6+1;
723 spa->address = t->dimm_dma[0];
724 spa->length = DIMM_SIZE;
725
726 /* spa7 (bdw for dcr1) dimm1 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500727 spa = nfit_buf + sizeof(*spa) * 7;
Dan Williams6bc75612015-06-17 17:23:32 -0400728 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
729 spa->header.length = sizeof(*spa);
730 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
731 spa->range_index = 7+1;
732 spa->address = t->dimm_dma[1];
733 spa->length = DIMM_SIZE;
734
735 /* spa8 (bdw for dcr2) dimm2 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500736 spa = nfit_buf + sizeof(*spa) * 8;
Dan Williams6bc75612015-06-17 17:23:32 -0400737 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
738 spa->header.length = sizeof(*spa);
739 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
740 spa->range_index = 8+1;
741 spa->address = t->dimm_dma[2];
742 spa->length = DIMM_SIZE;
743
744 /* spa9 (bdw for dcr3) dimm3 */
Linda Knippers6b577c92015-11-20 19:05:49 -0500745 spa = nfit_buf + sizeof(*spa) * 9;
Dan Williams6bc75612015-06-17 17:23:32 -0400746 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
747 spa->header.length = sizeof(*spa);
748 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
749 spa->range_index = 9+1;
750 spa->address = t->dimm_dma[3];
751 spa->length = DIMM_SIZE;
752
Linda Knippers6b577c92015-11-20 19:05:49 -0500753 offset = sizeof(*spa) * 10;
Dan Williams6bc75612015-06-17 17:23:32 -0400754 /* mem-region0 (spa0, dimm0) */
755 memdev = nfit_buf + offset;
756 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
757 memdev->header.length = sizeof(*memdev);
758 memdev->device_handle = handle[0];
759 memdev->physical_id = 0;
760 memdev->region_id = 0;
761 memdev->range_index = 0+1;
Dan Williams3b873562016-02-01 17:45:54 -0800762 memdev->region_index = 4+1;
Dan Williams6bc75612015-06-17 17:23:32 -0400763 memdev->region_size = SPA0_SIZE/2;
764 memdev->region_offset = t->spa_set_dma[0];
765 memdev->address = 0;
766 memdev->interleave_index = 0;
767 memdev->interleave_ways = 2;
768
769 /* mem-region1 (spa0, dimm1) */
770 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map);
771 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
772 memdev->header.length = sizeof(*memdev);
773 memdev->device_handle = handle[1];
774 memdev->physical_id = 1;
775 memdev->region_id = 0;
776 memdev->range_index = 0+1;
Dan Williams3b873562016-02-01 17:45:54 -0800777 memdev->region_index = 5+1;
Dan Williams6bc75612015-06-17 17:23:32 -0400778 memdev->region_size = SPA0_SIZE/2;
779 memdev->region_offset = t->spa_set_dma[0] + SPA0_SIZE/2;
780 memdev->address = 0;
781 memdev->interleave_index = 0;
782 memdev->interleave_ways = 2;
783
784 /* mem-region2 (spa1, dimm0) */
785 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 2;
786 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
787 memdev->header.length = sizeof(*memdev);
788 memdev->device_handle = handle[0];
789 memdev->physical_id = 0;
790 memdev->region_id = 1;
791 memdev->range_index = 1+1;
Dan Williams3b873562016-02-01 17:45:54 -0800792 memdev->region_index = 4+1;
Dan Williams6bc75612015-06-17 17:23:32 -0400793 memdev->region_size = SPA1_SIZE/4;
794 memdev->region_offset = t->spa_set_dma[1];
795 memdev->address = SPA0_SIZE/2;
796 memdev->interleave_index = 0;
797 memdev->interleave_ways = 4;
798
799 /* mem-region3 (spa1, dimm1) */
800 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 3;
801 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
802 memdev->header.length = sizeof(*memdev);
803 memdev->device_handle = handle[1];
804 memdev->physical_id = 1;
805 memdev->region_id = 1;
806 memdev->range_index = 1+1;
Dan Williams3b873562016-02-01 17:45:54 -0800807 memdev->region_index = 5+1;
Dan Williams6bc75612015-06-17 17:23:32 -0400808 memdev->region_size = SPA1_SIZE/4;
809 memdev->region_offset = t->spa_set_dma[1] + SPA1_SIZE/4;
810 memdev->address = SPA0_SIZE/2;
811 memdev->interleave_index = 0;
812 memdev->interleave_ways = 4;
813
814 /* mem-region4 (spa1, dimm2) */
815 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 4;
816 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
817 memdev->header.length = sizeof(*memdev);
818 memdev->device_handle = handle[2];
819 memdev->physical_id = 2;
820 memdev->region_id = 0;
821 memdev->range_index = 1+1;
Dan Williams3b873562016-02-01 17:45:54 -0800822 memdev->region_index = 6+1;
Dan Williams6bc75612015-06-17 17:23:32 -0400823 memdev->region_size = SPA1_SIZE/4;
824 memdev->region_offset = t->spa_set_dma[1] + 2*SPA1_SIZE/4;
825 memdev->address = SPA0_SIZE/2;
826 memdev->interleave_index = 0;
827 memdev->interleave_ways = 4;
828
829 /* mem-region5 (spa1, dimm3) */
830 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 5;
831 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
832 memdev->header.length = sizeof(*memdev);
833 memdev->device_handle = handle[3];
834 memdev->physical_id = 3;
835 memdev->region_id = 0;
836 memdev->range_index = 1+1;
Dan Williams3b873562016-02-01 17:45:54 -0800837 memdev->region_index = 7+1;
Dan Williams6bc75612015-06-17 17:23:32 -0400838 memdev->region_size = SPA1_SIZE/4;
839 memdev->region_offset = t->spa_set_dma[1] + 3*SPA1_SIZE/4;
840 memdev->address = SPA0_SIZE/2;
841 memdev->interleave_index = 0;
842 memdev->interleave_ways = 4;
843
844 /* mem-region6 (spa/dcr0, dimm0) */
845 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 6;
846 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
847 memdev->header.length = sizeof(*memdev);
848 memdev->device_handle = handle[0];
849 memdev->physical_id = 0;
850 memdev->region_id = 0;
851 memdev->range_index = 2+1;
852 memdev->region_index = 0+1;
853 memdev->region_size = 0;
854 memdev->region_offset = 0;
855 memdev->address = 0;
856 memdev->interleave_index = 0;
857 memdev->interleave_ways = 1;
858
859 /* mem-region7 (spa/dcr1, dimm1) */
860 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 7;
861 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
862 memdev->header.length = sizeof(*memdev);
863 memdev->device_handle = handle[1];
864 memdev->physical_id = 1;
865 memdev->region_id = 0;
866 memdev->range_index = 3+1;
867 memdev->region_index = 1+1;
868 memdev->region_size = 0;
869 memdev->region_offset = 0;
870 memdev->address = 0;
871 memdev->interleave_index = 0;
872 memdev->interleave_ways = 1;
873
874 /* mem-region8 (spa/dcr2, dimm2) */
875 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 8;
876 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
877 memdev->header.length = sizeof(*memdev);
878 memdev->device_handle = handle[2];
879 memdev->physical_id = 2;
880 memdev->region_id = 0;
881 memdev->range_index = 4+1;
882 memdev->region_index = 2+1;
883 memdev->region_size = 0;
884 memdev->region_offset = 0;
885 memdev->address = 0;
886 memdev->interleave_index = 0;
887 memdev->interleave_ways = 1;
888
889 /* mem-region9 (spa/dcr3, dimm3) */
890 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 9;
891 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
892 memdev->header.length = sizeof(*memdev);
893 memdev->device_handle = handle[3];
894 memdev->physical_id = 3;
895 memdev->region_id = 0;
896 memdev->range_index = 5+1;
897 memdev->region_index = 3+1;
898 memdev->region_size = 0;
899 memdev->region_offset = 0;
900 memdev->address = 0;
901 memdev->interleave_index = 0;
902 memdev->interleave_ways = 1;
903
904 /* mem-region10 (spa/bdw0, dimm0) */
905 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 10;
906 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
907 memdev->header.length = sizeof(*memdev);
908 memdev->device_handle = handle[0];
909 memdev->physical_id = 0;
910 memdev->region_id = 0;
911 memdev->range_index = 6+1;
912 memdev->region_index = 0+1;
913 memdev->region_size = 0;
914 memdev->region_offset = 0;
915 memdev->address = 0;
916 memdev->interleave_index = 0;
917 memdev->interleave_ways = 1;
918
919 /* mem-region11 (spa/bdw1, dimm1) */
920 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 11;
921 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
922 memdev->header.length = sizeof(*memdev);
923 memdev->device_handle = handle[1];
924 memdev->physical_id = 1;
925 memdev->region_id = 0;
926 memdev->range_index = 7+1;
927 memdev->region_index = 1+1;
928 memdev->region_size = 0;
929 memdev->region_offset = 0;
930 memdev->address = 0;
931 memdev->interleave_index = 0;
932 memdev->interleave_ways = 1;
933
934 /* mem-region12 (spa/bdw2, dimm2) */
935 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 12;
936 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
937 memdev->header.length = sizeof(*memdev);
938 memdev->device_handle = handle[2];
939 memdev->physical_id = 2;
940 memdev->region_id = 0;
941 memdev->range_index = 8+1;
942 memdev->region_index = 2+1;
943 memdev->region_size = 0;
944 memdev->region_offset = 0;
945 memdev->address = 0;
946 memdev->interleave_index = 0;
947 memdev->interleave_ways = 1;
948
949 /* mem-region13 (spa/dcr3, dimm3) */
950 memdev = nfit_buf + offset + sizeof(struct acpi_nfit_memory_map) * 13;
951 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
952 memdev->header.length = sizeof(*memdev);
953 memdev->device_handle = handle[3];
954 memdev->physical_id = 3;
955 memdev->region_id = 0;
956 memdev->range_index = 9+1;
957 memdev->region_index = 3+1;
958 memdev->region_size = 0;
959 memdev->region_offset = 0;
960 memdev->address = 0;
961 memdev->interleave_index = 0;
962 memdev->interleave_ways = 1;
963
964 offset = offset + sizeof(struct acpi_nfit_memory_map) * 14;
Dan Williams3b873562016-02-01 17:45:54 -0800965 /* dcr-descriptor0: blk */
Dan Williams6bc75612015-06-17 17:23:32 -0400966 dcr = nfit_buf + offset;
967 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
968 dcr->header.length = sizeof(struct acpi_nfit_control_region);
969 dcr->region_index = 0+1;
970 dcr->vendor_id = 0xabcd;
971 dcr->device_id = 0;
972 dcr->revision_id = 1;
973 dcr->serial_number = ~handle[0];
Dan Williamsbe26f9a2016-02-01 17:48:42 -0800974 dcr->code = NFIT_FIC_BLK;
Dan Williams6bc75612015-06-17 17:23:32 -0400975 dcr->windows = 1;
976 dcr->window_size = DCR_SIZE;
977 dcr->command_offset = 0;
978 dcr->command_size = 8;
979 dcr->status_offset = 8;
980 dcr->status_size = 4;
981
Dan Williams3b873562016-02-01 17:45:54 -0800982 /* dcr-descriptor1: blk */
Dan Williams6bc75612015-06-17 17:23:32 -0400983 dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region);
984 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
985 dcr->header.length = sizeof(struct acpi_nfit_control_region);
986 dcr->region_index = 1+1;
987 dcr->vendor_id = 0xabcd;
988 dcr->device_id = 0;
989 dcr->revision_id = 1;
990 dcr->serial_number = ~handle[1];
Dan Williamsbe26f9a2016-02-01 17:48:42 -0800991 dcr->code = NFIT_FIC_BLK;
Dan Williams6bc75612015-06-17 17:23:32 -0400992 dcr->windows = 1;
993 dcr->window_size = DCR_SIZE;
994 dcr->command_offset = 0;
995 dcr->command_size = 8;
996 dcr->status_offset = 8;
997 dcr->status_size = 4;
998
Dan Williams3b873562016-02-01 17:45:54 -0800999 /* dcr-descriptor2: blk */
Dan Williams6bc75612015-06-17 17:23:32 -04001000 dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region) * 2;
1001 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1002 dcr->header.length = sizeof(struct acpi_nfit_control_region);
1003 dcr->region_index = 2+1;
1004 dcr->vendor_id = 0xabcd;
1005 dcr->device_id = 0;
1006 dcr->revision_id = 1;
1007 dcr->serial_number = ~handle[2];
Dan Williamsbe26f9a2016-02-01 17:48:42 -08001008 dcr->code = NFIT_FIC_BLK;
Dan Williams6bc75612015-06-17 17:23:32 -04001009 dcr->windows = 1;
1010 dcr->window_size = DCR_SIZE;
1011 dcr->command_offset = 0;
1012 dcr->command_size = 8;
1013 dcr->status_offset = 8;
1014 dcr->status_size = 4;
1015
Dan Williams3b873562016-02-01 17:45:54 -08001016 /* dcr-descriptor3: blk */
Dan Williams6bc75612015-06-17 17:23:32 -04001017 dcr = nfit_buf + offset + sizeof(struct acpi_nfit_control_region) * 3;
1018 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1019 dcr->header.length = sizeof(struct acpi_nfit_control_region);
1020 dcr->region_index = 3+1;
1021 dcr->vendor_id = 0xabcd;
1022 dcr->device_id = 0;
1023 dcr->revision_id = 1;
1024 dcr->serial_number = ~handle[3];
Dan Williamsbe26f9a2016-02-01 17:48:42 -08001025 dcr->code = NFIT_FIC_BLK;
Dan Williams6bc75612015-06-17 17:23:32 -04001026 dcr->windows = 1;
1027 dcr->window_size = DCR_SIZE;
1028 dcr->command_offset = 0;
1029 dcr->command_size = 8;
1030 dcr->status_offset = 8;
1031 dcr->status_size = 4;
1032
1033 offset = offset + sizeof(struct acpi_nfit_control_region) * 4;
Dan Williams3b873562016-02-01 17:45:54 -08001034 /* dcr-descriptor0: pmem */
1035 dcr = nfit_buf + offset;
1036 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1037 dcr->header.length = offsetof(struct acpi_nfit_control_region,
1038 window_size);
1039 dcr->region_index = 4+1;
1040 dcr->vendor_id = 0xabcd;
1041 dcr->device_id = 0;
1042 dcr->revision_id = 1;
1043 dcr->serial_number = ~handle[0];
1044 dcr->code = NFIT_FIC_BYTEN;
1045 dcr->windows = 0;
1046
1047 /* dcr-descriptor1: pmem */
1048 dcr = nfit_buf + offset + offsetof(struct acpi_nfit_control_region,
1049 window_size);
1050 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1051 dcr->header.length = offsetof(struct acpi_nfit_control_region,
1052 window_size);
1053 dcr->region_index = 5+1;
1054 dcr->vendor_id = 0xabcd;
1055 dcr->device_id = 0;
1056 dcr->revision_id = 1;
1057 dcr->serial_number = ~handle[1];
1058 dcr->code = NFIT_FIC_BYTEN;
1059 dcr->windows = 0;
1060
1061 /* dcr-descriptor2: pmem */
1062 dcr = nfit_buf + offset + offsetof(struct acpi_nfit_control_region,
1063 window_size) * 2;
1064 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1065 dcr->header.length = offsetof(struct acpi_nfit_control_region,
1066 window_size);
1067 dcr->region_index = 6+1;
1068 dcr->vendor_id = 0xabcd;
1069 dcr->device_id = 0;
1070 dcr->revision_id = 1;
1071 dcr->serial_number = ~handle[2];
1072 dcr->code = NFIT_FIC_BYTEN;
1073 dcr->windows = 0;
1074
1075 /* dcr-descriptor3: pmem */
1076 dcr = nfit_buf + offset + offsetof(struct acpi_nfit_control_region,
1077 window_size) * 3;
1078 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1079 dcr->header.length = offsetof(struct acpi_nfit_control_region,
1080 window_size);
1081 dcr->region_index = 7+1;
1082 dcr->vendor_id = 0xabcd;
1083 dcr->device_id = 0;
1084 dcr->revision_id = 1;
1085 dcr->serial_number = ~handle[3];
1086 dcr->code = NFIT_FIC_BYTEN;
1087 dcr->windows = 0;
1088
1089 offset = offset + offsetof(struct acpi_nfit_control_region,
1090 window_size) * 4;
Dan Williams6bc75612015-06-17 17:23:32 -04001091 /* bdw0 (spa/dcr0, dimm0) */
1092 bdw = nfit_buf + offset;
1093 bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1094 bdw->header.length = sizeof(struct acpi_nfit_data_region);
1095 bdw->region_index = 0+1;
1096 bdw->windows = 1;
1097 bdw->offset = 0;
1098 bdw->size = BDW_SIZE;
1099 bdw->capacity = DIMM_SIZE;
1100 bdw->start_address = 0;
1101
1102 /* bdw1 (spa/dcr1, dimm1) */
1103 bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region);
1104 bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1105 bdw->header.length = sizeof(struct acpi_nfit_data_region);
1106 bdw->region_index = 1+1;
1107 bdw->windows = 1;
1108 bdw->offset = 0;
1109 bdw->size = BDW_SIZE;
1110 bdw->capacity = DIMM_SIZE;
1111 bdw->start_address = 0;
1112
1113 /* bdw2 (spa/dcr2, dimm2) */
1114 bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region) * 2;
1115 bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1116 bdw->header.length = sizeof(struct acpi_nfit_data_region);
1117 bdw->region_index = 2+1;
1118 bdw->windows = 1;
1119 bdw->offset = 0;
1120 bdw->size = BDW_SIZE;
1121 bdw->capacity = DIMM_SIZE;
1122 bdw->start_address = 0;
1123
1124 /* bdw3 (spa/dcr3, dimm3) */
1125 bdw = nfit_buf + offset + sizeof(struct acpi_nfit_data_region) * 3;
1126 bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1127 bdw->header.length = sizeof(struct acpi_nfit_data_region);
1128 bdw->region_index = 3+1;
1129 bdw->windows = 1;
1130 bdw->offset = 0;
1131 bdw->size = BDW_SIZE;
1132 bdw->capacity = DIMM_SIZE;
1133 bdw->start_address = 0;
1134
Dan Williams9d27a872015-07-10 14:07:03 -04001135 offset = offset + sizeof(struct acpi_nfit_data_region) * 4;
1136 /* flush0 (dimm0) */
1137 flush = nfit_buf + offset;
1138 flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
Dan Williams85d3fa02016-06-02 16:27:21 -07001139 flush->header.length = flush_hint_size;
Dan Williams9d27a872015-07-10 14:07:03 -04001140 flush->device_handle = handle[0];
Dan Williams85d3fa02016-06-02 16:27:21 -07001141 flush->hint_count = NUM_HINTS;
1142 for (i = 0; i < NUM_HINTS; i++)
1143 flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
Dan Williams9d27a872015-07-10 14:07:03 -04001144
1145 /* flush1 (dimm1) */
Dan Williams85d3fa02016-06-02 16:27:21 -07001146 flush = nfit_buf + offset + flush_hint_size * 1;
Dan Williams9d27a872015-07-10 14:07:03 -04001147 flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
Dan Williams85d3fa02016-06-02 16:27:21 -07001148 flush->header.length = flush_hint_size;
Dan Williams9d27a872015-07-10 14:07:03 -04001149 flush->device_handle = handle[1];
Dan Williams85d3fa02016-06-02 16:27:21 -07001150 flush->hint_count = NUM_HINTS;
1151 for (i = 0; i < NUM_HINTS; i++)
1152 flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
Dan Williams9d27a872015-07-10 14:07:03 -04001153
1154 /* flush2 (dimm2) */
Dan Williams85d3fa02016-06-02 16:27:21 -07001155 flush = nfit_buf + offset + flush_hint_size * 2;
Dan Williams9d27a872015-07-10 14:07:03 -04001156 flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
Dan Williams85d3fa02016-06-02 16:27:21 -07001157 flush->header.length = flush_hint_size;
Dan Williams9d27a872015-07-10 14:07:03 -04001158 flush->device_handle = handle[2];
Dan Williams85d3fa02016-06-02 16:27:21 -07001159 flush->hint_count = NUM_HINTS;
1160 for (i = 0; i < NUM_HINTS; i++)
1161 flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
Dan Williams9d27a872015-07-10 14:07:03 -04001162
1163 /* flush3 (dimm3) */
Dan Williams85d3fa02016-06-02 16:27:21 -07001164 flush = nfit_buf + offset + flush_hint_size * 3;
Dan Williams9d27a872015-07-10 14:07:03 -04001165 flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
Dan Williams85d3fa02016-06-02 16:27:21 -07001166 flush->header.length = flush_hint_size;
Dan Williams9d27a872015-07-10 14:07:03 -04001167 flush->device_handle = handle[3];
Dan Williams85d3fa02016-06-02 16:27:21 -07001168 flush->hint_count = NUM_HINTS;
1169 for (i = 0; i < NUM_HINTS; i++)
1170 flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
Dan Williams9d27a872015-07-10 14:07:03 -04001171
Vishal Verma20985162015-10-27 16:58:27 -06001172 if (t->setup_hotplug) {
Dan Williams85d3fa02016-06-02 16:27:21 -07001173 offset = offset + flush_hint_size * 4;
Dan Williams3b873562016-02-01 17:45:54 -08001174 /* dcr-descriptor4: blk */
Vishal Verma20985162015-10-27 16:58:27 -06001175 dcr = nfit_buf + offset;
1176 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1177 dcr->header.length = sizeof(struct acpi_nfit_control_region);
Dan Williams3b873562016-02-01 17:45:54 -08001178 dcr->region_index = 8+1;
Vishal Verma20985162015-10-27 16:58:27 -06001179 dcr->vendor_id = 0xabcd;
1180 dcr->device_id = 0;
1181 dcr->revision_id = 1;
1182 dcr->serial_number = ~handle[4];
Dan Williamsbe26f9a2016-02-01 17:48:42 -08001183 dcr->code = NFIT_FIC_BLK;
Vishal Verma20985162015-10-27 16:58:27 -06001184 dcr->windows = 1;
1185 dcr->window_size = DCR_SIZE;
1186 dcr->command_offset = 0;
1187 dcr->command_size = 8;
1188 dcr->status_offset = 8;
1189 dcr->status_size = 4;
1190
1191 offset = offset + sizeof(struct acpi_nfit_control_region);
Dan Williams3b873562016-02-01 17:45:54 -08001192 /* dcr-descriptor4: pmem */
1193 dcr = nfit_buf + offset;
1194 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
1195 dcr->header.length = offsetof(struct acpi_nfit_control_region,
1196 window_size);
1197 dcr->region_index = 9+1;
1198 dcr->vendor_id = 0xabcd;
1199 dcr->device_id = 0;
1200 dcr->revision_id = 1;
1201 dcr->serial_number = ~handle[4];
1202 dcr->code = NFIT_FIC_BYTEN;
1203 dcr->windows = 0;
1204
1205 offset = offset + offsetof(struct acpi_nfit_control_region,
1206 window_size);
Vishal Verma20985162015-10-27 16:58:27 -06001207 /* bdw4 (spa/dcr4, dimm4) */
1208 bdw = nfit_buf + offset;
1209 bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
1210 bdw->header.length = sizeof(struct acpi_nfit_data_region);
Dan Williams3b873562016-02-01 17:45:54 -08001211 bdw->region_index = 8+1;
Vishal Verma20985162015-10-27 16:58:27 -06001212 bdw->windows = 1;
1213 bdw->offset = 0;
1214 bdw->size = BDW_SIZE;
1215 bdw->capacity = DIMM_SIZE;
1216 bdw->start_address = 0;
1217
1218 offset = offset + sizeof(struct acpi_nfit_data_region);
1219 /* spa10 (dcr4) dimm4 */
1220 spa = nfit_buf + offset;
1221 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
1222 spa->header.length = sizeof(*spa);
1223 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
1224 spa->range_index = 10+1;
1225 spa->address = t->dcr_dma[4];
1226 spa->length = DCR_SIZE;
1227
1228 /*
1229 * spa11 (single-dimm interleave for hotplug, note storage
1230 * does not actually alias the related block-data-window
1231 * regions)
1232 */
1233 spa = nfit_buf + offset + sizeof(*spa);
1234 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
1235 spa->header.length = sizeof(*spa);
1236 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
1237 spa->range_index = 11+1;
1238 spa->address = t->spa_set_dma[2];
1239 spa->length = SPA0_SIZE;
1240
1241 /* spa12 (bdw for dcr4) dimm4 */
1242 spa = nfit_buf + offset + sizeof(*spa) * 2;
1243 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
1244 spa->header.length = sizeof(*spa);
1245 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
1246 spa->range_index = 12+1;
1247 spa->address = t->dimm_dma[4];
1248 spa->length = DIMM_SIZE;
1249
1250 offset = offset + sizeof(*spa) * 3;
1251 /* mem-region14 (spa/dcr4, dimm4) */
1252 memdev = nfit_buf + offset;
1253 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
1254 memdev->header.length = sizeof(*memdev);
1255 memdev->device_handle = handle[4];
1256 memdev->physical_id = 4;
1257 memdev->region_id = 0;
1258 memdev->range_index = 10+1;
Dan Williams3b873562016-02-01 17:45:54 -08001259 memdev->region_index = 8+1;
Vishal Verma20985162015-10-27 16:58:27 -06001260 memdev->region_size = 0;
1261 memdev->region_offset = 0;
1262 memdev->address = 0;
1263 memdev->interleave_index = 0;
1264 memdev->interleave_ways = 1;
1265
1266 /* mem-region15 (spa0, dimm4) */
1267 memdev = nfit_buf + offset +
1268 sizeof(struct acpi_nfit_memory_map);
1269 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
1270 memdev->header.length = sizeof(*memdev);
1271 memdev->device_handle = handle[4];
1272 memdev->physical_id = 4;
1273 memdev->region_id = 0;
1274 memdev->range_index = 11+1;
Dan Williams3b873562016-02-01 17:45:54 -08001275 memdev->region_index = 9+1;
Vishal Verma20985162015-10-27 16:58:27 -06001276 memdev->region_size = SPA0_SIZE;
1277 memdev->region_offset = t->spa_set_dma[2];
1278 memdev->address = 0;
1279 memdev->interleave_index = 0;
1280 memdev->interleave_ways = 1;
1281
Dan Williams3b873562016-02-01 17:45:54 -08001282 /* mem-region16 (spa/bdw4, dimm4) */
Vishal Verma20985162015-10-27 16:58:27 -06001283 memdev = nfit_buf + offset +
1284 sizeof(struct acpi_nfit_memory_map) * 2;
1285 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
1286 memdev->header.length = sizeof(*memdev);
1287 memdev->device_handle = handle[4];
1288 memdev->physical_id = 4;
1289 memdev->region_id = 0;
1290 memdev->range_index = 12+1;
Dan Williams3b873562016-02-01 17:45:54 -08001291 memdev->region_index = 8+1;
Vishal Verma20985162015-10-27 16:58:27 -06001292 memdev->region_size = 0;
1293 memdev->region_offset = 0;
1294 memdev->address = 0;
1295 memdev->interleave_index = 0;
1296 memdev->interleave_ways = 1;
1297
1298 offset = offset + sizeof(struct acpi_nfit_memory_map) * 3;
1299 /* flush3 (dimm4) */
1300 flush = nfit_buf + offset;
1301 flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
Dan Williams85d3fa02016-06-02 16:27:21 -07001302 flush->header.length = flush_hint_size;
Vishal Verma20985162015-10-27 16:58:27 -06001303 flush->device_handle = handle[4];
Dan Williams85d3fa02016-06-02 16:27:21 -07001304 flush->hint_count = NUM_HINTS;
1305 for (i = 0; i < NUM_HINTS; i++)
1306 flush->hint_address[i] = t->flush_dma[4]
1307 + i * sizeof(u64);
Vishal Verma20985162015-10-27 16:58:27 -06001308 }
1309
Dan Williamsf471f1a2016-02-20 15:12:47 -08001310 post_ars_status(&t->ars_state, t->spa_set_dma[0], SPA0_SIZE);
1311
Dan Williams6bc75612015-06-17 17:23:32 -04001312 acpi_desc = &t->acpi_desc;
Dan Williamse3654ec2016-04-28 16:17:07 -07001313 set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
1314 set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
1315 set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
Dan Williams1f716d02016-05-18 10:06:59 -07001316 set_bit(ND_CMD_SMART, &acpi_desc->dimm_cmd_force_en);
Dan Williamse3654ec2016-04-28 16:17:07 -07001317 set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
1318 set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
1319 set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
1320 set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
Dan Williams1f716d02016-05-18 10:06:59 -07001321 set_bit(ND_CMD_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
Dan Williams6bc75612015-06-17 17:23:32 -04001322}
1323
1324static void nfit_test1_setup(struct nfit_test *t)
1325{
Linda Knippers6b577c92015-11-20 19:05:49 -05001326 size_t offset;
Dan Williams6bc75612015-06-17 17:23:32 -04001327 void *nfit_buf = t->nfit_buf;
1328 struct acpi_nfit_memory_map *memdev;
1329 struct acpi_nfit_control_region *dcr;
1330 struct acpi_nfit_system_address *spa;
Dan Williamsd26f73f2015-12-30 15:01:19 -08001331 struct acpi_nfit_desc *acpi_desc;
Dan Williams6bc75612015-06-17 17:23:32 -04001332
Linda Knippers6b577c92015-11-20 19:05:49 -05001333 offset = 0;
Dan Williams6bc75612015-06-17 17:23:32 -04001334 /* spa0 (flat range with no bdw aliasing) */
1335 spa = nfit_buf + offset;
1336 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
1337 spa->header.length = sizeof(*spa);
1338 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
1339 spa->range_index = 0+1;
1340 spa->address = t->spa_set_dma[0];
1341 spa->length = SPA2_SIZE;
1342
Dan Williams7bfe97c2016-07-14 21:47:00 -07001343 /* virtual cd region */
1344 spa = nfit_buf + sizeof(*spa);
1345 spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
1346 spa->header.length = sizeof(*spa);
1347 memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
1348 spa->range_index = 0;
1349 spa->address = t->spa_set_dma[1];
1350 spa->length = SPA_VCD_SIZE;
1351
1352 offset += sizeof(*spa) * 2;
Dan Williams6bc75612015-06-17 17:23:32 -04001353 /* mem-region0 (spa0, dimm0) */
1354 memdev = nfit_buf + offset;
1355 memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
1356 memdev->header.length = sizeof(*memdev);
1357 memdev->device_handle = 0;
1358 memdev->physical_id = 0;
1359 memdev->region_id = 0;
1360 memdev->range_index = 0+1;
1361 memdev->region_index = 0+1;
1362 memdev->region_size = SPA2_SIZE;
1363 memdev->region_offset = 0;
1364 memdev->address = 0;
1365 memdev->interleave_index = 0;
1366 memdev->interleave_ways = 1;
Dan Williams58138822015-06-23 20:08:34 -04001367 memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
1368 | ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
Dan Williamsf4295792015-11-10 15:50:33 -08001369 | ACPI_NFIT_MEM_NOT_ARMED;
Dan Williams6bc75612015-06-17 17:23:32 -04001370
1371 offset += sizeof(*memdev);
1372 /* dcr-descriptor0 */
1373 dcr = nfit_buf + offset;
1374 dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
Dan Williams3b873562016-02-01 17:45:54 -08001375 dcr->header.length = offsetof(struct acpi_nfit_control_region,
1376 window_size);
Dan Williams6bc75612015-06-17 17:23:32 -04001377 dcr->region_index = 0+1;
1378 dcr->vendor_id = 0xabcd;
1379 dcr->device_id = 0;
1380 dcr->revision_id = 1;
1381 dcr->serial_number = ~0;
Dan Williamsbe26f9a2016-02-01 17:48:42 -08001382 dcr->code = NFIT_FIC_BYTE;
Dan Williams6bc75612015-06-17 17:23:32 -04001383 dcr->windows = 0;
Dan Williamsd26f73f2015-12-30 15:01:19 -08001384
Dan Williamsf471f1a2016-02-20 15:12:47 -08001385 post_ars_status(&t->ars_state, t->spa_set_dma[0], SPA2_SIZE);
1386
Dan Williamsd26f73f2015-12-30 15:01:19 -08001387 acpi_desc = &t->acpi_desc;
Dan Williamse3654ec2016-04-28 16:17:07 -07001388 set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
1389 set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
1390 set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
1391 set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
Dan Williams6bc75612015-06-17 17:23:32 -04001392}
1393
1394static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
1395 void *iobuf, u64 len, int rw)
1396{
1397 struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
1398 struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
1399 struct nd_region *nd_region = &ndbr->nd_region;
1400 unsigned int lane;
1401
1402 lane = nd_region_acquire_lane(nd_region);
1403 if (rw)
Ross Zwisler67a3e8f2015-08-27 13:14:20 -06001404 memcpy(mmio->addr.base + dpa, iobuf, len);
1405 else {
1406 memcpy(iobuf, mmio->addr.base + dpa, len);
1407
1408 /* give us some some coverage of the mmio_flush_range() API */
1409 mmio_flush_range(mmio->addr.base + dpa, len);
1410 }
Dan Williams6bc75612015-06-17 17:23:32 -04001411 nd_region_release_lane(nd_region, lane);
1412
1413 return 0;
1414}
1415
1416static int nfit_test_probe(struct platform_device *pdev)
1417{
1418 struct nvdimm_bus_descriptor *nd_desc;
1419 struct acpi_nfit_desc *acpi_desc;
1420 struct device *dev = &pdev->dev;
1421 struct nfit_test *nfit_test;
1422 int rc;
1423
1424 nfit_test = to_nfit_test(&pdev->dev);
1425
1426 /* common alloc */
1427 if (nfit_test->num_dcr) {
1428 int num = nfit_test->num_dcr;
1429
1430 nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
1431 GFP_KERNEL);
1432 nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
1433 GFP_KERNEL);
Dan Williams9d27a872015-07-10 14:07:03 -04001434 nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
1435 GFP_KERNEL);
1436 nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
1437 GFP_KERNEL);
Dan Williams6bc75612015-06-17 17:23:32 -04001438 nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
1439 GFP_KERNEL);
1440 nfit_test->label_dma = devm_kcalloc(dev, num,
1441 sizeof(dma_addr_t), GFP_KERNEL);
1442 nfit_test->dcr = devm_kcalloc(dev, num,
1443 sizeof(struct nfit_test_dcr *), GFP_KERNEL);
1444 nfit_test->dcr_dma = devm_kcalloc(dev, num,
1445 sizeof(dma_addr_t), GFP_KERNEL);
1446 if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
1447 && nfit_test->label_dma && nfit_test->dcr
Dan Williams9d27a872015-07-10 14:07:03 -04001448 && nfit_test->dcr_dma && nfit_test->flush
1449 && nfit_test->flush_dma)
Dan Williams6bc75612015-06-17 17:23:32 -04001450 /* pass */;
1451 else
1452 return -ENOMEM;
1453 }
1454
1455 if (nfit_test->num_pm) {
1456 int num = nfit_test->num_pm;
1457
1458 nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
1459 GFP_KERNEL);
1460 nfit_test->spa_set_dma = devm_kcalloc(dev, num,
1461 sizeof(dma_addr_t), GFP_KERNEL);
1462 if (nfit_test->spa_set && nfit_test->spa_set_dma)
1463 /* pass */;
1464 else
1465 return -ENOMEM;
1466 }
1467
1468 /* per-nfit specific alloc */
1469 if (nfit_test->alloc(nfit_test))
1470 return -ENOMEM;
1471
1472 nfit_test->setup(nfit_test);
1473 acpi_desc = &nfit_test->acpi_desc;
Dan Williamsa61fe6f2016-02-19 12:29:32 -08001474 acpi_nfit_desc_init(acpi_desc, &pdev->dev);
Dan Williams6bc75612015-06-17 17:23:32 -04001475 acpi_desc->nfit = nfit_test->nfit_buf;
1476 acpi_desc->blk_do_io = nfit_test_blk_do_io;
1477 nd_desc = &acpi_desc->nd_desc;
Dan Williamsa61fe6f2016-02-19 12:29:32 -08001478 nd_desc->provider_name = NULL;
1479 nd_desc->ndctl = nfit_test_ctl;
Dan Williams6bc75612015-06-17 17:23:32 -04001480 acpi_desc->nvdimm_bus = nvdimm_bus_register(&pdev->dev, nd_desc);
1481 if (!acpi_desc->nvdimm_bus)
1482 return -ENXIO;
1483
Vishal Verma20985162015-10-27 16:58:27 -06001484 rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_size);
1485 if (rc) {
1486 nvdimm_bus_unregister(acpi_desc->nvdimm_bus);
1487 return rc;
1488 }
1489
1490 if (nfit_test->setup != nfit_test0_setup)
1491 return 0;
1492
1493 nfit_test->setup_hotplug = 1;
1494 nfit_test->setup(nfit_test);
1495
Dan Williams6bc75612015-06-17 17:23:32 -04001496 rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_size);
1497 if (rc) {
1498 nvdimm_bus_unregister(acpi_desc->nvdimm_bus);
1499 return rc;
1500 }
1501
1502 return 0;
1503}
1504
1505static int nfit_test_remove(struct platform_device *pdev)
1506{
1507 struct nfit_test *nfit_test = to_nfit_test(&pdev->dev);
1508 struct acpi_nfit_desc *acpi_desc = &nfit_test->acpi_desc;
1509
1510 nvdimm_bus_unregister(acpi_desc->nvdimm_bus);
1511
1512 return 0;
1513}
1514
1515static void nfit_test_release(struct device *dev)
1516{
1517 struct nfit_test *nfit_test = to_nfit_test(dev);
1518
1519 kfree(nfit_test);
1520}
1521
1522static const struct platform_device_id nfit_test_id[] = {
1523 { KBUILD_MODNAME },
1524 { },
1525};
1526
1527static struct platform_driver nfit_test_driver = {
1528 .probe = nfit_test_probe,
1529 .remove = nfit_test_remove,
1530 .driver = {
1531 .name = KBUILD_MODNAME,
1532 },
1533 .id_table = nfit_test_id,
1534};
1535
Dan Williams6bc75612015-06-17 17:23:32 -04001536static __init int nfit_test_init(void)
1537{
1538 int rc, i;
1539
1540 nfit_test_setup(nfit_test_lookup);
1541
1542 for (i = 0; i < NUM_NFITS; i++) {
1543 struct nfit_test *nfit_test;
1544 struct platform_device *pdev;
Dan Williams6bc75612015-06-17 17:23:32 -04001545
1546 nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
1547 if (!nfit_test) {
1548 rc = -ENOMEM;
1549 goto err_register;
1550 }
1551 INIT_LIST_HEAD(&nfit_test->resources);
1552 switch (i) {
1553 case 0:
1554 nfit_test->num_pm = NUM_PM;
1555 nfit_test->num_dcr = NUM_DCR;
1556 nfit_test->alloc = nfit_test0_alloc;
1557 nfit_test->setup = nfit_test0_setup;
1558 break;
1559 case 1:
1560 nfit_test->num_pm = 1;
1561 nfit_test->alloc = nfit_test1_alloc;
1562 nfit_test->setup = nfit_test1_setup;
1563 break;
1564 default:
1565 rc = -EINVAL;
1566 goto err_register;
1567 }
1568 pdev = &nfit_test->pdev;
1569 pdev->name = KBUILD_MODNAME;
1570 pdev->id = i;
1571 pdev->dev.release = nfit_test_release;
1572 rc = platform_device_register(pdev);
1573 if (rc) {
1574 put_device(&pdev->dev);
1575 goto err_register;
1576 }
1577
1578 rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1579 if (rc)
1580 goto err_register;
1581
1582 instances[i] = nfit_test;
Dan Williams6bc75612015-06-17 17:23:32 -04001583 }
1584
1585 rc = platform_driver_register(&nfit_test_driver);
1586 if (rc)
1587 goto err_register;
1588 return 0;
1589
1590 err_register:
1591 for (i = 0; i < NUM_NFITS; i++)
1592 if (instances[i])
1593 platform_device_unregister(&instances[i]->pdev);
1594 nfit_test_teardown();
1595 return rc;
1596}
1597
1598static __exit void nfit_test_exit(void)
1599{
1600 int i;
1601
1602 platform_driver_unregister(&nfit_test_driver);
1603 for (i = 0; i < NUM_NFITS; i++)
1604 platform_device_unregister(&instances[i]->pdev);
1605 nfit_test_teardown();
1606}
1607
1608module_init(nfit_test_init);
1609module_exit(nfit_test_exit);
1610MODULE_LICENSE("GPL v2");
1611MODULE_AUTHOR("Intel Corporation");