blob: 18475de074b27e15405baf703b119bf9be386c36 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Takashi Iwai5aba4f82008-01-07 15:16:37 +010052static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020070MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010073MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010074module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020075MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010078MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010079
Takashi Iwaidee1b662007-08-13 16:10:30 +020080#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020081/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Takashi Iwaidee1b662007-08-13 16:10:30 +020083/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070095 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020096 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010097 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010098 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +010099 "{Intel, ICH10},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100100 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100107 "{ATI, RV630},"
108 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100109 "{ATI, RV670},"
110 "{ATI, RV635},"
111 "{ATI, RV620},"
112 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200114 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200115 "{SiS, SIS966},"
116 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117MODULE_DESCRIPTION("Intel HDA driver");
118
119#define SFX "hda-intel: "
120
Takashi Iwaicb53c622007-08-10 17:21:45 +0200121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * registers
124 */
125#define ICH6_REG_GCAP 0x00
126#define ICH6_REG_VMIN 0x02
127#define ICH6_REG_VMAJ 0x03
128#define ICH6_REG_OUTPAY 0x04
129#define ICH6_REG_INPAY 0x06
130#define ICH6_REG_GCTL 0x08
131#define ICH6_REG_WAKEEN 0x0c
132#define ICH6_REG_STATESTS 0x0e
133#define ICH6_REG_GSTS 0x10
134#define ICH6_REG_INTCTL 0x20
135#define ICH6_REG_INTSTS 0x24
136#define ICH6_REG_WALCLK 0x30
137#define ICH6_REG_SYNC 0x34
138#define ICH6_REG_CORBLBASE 0x40
139#define ICH6_REG_CORBUBASE 0x44
140#define ICH6_REG_CORBWP 0x48
141#define ICH6_REG_CORBRP 0x4A
142#define ICH6_REG_CORBCTL 0x4c
143#define ICH6_REG_CORBSTS 0x4d
144#define ICH6_REG_CORBSIZE 0x4e
145
146#define ICH6_REG_RIRBLBASE 0x50
147#define ICH6_REG_RIRBUBASE 0x54
148#define ICH6_REG_RIRBWP 0x58
149#define ICH6_REG_RINTCNT 0x5a
150#define ICH6_REG_RIRBCTL 0x5c
151#define ICH6_REG_RIRBSTS 0x5d
152#define ICH6_REG_RIRBSIZE 0x5e
153
154#define ICH6_REG_IC 0x60
155#define ICH6_REG_IR 0x64
156#define ICH6_REG_IRS 0x68
157#define ICH6_IRS_VALID (1<<1)
158#define ICH6_IRS_BUSY (1<<0)
159
160#define ICH6_REG_DPLBASE 0x70
161#define ICH6_REG_DPUBASE 0x74
162#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
163
164/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
165enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
166
167/* stream register offsets from stream base */
168#define ICH6_REG_SD_CTL 0x00
169#define ICH6_REG_SD_STS 0x03
170#define ICH6_REG_SD_LPIB 0x04
171#define ICH6_REG_SD_CBL 0x08
172#define ICH6_REG_SD_LVI 0x0c
173#define ICH6_REG_SD_FIFOW 0x0e
174#define ICH6_REG_SD_FIFOSIZE 0x10
175#define ICH6_REG_SD_FORMAT 0x12
176#define ICH6_REG_SD_BDLPL 0x18
177#define ICH6_REG_SD_BDLPU 0x1c
178
179/* PCI space */
180#define ICH6_PCIREG_TCSEL 0x44
181
182/*
183 * other constants
184 */
185
186/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187/* ICH, ATI and VIA have 4 playback and 4 capture */
188#define ICH6_CAPTURE_INDEX 0
189#define ICH6_NUM_CAPTURE 4
190#define ICH6_PLAYBACK_INDEX 4
191#define ICH6_NUM_PLAYBACK 4
192
193/* ULI has 6 playback and 5 capture */
194#define ULI_CAPTURE_INDEX 0
195#define ULI_NUM_CAPTURE 5
196#define ULI_PLAYBACK_INDEX 5
197#define ULI_NUM_PLAYBACK 6
198
Felix Kuehling778b6e12006-05-17 11:22:21 +0200199/* ATI HDMI has 1 playback and 0 capture */
200#define ATIHDMI_CAPTURE_INDEX 0
201#define ATIHDMI_NUM_CAPTURE 0
202#define ATIHDMI_PLAYBACK_INDEX 0
203#define ATIHDMI_NUM_PLAYBACK 1
204
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205/* this number is statically defined for simplicity */
206#define MAX_AZX_DEV 16
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200209#define BDL_SIZE PAGE_ALIGN(8192)
210#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max buffer size - no h/w limit, you can increase as you like */
212#define AZX_MAX_BUF_SIZE (1024*1024*1024)
213/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100214#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216/* RIRB int mask: overrun[2], response[0] */
217#define RIRB_INT_RESPONSE 0x01
218#define RIRB_INT_OVERRUN 0x04
219#define RIRB_INT_MASK 0x05
220
221/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100222#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/* SD_CTL bits */
226#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
227#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
228#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
229#define SD_CTL_STREAM_TAG_SHIFT 20
230
231/* SD_CTL and SD_STS */
232#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
233#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
234#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200235#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
236 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238/* SD_STS */
239#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
240
241/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200242#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
243#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
244#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Matt41e2fce2005-07-04 17:49:55 +0200246/* GCTL unsolicited response enable bit */
247#define ICH6_GCTL_UREN (1<<8)
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249/* GCTL reset bit */
250#define ICH6_GCTL_RESET (1<<0)
251
252/* CORB/RIRB control, read/write pointer */
253#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
254#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
255#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
256/* below are so far hardcoded - should read registers in future */
257#define ICH6_MAX_CORB_ENTRIES 256
258#define ICH6_MAX_RIRB_ENTRIES 256
259
Takashi Iwaic74db862005-05-12 14:26:27 +0200260/* position fix mode */
261enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200262 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200263 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200264 POS_FIX_POSBUF,
265 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200266};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Frederick Lif5d40b32005-05-12 14:55:20 +0200268/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200269#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
270#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
271
Vinod Gda3fca22005-09-13 18:49:12 +0200272/* Defines for Nvidia HDA support */
273#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
274#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200275
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100276/* Defines for Intel SCH HDA snoop control */
277#define INTEL_SCH_HDA_DEVC 0x78
278#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
279
280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 */
283
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100284struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200285 u32 *bdl; /* virtual address of the BDL */
286 dma_addr_t bdl_addr; /* physical address of the BDL */
287 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Takashi Iwaid01ce992007-07-27 16:52:19 +0200289 unsigned int bufsize; /* size of the play buffer in bytes */
290 unsigned int fragsize; /* size of each period in bytes */
291 unsigned int frags; /* number for period in the play buffer */
292 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Takashi Iwaid01ce992007-07-27 16:52:19 +0200294 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Takashi Iwaid01ce992007-07-27 16:52:19 +0200296 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200299 struct snd_pcm_substream *substream; /* assigned substream,
300 * set in PCM open
301 */
302 unsigned int format_val; /* format value to be set in the
303 * controller and the codec
304 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 unsigned char stream_tag; /* assigned stream */
306 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100307 /* for sanity check of position buffer */
308 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Pavel Machek927fc862006-08-31 17:03:43 +0200310 unsigned int opened :1;
311 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312};
313
314/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100315struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 u32 *buf; /* CORB/RIRB buffer
317 * Each CORB entry is 4byte, RIRB is 8byte
318 */
319 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
320 /* for RIRB */
321 unsigned short rp, wp; /* read/write pointers */
322 int cmds; /* number of pending requests */
323 u32 res; /* last read value */
324};
325
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100326struct azx {
327 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 struct pci_dev *pci;
329
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200330 /* chip type specific */
331 int driver_type;
332 int playback_streams;
333 int playback_index_offset;
334 int capture_streams;
335 int capture_index_offset;
336 int num_streams;
337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 /* pci resources */
339 unsigned long addr;
340 void __iomem *remap_addr;
341 int irq;
342
343 /* locks */
344 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100345 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200347 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100348 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100351 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 /* HD codec */
354 unsigned short codec_mask;
355 struct hda_bus *bus;
356
357 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100358 struct azx_rb corb;
359 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 /* BDL, CORB/RIRB and position buffers */
362 struct snd_dma_buffer bdl;
363 struct snd_dma_buffer rb;
364 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200365
366 /* flags */
367 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200368 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200369 unsigned int initialized :1;
370 unsigned int single_cmd :1;
371 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200372 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200373
374 /* for debugging */
375 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376};
377
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200378/* driver types */
379enum {
380 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100381 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200382 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200383 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200384 AZX_DRIVER_VIA,
385 AZX_DRIVER_SIS,
386 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200387 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200388};
389
390static char *driver_short_names[] __devinitdata = {
391 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100392 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200393 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200394 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200395 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
396 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200397 [AZX_DRIVER_ULI] = "HDA ULI M5461",
398 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200399};
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401/*
402 * macros for easy use
403 */
404#define azx_writel(chip,reg,value) \
405 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
406#define azx_readl(chip,reg) \
407 readl((chip)->remap_addr + ICH6_REG_##reg)
408#define azx_writew(chip,reg,value) \
409 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
410#define azx_readw(chip,reg) \
411 readw((chip)->remap_addr + ICH6_REG_##reg)
412#define azx_writeb(chip,reg,value) \
413 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
414#define azx_readb(chip,reg) \
415 readb((chip)->remap_addr + ICH6_REG_##reg)
416
417#define azx_sd_writel(dev,reg,value) \
418 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_readl(dev,reg) \
420 readl((dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_writew(dev,reg,value) \
422 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
423#define azx_sd_readw(dev,reg) \
424 readw((dev)->sd_addr + ICH6_REG_##reg)
425#define azx_sd_writeb(dev,reg,value) \
426 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
427#define azx_sd_readb(dev,reg) \
428 readb((dev)->sd_addr + ICH6_REG_##reg)
429
430/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100431#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
433/* Get the upper 32bit of the given dma_addr_t
434 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
435 */
436#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
437
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200438static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440/*
441 * Interface for HD codec
442 */
443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444/*
445 * CORB / RIRB interface
446 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100447static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
449 int err;
450
451 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200452 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
453 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 PAGE_SIZE, &chip->rb);
455 if (err < 0) {
456 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
457 return err;
458 }
459 return 0;
460}
461
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100462static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
464 /* CORB set up */
465 chip->corb.addr = chip->rb.addr;
466 chip->corb.buf = (u32 *)chip->rb.area;
467 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
468 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
469
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200470 /* set the corb size to 256 entries (ULI requires explicitly) */
471 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 /* set the corb write pointer to 0 */
473 azx_writew(chip, CORBWP, 0);
474 /* reset the corb hw read pointer */
475 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
476 /* enable corb dma */
477 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
478
479 /* RIRB set up */
480 chip->rirb.addr = chip->rb.addr + 2048;
481 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
482 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
483 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
484
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200485 /* set the rirb size to 256 entries (ULI requires explicitly) */
486 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 /* reset the rirb hw write pointer */
488 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
489 /* set N=1, get RIRB response interrupt for new entry */
490 azx_writew(chip, RINTCNT, 1);
491 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 chip->rirb.rp = chip->rirb.cmds = 0;
494}
495
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100496static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497{
498 /* disable ringbuffer DMAs */
499 azx_writeb(chip, RIRBCTL, 0);
500 azx_writeb(chip, CORBCTL, 0);
501}
502
503/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200504static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100506 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509 /* add command to corb */
510 wp = azx_readb(chip, CORBWP);
511 wp++;
512 wp %= ICH6_MAX_CORB_ENTRIES;
513
514 spin_lock_irq(&chip->reg_lock);
515 chip->rirb.cmds++;
516 chip->corb.buf[wp] = cpu_to_le32(val);
517 azx_writel(chip, CORBWP, wp);
518 spin_unlock_irq(&chip->reg_lock);
519
520 return 0;
521}
522
523#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
524
525/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100526static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527{
528 unsigned int rp, wp;
529 u32 res, res_ex;
530
531 wp = azx_readb(chip, RIRBWP);
532 if (wp == chip->rirb.wp)
533 return;
534 chip->rirb.wp = wp;
535
536 while (chip->rirb.rp != wp) {
537 chip->rirb.rp++;
538 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
539
540 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
541 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
542 res = le32_to_cpu(chip->rirb.buf[rp]);
543 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
544 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
545 else if (chip->rirb.cmds) {
546 chip->rirb.cmds--;
547 chip->rirb.res = res;
548 }
549 }
550}
551
552/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100553static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100555 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200556 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200558 again:
559 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100560 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200561 if (chip->polling_mode) {
562 spin_lock_irq(&chip->reg_lock);
563 azx_update_rirb(chip);
564 spin_unlock_irq(&chip->reg_lock);
565 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200566 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200567 return chip->rirb.res; /* the last value */
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100568 if (time_after(jiffies, timeout))
569 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100570 if (codec->bus->needs_damn_long_delay)
571 msleep(2); /* temporary workaround */
572 else {
573 udelay(10);
574 cond_resched();
575 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100576 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200577
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200578 if (chip->msi) {
579 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200580 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200581 free_irq(chip->irq, chip);
582 chip->irq = -1;
583 pci_disable_msi(chip->pci);
584 chip->msi = 0;
585 if (azx_acquire_irq(chip, 1) < 0)
586 return -1;
587 goto again;
588 }
589
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200590 if (!chip->polling_mode) {
591 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200592 "switching to polling mode: last cmd=0x%08x\n",
593 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200594 chip->polling_mode = 1;
595 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200597
598 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200599 "switching to single_cmd mode: last cmd=0x%08x\n",
600 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200601 chip->rirb.rp = azx_readb(chip, RIRBWP);
602 chip->rirb.cmds = 0;
603 /* switch to single_cmd mode */
604 chip->single_cmd = 1;
605 azx_free_cmd_io(chip);
606 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609/*
610 * Use the single immediate command instead of CORB/RIRB for simplicity
611 *
612 * Note: according to Intel, this is not preferred use. The command was
613 * intended for the BIOS only, and may get confused with unsolicited
614 * responses. So, we shouldn't use it for normal operation from the
615 * driver.
616 * I left the codes, however, for debugging/testing purposes.
617 */
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200620static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100622 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 int timeout = 50;
624
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 while (timeout--) {
626 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200627 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200629 azx_writew(chip, IRS, azx_readw(chip, IRS) |
630 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200632 azx_writew(chip, IRS, azx_readw(chip, IRS) |
633 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 return 0;
635 }
636 udelay(1);
637 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100638 if (printk_ratelimit())
639 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
640 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return -EIO;
642}
643
644/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100645static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100647 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 int timeout = 50;
649
650 while (timeout--) {
651 /* check IRV busy bit */
652 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
653 return azx_readl(chip, IR);
654 udelay(1);
655 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100656 if (printk_ratelimit())
657 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
658 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 return (unsigned int)-1;
660}
661
Takashi Iwai111d3af2006-02-16 18:17:58 +0100662/*
663 * The below are the main callbacks from hda_codec.
664 *
665 * They are just the skeleton to call sub-callbacks according to the
666 * current setting of chip->single_cmd.
667 */
668
669/* send a command */
670static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
671 int direct, unsigned int verb,
672 unsigned int para)
673{
674 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200675 u32 val;
676
677 val = (u32)(codec->addr & 0x0f) << 28;
678 val |= (u32)direct << 27;
679 val |= (u32)nid << 20;
680 val |= verb << 8;
681 val |= para;
682 chip->last_cmd = val;
683
Takashi Iwai111d3af2006-02-16 18:17:58 +0100684 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200685 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100686 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200687 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100688}
689
690/* get a response */
691static unsigned int azx_get_response(struct hda_codec *codec)
692{
693 struct azx *chip = codec->bus->private_data;
694 if (chip->single_cmd)
695 return azx_single_get_response(codec);
696 else
697 return azx_rirb_get_response(codec);
698}
699
Takashi Iwaicb53c622007-08-10 17:21:45 +0200700#ifdef CONFIG_SND_HDA_POWER_SAVE
701static void azx_power_notify(struct hda_codec *codec);
702#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100705static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707 int count;
708
Danny Tholene8a7f132007-09-11 21:41:56 +0200709 /* clear STATESTS */
710 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 /* reset controller */
713 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
714
715 count = 50;
716 while (azx_readb(chip, GCTL) && --count)
717 msleep(1);
718
719 /* delay for >= 100us for codec PLL to settle per spec
720 * Rev 0.9 section 5.5.1
721 */
722 msleep(1);
723
724 /* Bring controller out of reset */
725 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
726
727 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200728 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 msleep(1);
730
Pavel Machek927fc862006-08-31 17:03:43 +0200731 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 msleep(1);
733
734 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200735 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 snd_printd("azx_reset: controller not ready!\n");
737 return -EBUSY;
738 }
739
Matt41e2fce2005-07-04 17:49:55 +0200740 /* Accept unsolicited responses */
741 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200744 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 chip->codec_mask = azx_readw(chip, STATESTS);
746 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
747 }
748
749 return 0;
750}
751
752
753/*
754 * Lowlevel interface
755 */
756
757/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100758static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759{
760 /* enable controller CIE and GIE */
761 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
762 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
763}
764
765/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100766static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767{
768 int i;
769
770 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200771 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100772 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 azx_sd_writeb(azx_dev, SD_CTL,
774 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
775 }
776
777 /* disable SIE for all streams */
778 azx_writeb(chip, INTCTL, 0);
779
780 /* disable controller CIE and GIE */
781 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
782 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
783}
784
785/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100786static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787{
788 int i;
789
790 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200791 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100792 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
794 }
795
796 /* clear STATESTS */
797 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
798
799 /* clear rirb status */
800 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
801
802 /* clear int status */
803 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
804}
805
806/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100807static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808{
809 /* enable SIE */
810 azx_writeb(chip, INTCTL,
811 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
812 /* set DMA start and interrupt mask */
813 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
814 SD_CTL_DMA_START | SD_INT_MASK);
815}
816
817/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100818static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 /* stop DMA */
821 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
822 ~(SD_CTL_DMA_START | SD_INT_MASK));
823 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
824 /* disable SIE */
825 azx_writeb(chip, INTCTL,
826 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
827}
828
829
830/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200831 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100833static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200835 if (chip->initialized)
836 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
838 /* reset controller */
839 azx_reset(chip);
840
841 /* initialize interrupts */
842 azx_int_clear(chip);
843 azx_int_enable(chip);
844
845 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200846 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100847 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200849 /* program the position buffer */
850 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
851 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200852
Takashi Iwaicb53c622007-08-10 17:21:45 +0200853 chip->initialized = 1;
854}
855
856/*
857 * initialize the PCI registers
858 */
859/* update bits in a PCI register byte */
860static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
861 unsigned char mask, unsigned char val)
862{
863 unsigned char data;
864
865 pci_read_config_byte(pci, reg, &data);
866 data &= ~mask;
867 data |= (val & mask);
868 pci_write_config_byte(pci, reg, data);
869}
870
871static void azx_init_pci(struct azx *chip)
872{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100873 unsigned short snoop;
874
Takashi Iwaicb53c622007-08-10 17:21:45 +0200875 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
876 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
877 * Ensuring these bits are 0 clears playback static on some HD Audio
878 * codecs
879 */
880 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
881
Vinod Gda3fca22005-09-13 18:49:12 +0200882 switch (chip->driver_type) {
883 case AZX_DRIVER_ATI:
884 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200885 update_pci_byte(chip->pci,
886 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
887 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200888 break;
889 case AZX_DRIVER_NVIDIA:
890 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200891 update_pci_byte(chip->pci,
892 NVIDIA_HDA_TRANSREG_ADDR,
893 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200894 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100895 case AZX_DRIVER_SCH:
896 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
897 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
898 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
899 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
900 pci_read_config_word(chip->pci,
901 INTEL_SCH_HDA_DEVC, &snoop);
902 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
903 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
904 ? "Failed" : "OK");
905 }
906 break;
907
Vinod Gda3fca22005-09-13 18:49:12 +0200908 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
910
911
912/*
913 * interrupt handler
914 */
David Howells7d12e782006-10-05 14:55:46 +0100915static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100917 struct azx *chip = dev_id;
918 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 u32 status;
920 int i;
921
922 spin_lock(&chip->reg_lock);
923
924 status = azx_readl(chip, INTSTS);
925 if (status == 0) {
926 spin_unlock(&chip->reg_lock);
927 return IRQ_NONE;
928 }
929
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200930 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 azx_dev = &chip->azx_dev[i];
932 if (status & azx_dev->sd_int_sta_mask) {
933 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
934 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100935 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 spin_unlock(&chip->reg_lock);
937 snd_pcm_period_elapsed(azx_dev->substream);
938 spin_lock(&chip->reg_lock);
939 }
940 }
941 }
942
943 /* clear rirb int */
944 status = azx_readb(chip, RIRBSTS);
945 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200946 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 azx_update_rirb(chip);
948 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
949 }
950
951#if 0
952 /* clear state status int */
953 if (azx_readb(chip, STATESTS) & 0x04)
954 azx_writeb(chip, STATESTS, 0x04);
955#endif
956 spin_unlock(&chip->reg_lock);
957
958 return IRQ_HANDLED;
959}
960
961
962/*
963 * set up BDL entries
964 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100965static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
967 u32 *bdl = azx_dev->bdl;
968 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
969 int idx;
970
971 /* reset BDL address */
972 azx_sd_writel(azx_dev, SD_BDLPL, 0);
973 azx_sd_writel(azx_dev, SD_BDLPU, 0);
974
975 /* program the initial BDL entries */
976 for (idx = 0; idx < azx_dev->frags; idx++) {
977 unsigned int off = idx << 2; /* 4 dword step */
978 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
979 /* program the address field of the BDL entry */
980 bdl[off] = cpu_to_le32((u32)addr);
981 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
982
983 /* program the size field of the BDL entry */
984 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
985
986 /* program the IOC to enable interrupt when buffer completes */
987 bdl[off+3] = cpu_to_le32(0x01);
988 }
989}
990
991/*
992 * set up the SD for streaming
993 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100994static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
996 unsigned char val;
997 int timeout;
998
999 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001000 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1001 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001003 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1004 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 udelay(3);
1006 timeout = 300;
1007 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1008 --timeout)
1009 ;
1010 val &= ~SD_CTL_STREAM_RESET;
1011 azx_sd_writeb(azx_dev, SD_CTL, val);
1012 udelay(3);
1013
1014 timeout = 300;
1015 /* waiting for hardware to report that the stream is out of reset */
1016 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1017 --timeout)
1018 ;
1019
1020 /* program the stream_tag */
1021 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001022 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1024
1025 /* program the length of samples in cyclic buffer */
1026 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1027
1028 /* program the stream format */
1029 /* this value needs to be the same as the one programmed */
1030 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1031
1032 /* program the stream LVI (last valid index) of the BDL */
1033 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1034
1035 /* program the BDL address */
1036 /* lower BDL address */
1037 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1038 /* upper BDL address */
1039 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1040
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001041 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001042 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1043 azx_writel(chip, DPLBASE,
1044 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001045
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001047 azx_sd_writel(azx_dev, SD_CTL,
1048 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
1050 return 0;
1051}
1052
1053
1054/*
1055 * Codec initialization
1056 */
1057
Takashi Iwaia9995a32007-03-12 21:30:46 +01001058static unsigned int azx_max_codecs[] __devinitdata = {
1059 [AZX_DRIVER_ICH] = 3,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001060 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001061 [AZX_DRIVER_ATI] = 4,
1062 [AZX_DRIVER_ATIHDMI] = 4,
1063 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1064 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1065 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1066 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1067};
1068
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001069static int __devinit azx_codec_create(struct azx *chip, const char *model,
1070 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
1072 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001073 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
1075 memset(&bus_temp, 0, sizeof(bus_temp));
1076 bus_temp.private_data = chip;
1077 bus_temp.modelname = model;
1078 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001079 bus_temp.ops.command = azx_send_cmd;
1080 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001081#ifdef CONFIG_SND_HDA_POWER_SAVE
1082 bus_temp.ops.pm_notify = azx_power_notify;
1083#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
Takashi Iwaid01ce992007-07-27 16:52:19 +02001085 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1086 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 return err;
1088
Takashi Iwaibccad142007-04-24 12:23:53 +02001089 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001090 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001091 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001092 struct hda_codec *codec;
1093 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 if (err < 0)
1095 continue;
1096 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001097 if (codec->afg)
1098 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 }
1100 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001101 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001102 /* probe additional slots if no codec is found */
1103 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001104 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001105 err = snd_hda_codec_new(chip->bus, c, NULL);
1106 if (err < 0)
1107 continue;
1108 codecs++;
1109 }
1110 }
1111 }
1112 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1114 return -ENXIO;
1115 }
1116
1117 return 0;
1118}
1119
1120
1121/*
1122 * PCM support
1123 */
1124
1125/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001126static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001128 int dev, i, nums;
1129 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1130 dev = chip->playback_index_offset;
1131 nums = chip->playback_streams;
1132 } else {
1133 dev = chip->capture_index_offset;
1134 nums = chip->capture_streams;
1135 }
1136 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001137 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 chip->azx_dev[dev].opened = 1;
1139 return &chip->azx_dev[dev];
1140 }
1141 return NULL;
1142}
1143
1144/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001145static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146{
1147 azx_dev->opened = 0;
1148}
1149
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001150static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001151 .info = (SNDRV_PCM_INFO_MMAP |
1152 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1154 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001155 /* No full-resume yet implemented */
1156 /* SNDRV_PCM_INFO_RESUME |*/
1157 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1159 .rates = SNDRV_PCM_RATE_48000,
1160 .rate_min = 48000,
1161 .rate_max = 48000,
1162 .channels_min = 2,
1163 .channels_max = 2,
1164 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1165 .period_bytes_min = 128,
1166 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1167 .periods_min = 2,
1168 .periods_max = AZX_MAX_FRAG,
1169 .fifo_size = 0,
1170};
1171
1172struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001173 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 struct hda_codec *codec;
1175 struct hda_pcm_stream *hinfo[2];
1176};
1177
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001178static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179{
1180 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1181 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001182 struct azx *chip = apcm->chip;
1183 struct azx_dev *azx_dev;
1184 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 unsigned long flags;
1186 int err;
1187
Ingo Molnar62932df2006-01-16 16:34:20 +01001188 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 azx_dev = azx_assign_device(chip, substream->stream);
1190 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001191 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 return -EBUSY;
1193 }
1194 runtime->hw = azx_pcm_hw;
1195 runtime->hw.channels_min = hinfo->channels_min;
1196 runtime->hw.channels_max = hinfo->channels_max;
1197 runtime->hw.formats = hinfo->formats;
1198 runtime->hw.rates = hinfo->rates;
1199 snd_pcm_limit_hw_rates(runtime);
1200 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001201 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1202 128);
1203 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1204 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001205 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001206 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1207 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001209 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001210 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 return err;
1212 }
1213 spin_lock_irqsave(&chip->reg_lock, flags);
1214 azx_dev->substream = substream;
1215 azx_dev->running = 0;
1216 spin_unlock_irqrestore(&chip->reg_lock, flags);
1217
1218 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001219 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 return 0;
1221}
1222
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001223static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224{
1225 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1226 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001227 struct azx *chip = apcm->chip;
1228 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 unsigned long flags;
1230
Ingo Molnar62932df2006-01-16 16:34:20 +01001231 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 spin_lock_irqsave(&chip->reg_lock, flags);
1233 azx_dev->substream = NULL;
1234 azx_dev->running = 0;
1235 spin_unlock_irqrestore(&chip->reg_lock, flags);
1236 azx_release_device(azx_dev);
1237 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001238 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001239 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 return 0;
1241}
1242
Takashi Iwaid01ce992007-07-27 16:52:19 +02001243static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1244 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001246 return snd_pcm_lib_malloc_pages(substream,
1247 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248}
1249
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001250static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251{
1252 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001253 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1255
1256 /* reset BDL address */
1257 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1258 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1259 azx_sd_writel(azx_dev, SD_CTL, 0);
1260
1261 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1262
1263 return snd_pcm_lib_free_pages(substream);
1264}
1265
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001266static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267{
1268 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001269 struct azx *chip = apcm->chip;
1270 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001272 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
1274 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1275 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1276 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1277 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1278 runtime->channels,
1279 runtime->format,
1280 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001281 if (!azx_dev->format_val) {
1282 snd_printk(KERN_ERR SFX
1283 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 runtime->rate, runtime->channels, runtime->format);
1285 return -EINVAL;
1286 }
1287
Takashi Iwaid01ce992007-07-27 16:52:19 +02001288 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1289 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1291 azx_setup_periods(azx_dev);
1292 azx_setup_controller(chip, azx_dev);
1293 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1294 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1295 else
1296 azx_dev->fifo_size = 0;
1297
1298 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1299 azx_dev->format_val, substream);
1300}
1301
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001302static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303{
1304 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001305 struct azx_dev *azx_dev = get_azx_dev(substream);
1306 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 int err = 0;
1308
1309 spin_lock(&chip->reg_lock);
1310 switch (cmd) {
1311 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1312 case SNDRV_PCM_TRIGGER_RESUME:
1313 case SNDRV_PCM_TRIGGER_START:
1314 azx_stream_start(chip, azx_dev);
1315 azx_dev->running = 1;
1316 break;
1317 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001318 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 case SNDRV_PCM_TRIGGER_STOP:
1320 azx_stream_stop(chip, azx_dev);
1321 azx_dev->running = 0;
1322 break;
1323 default:
1324 err = -EINVAL;
1325 }
1326 spin_unlock(&chip->reg_lock);
1327 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001328 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 cmd == SNDRV_PCM_TRIGGER_STOP) {
1330 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001331 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1332 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 ;
1334 }
1335 return err;
1336}
1337
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001338static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339{
Takashi Iwaic74db862005-05-12 14:26:27 +02001340 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001341 struct azx *chip = apcm->chip;
1342 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 unsigned int pos;
1344
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001345 if (chip->position_fix == POS_FIX_POSBUF ||
1346 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001347 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001348 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001349 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001350 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001351 printk(KERN_WARNING
1352 "hda-intel: Invalid position buffer, "
1353 "using LPIB read method instead.\n");
1354 chip->position_fix = POS_FIX_NONE;
1355 goto read_lpib;
1356 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001357 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001358 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001359 /* read LPIB */
1360 pos = azx_sd_readl(azx_dev, SD_LPIB);
1361 if (chip->position_fix == POS_FIX_FIFO)
1362 pos += azx_dev->fifo_size;
1363 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 if (pos >= azx_dev->bufsize)
1365 pos = 0;
1366 return bytes_to_frames(substream->runtime, pos);
1367}
1368
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001369static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 .open = azx_pcm_open,
1371 .close = azx_pcm_close,
1372 .ioctl = snd_pcm_lib_ioctl,
1373 .hw_params = azx_pcm_hw_params,
1374 .hw_free = azx_pcm_hw_free,
1375 .prepare = azx_pcm_prepare,
1376 .trigger = azx_pcm_trigger,
1377 .pointer = azx_pcm_pointer,
1378};
1379
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001380static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381{
1382 kfree(pcm->private_data);
1383}
1384
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001385static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001386 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387{
1388 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001389 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 struct azx_pcm *apcm;
1391
Takashi Iwaie08a0072006-09-07 17:52:14 +02001392 /* if no substreams are defined for both playback and capture,
1393 * it's just a placeholder. ignore it.
1394 */
1395 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1396 return 0;
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 snd_assert(cpcm->name, return -EINVAL);
1399
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001400 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001401 cpcm->stream[0].substreams,
1402 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 &pcm);
1404 if (err < 0)
1405 return err;
1406 strcpy(pcm->name, cpcm->name);
1407 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1408 if (apcm == NULL)
1409 return -ENOMEM;
1410 apcm->chip = chip;
1411 apcm->codec = codec;
1412 apcm->hinfo[0] = &cpcm->stream[0];
1413 apcm->hinfo[1] = &cpcm->stream[1];
1414 pcm->private_data = apcm;
1415 pcm->private_free = azx_pcm_free;
1416 if (cpcm->stream[0].substreams)
1417 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1418 if (cpcm->stream[1].substreams)
1419 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1420 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1421 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001422 1024 * 64, 1024 * 1024);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001423 chip->pcm[cpcm->device] = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 return 0;
1425}
1426
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001427static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001429 static const char *dev_name[HDA_PCM_NTYPES] = {
1430 "Audio", "SPDIF", "HDMI", "Modem"
1431 };
1432 /* starting device index for each PCM type */
1433 static int dev_idx[HDA_PCM_NTYPES] = {
1434 [HDA_PCM_TYPE_AUDIO] = 0,
1435 [HDA_PCM_TYPE_SPDIF] = 1,
1436 [HDA_PCM_TYPE_HDMI] = 3,
1437 [HDA_PCM_TYPE_MODEM] = 6
1438 };
1439 /* normal audio device indices; not linear to keep compatibility */
1440 static int audio_idx[4] = { 0, 2, 4, 5 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 struct hda_codec *codec;
1442 int c, err;
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001443 int num_devs[HDA_PCM_NTYPES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Takashi Iwaid01ce992007-07-27 16:52:19 +02001445 err = snd_hda_build_pcms(chip->bus);
1446 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 return err;
1448
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001449 /* create audio PCMs */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001450 memset(num_devs, 0, sizeof(num_devs));
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001451 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001453 struct hda_pcm *cpcm = &codec->pcm_info[c];
1454 int type = cpcm->pcm_type;
1455 switch (type) {
1456 case HDA_PCM_TYPE_AUDIO:
1457 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1458 snd_printk(KERN_WARNING
1459 "Too many audio devices\n");
1460 continue;
1461 }
1462 cpcm->device = audio_idx[num_devs[type]];
1463 break;
1464 case HDA_PCM_TYPE_SPDIF:
1465 case HDA_PCM_TYPE_HDMI:
1466 case HDA_PCM_TYPE_MODEM:
1467 if (num_devs[type]) {
1468 snd_printk(KERN_WARNING
1469 "%s already defined\n",
1470 dev_name[type]);
1471 continue;
1472 }
1473 cpcm->device = dev_idx[type];
1474 break;
1475 default:
1476 snd_printk(KERN_WARNING
1477 "Invalid PCM type %d\n", type);
1478 continue;
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001479 }
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001480 num_devs[type]++;
1481 err = create_codec_pcm(chip, codec, cpcm);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001482 if (err < 0)
1483 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 }
1485 }
1486 return 0;
1487}
1488
1489/*
1490 * mixer creation - all stuff is implemented in hda module
1491 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001492static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
1494 return snd_hda_build_controls(chip->bus);
1495}
1496
1497
1498/*
1499 * initialize SD streams
1500 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001501static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
1503 int i;
1504
1505 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001506 * assign the starting bdl address to each stream (device)
1507 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001509 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001511 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1513 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001514 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1516 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1517 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1518 azx_dev->sd_int_sta_mask = 1 << i;
1519 /* stream tag: must be non-zero and unique */
1520 azx_dev->index = i;
1521 azx_dev->stream_tag = i + 1;
1522 }
1523
1524 return 0;
1525}
1526
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001527static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1528{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001529 if (request_irq(chip->pci->irq, azx_interrupt,
1530 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001531 "HDA Intel", chip)) {
1532 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1533 "disabling device\n", chip->pci->irq);
1534 if (do_disconnect)
1535 snd_card_disconnect(chip->card);
1536 return -1;
1537 }
1538 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001539 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001540 return 0;
1541}
1542
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Takashi Iwaicb53c622007-08-10 17:21:45 +02001544static void azx_stop_chip(struct azx *chip)
1545{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001546 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001547 return;
1548
1549 /* disable interrupts */
1550 azx_int_disable(chip);
1551 azx_int_clear(chip);
1552
1553 /* disable CORB/RIRB */
1554 azx_free_cmd_io(chip);
1555
1556 /* disable position buffer */
1557 azx_writel(chip, DPLBASE, 0);
1558 azx_writel(chip, DPUBASE, 0);
1559
1560 chip->initialized = 0;
1561}
1562
1563#ifdef CONFIG_SND_HDA_POWER_SAVE
1564/* power-up/down the controller */
1565static void azx_power_notify(struct hda_codec *codec)
1566{
1567 struct azx *chip = codec->bus->private_data;
1568 struct hda_codec *c;
1569 int power_on = 0;
1570
1571 list_for_each_entry(c, &codec->bus->codec_list, list) {
1572 if (c->power_on) {
1573 power_on = 1;
1574 break;
1575 }
1576 }
1577 if (power_on)
1578 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001579 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001580 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001581}
1582#endif /* CONFIG_SND_HDA_POWER_SAVE */
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584#ifdef CONFIG_PM
1585/*
1586 * power management
1587 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001588static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589{
Takashi Iwai421a1252005-11-17 16:11:09 +01001590 struct snd_card *card = pci_get_drvdata(pci);
1591 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 int i;
1593
Takashi Iwai421a1252005-11-17 16:11:09 +01001594 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001595 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001596 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001597 if (chip->initialized)
1598 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001599 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001600 if (chip->irq >= 0) {
1601 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001602 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001603 chip->irq = -1;
1604 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001605 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001606 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001607 pci_disable_device(pci);
1608 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001609 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 return 0;
1611}
1612
Takashi Iwai421a1252005-11-17 16:11:09 +01001613static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614{
Takashi Iwai421a1252005-11-17 16:11:09 +01001615 struct snd_card *card = pci_get_drvdata(pci);
1616 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
Takashi Iwai30b35392006-10-11 18:52:53 +02001618 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001619 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001620 if (pci_enable_device(pci) < 0) {
1621 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1622 "disabling device\n");
1623 snd_card_disconnect(card);
1624 return -EIO;
1625 }
1626 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001627 if (chip->msi)
1628 if (pci_enable_msi(pci) < 0)
1629 chip->msi = 0;
1630 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001631 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001632 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001633
1634 if (snd_hda_codecs_inuse(chip->bus))
1635 azx_init_chip(chip);
1636
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001638 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 return 0;
1640}
1641#endif /* CONFIG_PM */
1642
1643
1644/*
1645 * destructor
1646 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001647static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001649 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001651 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001653 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 }
1655
Stephen Hemminger7376d012006-08-21 19:17:46 +02001656 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001657 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001659 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001660 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001661 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001662 if (chip->remap_addr)
1663 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
1665 if (chip->bdl.area)
1666 snd_dma_free_pages(&chip->bdl);
1667 if (chip->rb.area)
1668 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 if (chip->posbuf.area)
1670 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 pci_release_regions(chip->pci);
1672 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001673 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 kfree(chip);
1675
1676 return 0;
1677}
1678
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001679static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
1681 return azx_free(device->device_data);
1682}
1683
1684/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001685 * white/black-listing for position_fix
1686 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001687static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001688 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001689 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001690 {}
1691};
1692
1693static int __devinit check_position_fix(struct azx *chip, int fix)
1694{
1695 const struct snd_pci_quirk *q;
1696
1697 if (fix == POS_FIX_AUTO) {
1698 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1699 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001700 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001701 "hda_intel: position_fix set to %d "
1702 "for device %04x:%04x\n",
1703 q->value, q->subvendor, q->subdevice);
1704 return q->value;
1705 }
1706 }
1707 return fix;
1708}
1709
1710/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001711 * black-lists for probe_mask
1712 */
1713static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1714 /* Thinkpad often breaks the controller communication when accessing
1715 * to the non-working (or non-existing) modem codec slot.
1716 */
1717 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1718 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1719 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1720 {}
1721};
1722
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001723static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001724{
1725 const struct snd_pci_quirk *q;
1726
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001727 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001728 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1729 if (q) {
1730 printk(KERN_INFO
1731 "hda_intel: probe_mask set to 0x%x "
1732 "for device %04x:%04x\n",
1733 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001734 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001735 }
1736 }
1737}
1738
1739
1740/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 * constructor
1742 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001743static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001744 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001745 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001747 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001748 int err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001749 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001750 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 .dev_free = azx_dev_free,
1752 };
1753
1754 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001755
Pavel Machek927fc862006-08-31 17:03:43 +02001756 err = pci_enable_device(pci);
1757 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 return err;
1759
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001760 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001761 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1763 pci_disable_device(pci);
1764 return -ENOMEM;
1765 }
1766
1767 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001768 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 chip->card = card;
1770 chip->pci = pci;
1771 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001772 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001773 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001775 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1776 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001777
Takashi Iwai27346162006-01-12 18:28:44 +01001778 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001779
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001780#if BITS_PER_LONG != 64
1781 /* Fix up base address on ULI M5461 */
1782 if (chip->driver_type == AZX_DRIVER_ULI) {
1783 u16 tmp3;
1784 pci_read_config_word(pci, 0x40, &tmp3);
1785 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1786 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1787 }
1788#endif
1789
Pavel Machek927fc862006-08-31 17:03:43 +02001790 err = pci_request_regions(pci, "ICH HD audio");
1791 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 kfree(chip);
1793 pci_disable_device(pci);
1794 return err;
1795 }
1796
Pavel Machek927fc862006-08-31 17:03:43 +02001797 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1799 if (chip->remap_addr == NULL) {
1800 snd_printk(KERN_ERR SFX "ioremap error\n");
1801 err = -ENXIO;
1802 goto errout;
1803 }
1804
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001805 if (chip->msi)
1806 if (pci_enable_msi(pci) < 0)
1807 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001808
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001809 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 err = -EBUSY;
1811 goto errout;
1812 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
1814 pci_set_master(pci);
1815 synchronize_irq(chip->irq);
1816
Tobin Davisbcd72002008-01-15 11:23:55 +01001817 gcap = azx_readw(chip, GCAP);
1818 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1819
1820 if (gcap) {
1821 /* read number of streams from GCAP register instead of using
1822 * hardcoded value
1823 */
1824 chip->playback_streams = (gcap & (0xF << 12)) >> 12;
1825 chip->capture_streams = (gcap & (0xF << 8)) >> 8;
Takashi Iwaic6cd7d72008-02-22 18:47:12 +01001826 chip->playback_index_offset = chip->capture_streams;
Tobin Davisbcd72002008-01-15 11:23:55 +01001827 chip->capture_index_offset = 0;
1828 } else {
1829 /* gcap didn't give any info, switching to old method */
1830
1831 switch (chip->driver_type) {
1832 case AZX_DRIVER_ULI:
1833 chip->playback_streams = ULI_NUM_PLAYBACK;
1834 chip->capture_streams = ULI_NUM_CAPTURE;
1835 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1836 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1837 break;
1838 case AZX_DRIVER_ATIHDMI:
1839 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1840 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1841 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1842 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1843 break;
1844 default:
1845 chip->playback_streams = ICH6_NUM_PLAYBACK;
1846 chip->capture_streams = ICH6_NUM_CAPTURE;
1847 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1848 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1849 break;
1850 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001851 }
1852 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001853 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1854 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001855 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001856 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1857 goto errout;
1858 }
1859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001861 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1862 snd_dma_pci_data(chip->pci),
1863 BDL_SIZE, &chip->bdl);
1864 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1866 goto errout;
1867 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001868 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001869 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1870 snd_dma_pci_data(chip->pci),
1871 chip->num_streams * 8, &chip->posbuf);
1872 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001873 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1874 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001877 if (!chip->single_cmd) {
1878 err = azx_alloc_cmd_io(chip);
1879 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001880 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
1883 /* initialize streams */
1884 azx_init_stream(chip);
1885
1886 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001887 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 azx_init_chip(chip);
1889
1890 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001891 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 snd_printk(KERN_ERR SFX "no codecs found!\n");
1893 err = -ENODEV;
1894 goto errout;
1895 }
1896
Takashi Iwaid01ce992007-07-27 16:52:19 +02001897 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1898 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1900 goto errout;
1901 }
1902
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001903 strcpy(card->driver, "HDA-Intel");
1904 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001905 sprintf(card->longname, "%s at 0x%lx irq %i",
1906 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 *rchip = chip;
1909 return 0;
1910
1911 errout:
1912 azx_free(chip);
1913 return err;
1914}
1915
Takashi Iwaicb53c622007-08-10 17:21:45 +02001916static void power_down_all_codecs(struct azx *chip)
1917{
1918#ifdef CONFIG_SND_HDA_POWER_SAVE
1919 /* The codecs were powered up in snd_hda_codec_new().
1920 * Now all initialization done, so turn them down if possible
1921 */
1922 struct hda_codec *codec;
1923 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1924 snd_hda_power_down(codec);
1925 }
1926#endif
1927}
1928
Takashi Iwaid01ce992007-07-27 16:52:19 +02001929static int __devinit azx_probe(struct pci_dev *pci,
1930 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001932 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001933 struct snd_card *card;
1934 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001935 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001937 if (dev >= SNDRV_CARDS)
1938 return -ENODEV;
1939 if (!enable[dev]) {
1940 dev++;
1941 return -ENOENT;
1942 }
1943
1944 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001945 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 snd_printk(KERN_ERR SFX "Error creating card!\n");
1947 return -ENOMEM;
1948 }
1949
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001950 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02001951 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 snd_card_free(card);
1953 return err;
1954 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001955 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001958 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001959 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 snd_card_free(card);
1961 return err;
1962 }
1963
1964 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001965 err = azx_pcm_create(chip);
1966 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 snd_card_free(card);
1968 return err;
1969 }
1970
1971 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001972 err = azx_mixer_create(chip);
1973 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 snd_card_free(card);
1975 return err;
1976 }
1977
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 snd_card_set_dev(card, &pci->dev);
1979
Takashi Iwaid01ce992007-07-27 16:52:19 +02001980 err = snd_card_register(card);
1981 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 snd_card_free(card);
1983 return err;
1984 }
1985
1986 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001987 chip->running = 1;
1988 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01001990 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 return err;
1992}
1993
1994static void __devexit azx_remove(struct pci_dev *pci)
1995{
1996 snd_card_free(pci_get_drvdata(pci));
1997 pci_set_drvdata(pci, NULL);
1998}
1999
2000/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002001static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002002 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
2003 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
2004 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01002005 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01002006 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
2007 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Jason Gastonc34f5a02008-01-29 12:38:49 +01002008 { 0x8086, 0x3a3e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
2009 { 0x8086, 0x3a6e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
Tobin Davis4979bca2008-01-30 08:13:55 +01002010 { 0x8086, 0x811b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SCH }, /* SCH*/
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002011 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02002012 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02002013 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02002014 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01002015 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02002016 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01002017 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
2018 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01002019 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
2020 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
2021 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
2022 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002023 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
2024 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
2025 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01002026 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
2027 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
2028 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2029 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2030 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2031 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2032 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
2033 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02002034 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2035 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2036 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2037 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2038 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2039 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02002040 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2041 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2042 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2043 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 { 0, }
2045};
2046MODULE_DEVICE_TABLE(pci, azx_ids);
2047
2048/* pci_driver definition */
2049static struct pci_driver driver = {
2050 .name = "HDA Intel",
2051 .id_table = azx_ids,
2052 .probe = azx_probe,
2053 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002054#ifdef CONFIG_PM
2055 .suspend = azx_suspend,
2056 .resume = azx_resume,
2057#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058};
2059
2060static int __init alsa_card_azx_init(void)
2061{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002062 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063}
2064
2065static void __exit alsa_card_azx_exit(void)
2066{
2067 pci_unregister_driver(&driver);
2068}
2069
2070module_init(alsa_card_azx_init)
2071module_exit(alsa_card_azx_exit)