blob: f8552559db7f5c1962c892e12c92f790c5eb98c5 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * sata_svw.c - ServerWorks / Apple K2 SATA
4 *
5 * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
6 * Jeff Garzik <jgarzik@pobox.com>
7 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * on emails.
9 *
10 * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
11 *
12 * Bits from Jeff Garzik, Copyright RedHat, Inc.
13 *
14 * This driver probably works with non-Apple versions of the
15 * Broadcom chipset...
16 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040017 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030018 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040019 *
20 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/blkdev.h>
27#include <linux/delay.h>
28#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050029#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <scsi/scsi_host.h>
Anantha Subramanyam931506d2008-02-28 15:58:35 -080031#include <scsi/scsi_cmnd.h>
32#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/libata.h>
Kevin Haod610f502015-03-12 20:32:42 +080034#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#define DRV_NAME "sata_svw"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040037#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Jeff Garzik55cca652006-03-21 22:14:17 -050039enum {
Tejun Heo4447d352007-04-17 23:44:08 +090040 /* ap->flags bits */
41 K2_FLAG_SATA_8_PORTS = (1 << 24),
42 K2_FLAG_NO_ATAPI_DMA = (1 << 25),
Anantha Subramanyam931506d2008-02-28 15:58:35 -080043 K2_FLAG_BAR_POS_3 = (1 << 26),
Jeff Garzikc10340a2006-12-14 17:04:33 -050044
Jeff Garzik55cca652006-03-21 22:14:17 -050045 /* Taskfile registers offsets */
46 K2_SATA_TF_CMD_OFFSET = 0x00,
47 K2_SATA_TF_DATA_OFFSET = 0x00,
48 K2_SATA_TF_ERROR_OFFSET = 0x04,
49 K2_SATA_TF_NSECT_OFFSET = 0x08,
50 K2_SATA_TF_LBAL_OFFSET = 0x0c,
51 K2_SATA_TF_LBAM_OFFSET = 0x10,
52 K2_SATA_TF_LBAH_OFFSET = 0x14,
53 K2_SATA_TF_DEVICE_OFFSET = 0x18,
54 K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
55 K2_SATA_TF_CTL_OFFSET = 0x20,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Jeff Garzik55cca652006-03-21 22:14:17 -050057 /* DMA base */
58 K2_SATA_DMA_CMD_OFFSET = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jeff Garzik55cca652006-03-21 22:14:17 -050060 /* SCRs base */
61 K2_SATA_SCR_STATUS_OFFSET = 0x40,
62 K2_SATA_SCR_ERROR_OFFSET = 0x44,
63 K2_SATA_SCR_CONTROL_OFFSET = 0x48,
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik55cca652006-03-21 22:14:17 -050065 /* Others */
66 K2_SATA_SICR1_OFFSET = 0x80,
67 K2_SATA_SICR2_OFFSET = 0x84,
68 K2_SATA_SIM_OFFSET = 0x88,
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Jeff Garzik55cca652006-03-21 22:14:17 -050070 /* Port stride */
71 K2_SATA_PORT_OFFSET = 0x100,
Jeff Garzikc10340a2006-12-14 17:04:33 -050072
Anantha Subramanyam931506d2008-02-28 15:58:35 -080073 chip_svw4 = 0,
74 chip_svw8 = 1,
75 chip_svw42 = 2, /* bar 3 */
76 chip_svw43 = 3, /* bar 5 */
Jeff Garzikc10340a2006-12-14 17:04:33 -050077};
78
Jeff Garzikac19bff2005-10-29 13:58:21 -040079static u8 k2_stat_check_status(struct ata_port *ap);
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Jeff Garzikc10340a2006-12-14 17:04:33 -050082static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
83{
Anantha Subramanyam931506d2008-02-28 15:58:35 -080084 u8 cmnd = qc->scsicmd->cmnd[0];
85
Jeff Garzikc10340a2006-12-14 17:04:33 -050086 if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
87 return -1; /* ATAPI DMA not supported */
Anantha Subramanyam931506d2008-02-28 15:58:35 -080088 else {
89 switch (cmnd) {
90 case READ_10:
91 case READ_12:
92 case READ_16:
93 case WRITE_10:
94 case WRITE_12:
95 case WRITE_16:
96 return 0;
Jeff Garzikc10340a2006-12-14 17:04:33 -050097
Anantha Subramanyam931506d2008-02-28 15:58:35 -080098 default:
99 return -1;
100 }
101
102 }
Jeff Garzikc10340a2006-12-14 17:04:33 -0500103}
104
Tejun Heo82ef04f2008-07-31 17:02:40 +0900105static int k2_sata_scr_read(struct ata_link *link,
106 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107{
108 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900109 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900110 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900111 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112}
113
114
Tejun Heo82ef04f2008-07-31 17:02:40 +0900115static int k2_sata_scr_write(struct ata_link *link,
116 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
118 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900119 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900120 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900121 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
David Milburnb03e66a2012-10-29 18:00:22 -0500124static int k2_sata_softreset(struct ata_link *link,
125 unsigned int *class, unsigned long deadline)
126{
127 u8 dmactl;
128 void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
129
130 dmactl = readb(mmio + ATA_DMA_CMD);
131
132 /* Clear the start bit */
133 if (dmactl & ATA_DMA_START) {
134 dmactl &= ~ATA_DMA_START;
135 writeb(dmactl, mmio + ATA_DMA_CMD);
136 }
137
138 return ata_sff_softreset(link, class, deadline);
139}
140
141static int k2_sata_hardreset(struct ata_link *link,
142 unsigned int *class, unsigned long deadline)
143{
144 u8 dmactl;
145 void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
146
147 dmactl = readb(mmio + ATA_DMA_CMD);
148
149 /* Clear the start bit */
150 if (dmactl & ATA_DMA_START) {
151 dmactl &= ~ATA_DMA_START;
152 writeb(dmactl, mmio + ATA_DMA_CMD);
153 }
154
155 return sata_sff_hardreset(link, class, deadline);
156}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Jeff Garzik057ace52005-10-22 14:27:05 -0400158static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159{
160 struct ata_ioports *ioaddr = &ap->ioaddr;
161 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
162
163 if (tf->ctl != ap->last_ctl) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900164 writeb(tf->ctl, ioaddr->ctl_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 ap->last_ctl = tf->ctl;
166 ata_wait_idle(ap);
167 }
168 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500169 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900170 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500171 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900172 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500173 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900174 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500175 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900176 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500177 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900178 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900180 writew(tf->feature, ioaddr->feature_addr);
181 writew(tf->nsect, ioaddr->nsect_addr);
182 writew(tf->lbal, ioaddr->lbal_addr);
183 writew(tf->lbam, ioaddr->lbam_addr);
184 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 }
186
187 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900188 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
190 ata_wait_idle(ap);
191}
192
193
194static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
195{
196 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400197 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
Jeff Garzikac19bff2005-10-29 13:58:21 -0400199 tf->command = k2_stat_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900200 tf->device = readw(ioaddr->device_addr);
201 feature = readw(ioaddr->error_addr);
202 nsect = readw(ioaddr->nsect_addr);
203 lbal = readw(ioaddr->lbal_addr);
204 lbam = readw(ioaddr->lbam_addr);
205 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400206
207 tf->feature = feature;
208 tf->nsect = nsect;
209 tf->lbal = lbal;
210 tf->lbam = lbam;
211 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400214 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 tf->hob_nsect = nsect >> 8;
216 tf->hob_lbal = lbal >> 8;
217 tf->hob_lbam = lbam >> 8;
218 tf->hob_lbah = lbah >> 8;
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400219 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
222/**
223 * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
224 * @qc: Info associated with this ATA transaction.
225 *
226 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400227 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 */
229
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400230static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231{
232 struct ata_port *ap = qc->ap;
233 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
234 u8 dmactl;
Jeff Garzik59f99882007-05-28 07:07:20 -0400235 void __iomem *mmio = ap->ioaddr.bmdma_addr;
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 /* load PRD table addr. */
238 mb(); /* make sure PRD table writes are visible to controller */
Tejun Heof60d7012010-05-10 21:41:41 +0200239 writel(ap->bmdma_prd_dma, mmio + ATA_DMA_TABLE_OFS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
241 /* specify data direction, triple-check start bit is clear */
242 dmactl = readb(mmio + ATA_DMA_CMD);
243 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
244 if (!rw)
245 dmactl |= ATA_DMA_WR;
246 writeb(dmactl, mmio + ATA_DMA_CMD);
247
248 /* issue r/w command if this is not a ATA DMA command*/
249 if (qc->tf.protocol != ATA_PROT_DMA)
Tejun Heo5682ed32008-04-07 22:47:16 +0900250 ap->ops->sff_exec_command(ap, &qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
253/**
254 * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
255 * @qc: Info associated with this ATA transaction.
256 *
257 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400258 * spin_lock_irqsave(host lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
260
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400261static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
263 struct ata_port *ap = qc->ap;
Jeff Garzik59f99882007-05-28 07:07:20 -0400264 void __iomem *mmio = ap->ioaddr.bmdma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 u8 dmactl;
266
267 /* start host DMA transaction */
268 dmactl = readb(mmio + ATA_DMA_CMD);
269 writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
Pavel Machekec6add92008-06-23 11:01:31 +0200270 /* This works around possible data corruption.
271
272 On certain SATA controllers that can be seen when the r/w
273 command is given to the controller before the host DMA is
274 started.
275
276 On a Read command, the controller would initiate the
277 command to the drive even before it sees the DMA
278 start. When there are very fast drives connected to the
279 controller, or when the data request hits in the drive
280 cache, there is the possibility that the drive returns a
281 part or all of the requested data to the controller before
282 the DMA start is issued. In this case, the controller
283 would become confused as to what to do with the data. In
284 the worst case when all the data is returned back to the
285 controller, the controller could hang. In other cases it
286 could return partial data returning in data
287 corruption. This problem has been seen in PPC systems and
288 can also appear on an system with very fast disks, where
289 the SATA controller is sitting behind a number of bridges,
290 and hence there is significant latency between the r/w
291 command and the start command. */
292 /* issue r/w command if the access is to ATA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (qc->tf.protocol == ATA_PROT_DMA)
Tejun Heo5682ed32008-04-07 22:47:16 +0900294 ap->ops->sff_exec_command(ap, &qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
296
Jeff Garzik8a60a072005-07-31 13:13:24 -0400297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298static u8 k2_stat_check_status(struct ata_port *ap)
299{
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400300 return readl(ap->ioaddr.status_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301}
302
Al Viro3f025672013-03-31 12:46:43 -0400303static int k2_sata_show_info(struct seq_file *m, struct Scsi_Host *shost)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
305 struct ata_port *ap;
306 struct device_node *np;
Al Viro3f025672013-03-31 12:46:43 -0400307 int index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309 /* Find the ata_port */
Jeff Garzik35bb94b2006-04-11 13:12:34 -0400310 ap = ata_shost_to_port(shost);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 if (ap == NULL)
312 return 0;
313
314 /* Find the OF node for the PCI device proper */
Jeff Garzikcca39742006-08-24 03:19:22 -0400315 np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (np == NULL)
317 return 0;
318
319 /* Match it to a port node */
Jeff Garzikcca39742006-08-24 03:19:22 -0400320 index = (ap == ap->host->ports[0]) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 for (np = np->child; np != NULL; np = np->sibling) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +1000322 const u32 *reg = of_get_property(np, "reg", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if (!reg)
324 continue;
Al Viro3f025672013-03-31 12:46:43 -0400325 if (index == *reg) {
Rob Herringcf8984b2017-07-18 16:42:48 -0500326 seq_printf(m, "devspec: %pOF\n", np);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 break;
Al Viro3f025672013-03-31 12:46:43 -0400328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
Al Viro3f025672013-03-31 12:46:43 -0400330 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Jeff Garzik193515d2005-11-07 00:59:37 -0500333static struct scsi_host_template k2_sata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900334 ATA_BMDMA_SHT(DRV_NAME),
Al Viro3f025672013-03-31 12:46:43 -0400335 .show_info = k2_sata_show_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336};
337
338
Tejun Heo029cfd62008-03-25 12:22:49 +0900339static struct ata_port_operations k2_sata_ops = {
340 .inherits = &ata_bmdma_port_ops,
David Milburnb03e66a2012-10-29 18:00:22 -0500341 .softreset = k2_sata_softreset,
342 .hardreset = k2_sata_hardreset,
Tejun Heo5682ed32008-04-07 22:47:16 +0900343 .sff_tf_load = k2_sata_tf_load,
344 .sff_tf_read = k2_sata_tf_read,
345 .sff_check_status = k2_stat_check_status,
Jeff Garzikc10340a2006-12-14 17:04:33 -0500346 .check_atapi_dma = k2_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 .bmdma_setup = k2_bmdma_setup_mmio,
348 .bmdma_start = k2_bmdma_start_mmio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 .scr_read = k2_sata_scr_read,
350 .scr_write = k2_sata_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351};
352
Tejun Heo4447d352007-04-17 23:44:08 +0900353static const struct ata_port_info k2_port_info[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800354 /* chip_svw4 */
Tejun Heo4447d352007-04-17 23:44:08 +0900355 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300356 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100357 .pio_mask = ATA_PIO4,
358 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400359 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900360 .port_ops = &k2_sata_ops,
361 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800362 /* chip_svw8 */
Tejun Heo4447d352007-04-17 23:44:08 +0900363 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300364 .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA |
365 K2_FLAG_SATA_8_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100366 .pio_mask = ATA_PIO4,
367 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400368 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900369 .port_ops = &k2_sata_ops,
370 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800371 /* chip_svw42 */
372 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300373 .flags = ATA_FLAG_SATA | K2_FLAG_BAR_POS_3,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100374 .pio_mask = ATA_PIO4,
375 .mwdma_mask = ATA_MWDMA2,
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800376 .udma_mask = ATA_UDMA6,
377 .port_ops = &k2_sata_ops,
378 },
379 /* chip_svw43 */
380 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300381 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100382 .pio_mask = ATA_PIO4,
383 .mwdma_mask = ATA_MWDMA2,
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800384 .udma_mask = ATA_UDMA6,
385 .port_ops = &k2_sata_ops,
386 },
Tejun Heo4447d352007-04-17 23:44:08 +0900387};
388
Tejun Heo0d5ff562007-02-01 15:06:36 +0900389static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
391 port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
392 port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
393 port->feature_addr =
394 port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
395 port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
396 port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
397 port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
398 port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
399 port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
400 port->command_addr =
401 port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
402 port->altstatus_addr =
403 port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
404 port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
405 port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
406}
407
408
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400409static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410{
Tejun Heo4447d352007-04-17 23:44:08 +0900411 const struct ata_port_info *ppi[] =
412 { &k2_port_info[ent->driver_data], NULL };
413 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400414 void __iomem *mmio_base;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800415 int n_ports, i, rc, bar_pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Joe Perches06296a12011-04-15 15:52:00 -0700417 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Tejun Heo4447d352007-04-17 23:44:08 +0900419 /* allocate host */
420 n_ports = 4;
421 if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
422 n_ports = 8;
423
424 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
425 if (!host)
426 return -ENOMEM;
427
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800428 bar_pos = 5;
429 if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
430 bar_pos = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 /*
432 * If this driver happens to only be useful on Apple's K2, then
433 * we should check that here as it has a normal Serverworks ID
434 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900435 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 if (rc)
437 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 /*
440 * Check if we have resources mapped at all (second function may
441 * have been disabled by firmware)
442 */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800443 if (pci_resource_len(pdev, bar_pos) == 0) {
444 /* In IDE mode we need to pin the device to ensure that
445 pcim_release does not clear the busmaster bit in config
446 space, clearing causes busmaster DMA to fail on
447 ports 3 & 4 */
448 pcim_pin_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 return -ENODEV;
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800450 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Tejun Heo0d5ff562007-02-01 15:06:36 +0900452 /* Request and iomap PCI regions */
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800453 rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900454 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900455 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900456 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900457 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900458 host->iomap = pcim_iomap_table(pdev);
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800459 mmio_base = host->iomap[bar_pos];
Tejun Heo4447d352007-04-17 23:44:08 +0900460
461 /* different controllers have different number of ports - currently 4 or 8 */
462 /* All ports are on the same function. Multi-function device is no
463 * longer available. This should not be seen in any system. */
Tejun Heocbcdd872007-08-18 13:14:55 +0900464 for (i = 0; i < host->n_ports; i++) {
465 struct ata_port *ap = host->ports[i];
466 unsigned int offset = i * K2_SATA_PORT_OFFSET;
467
468 k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
469
470 ata_port_pbar_desc(ap, 5, -1, "mmio");
471 ata_port_pbar_desc(ap, 5, offset, "port");
472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Christoph Hellwigb5e55552019-08-26 12:57:25 +0200474 rc = dma_set_mask_and_coherent(&pdev->dev, ATA_DMA_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900476 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 /* Clear a magic bit in SCR1 according to Darwin, those help
479 * some funky seagate drives (though so far, those were already
Rolf Eike Beer104e5012005-03-27 08:50:38 -0500480 * set by the firmware on the machines I had access to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 */
482 writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
483 mmio_base + K2_SATA_SICR1_OFFSET);
484
485 /* Clear SATA error & interrupts we don't use */
486 writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
487 writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 pci_set_master(pdev);
Tejun Heoc3b28892010-05-19 22:10:21 +0200490 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
Tejun Heo9363c382008-04-07 22:47:16 +0900491 IRQF_SHARED, &k2_sata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Narendra Sankar60bf09a2005-05-25 16:51:00 -0700494/* 0x240 is device ID for Apple K2 device
495 * 0x241 is device ID for Serverworks Frodo4
496 * 0x242 is device ID for Serverworks Frodo8
497 * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
498 * controller
499 * */
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500500static const struct pci_device_id k2_sata_pci_tbl[] = {
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800501 { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
Jeff Garzikaeb74912008-04-12 00:11:35 -0400502 { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
503 { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
Anantha Subramanyam931506d2008-02-28 15:58:35 -0800504 { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
505 { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
506 { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
507 { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 { }
510};
511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512static struct pci_driver k2_sata_pci_driver = {
513 .name = DRV_NAME,
514 .id_table = k2_sata_pci_tbl,
515 .probe = k2_sata_init_one,
516 .remove = ata_pci_remove_one,
517};
518
Axel Lin2fc75da2012-04-19 13:43:05 +0800519module_pci_driver(k2_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521MODULE_AUTHOR("Benjamin Herrenschmidt");
522MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
523MODULE_LICENSE("GPL");
524MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
525MODULE_VERSION(DRV_VERSION);