blob: 048a675bbc5271fa49461d1eafe2a01d8b3dc518 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp66d4ead2009-04-27 19:52:28 -07009 */
10
Dong Nguyen43b86af2010-07-21 16:56:08 -070011#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070012#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070013#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070014#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070015#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090016#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050017#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010018#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070019
20#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030021#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020022#include "xhci-mtk.h"
Lu Baolu02b6fdc2017-10-05 11:21:39 +030023#include "xhci-debugfs.h"
Lu Baoludfba2172017-12-08 17:59:10 +020024#include "xhci-dbgcap.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070025
26#define DRIVER_AUTHOR "Sarah Sharp"
27#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
28
Lu Baolua1377e52014-11-18 11:27:14 +020029#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
30
Sarah Sharpb0567b32009-08-07 14:04:36 -070031/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
32static int link_quirk;
33module_param(link_quirk, int, S_IRUGO | S_IWUSR);
34MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
35
Marc Zyngier36b68572018-05-23 18:41:36 +010036static unsigned long long quirks;
37module_param(quirks, ullong, S_IRUGO);
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010038MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
39
Mathias Nyman49372132018-08-31 17:24:43 +030040static bool td_on_ring(struct xhci_td *td, struct xhci_ring *ring)
41{
42 struct xhci_segment *seg = ring->first_seg;
43
44 if (!td || !td->start_seg)
45 return false;
46 do {
47 if (seg == td->start_seg)
48 return true;
49 seg = seg->next;
50 } while (seg && seg != ring->first_seg);
51
52 return false;
53}
54
Sarah Sharp66d4ead2009-04-27 19:52:28 -070055/* TODO: copied from ehci-hcd.c - can this be refactored? */
56/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070057 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070058 * @ptr: address of hc register to be read
59 * @mask: bits to look at in result of read
60 * @done: value of those bits when handshake succeeds
61 * @usec: timeout in microseconds
62 *
63 * Returns negative errno, or zero on success
64 *
65 * Success happens when the "mask" bits have the specified value (hardware
66 * handshake done). There are two failure modes: "usec" have passed (major
67 * hardware flakeout), or the register reads as all-ones (hardware removed).
68 */
Lin Wangdc0b1772015-01-09 16:06:28 +020069int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070{
71 u32 result;
72
73 do {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020074 result = readl(ptr);
Sarah Sharp66d4ead2009-04-27 19:52:28 -070075 if (result == ~(u32)0) /* card removed */
76 return -ENODEV;
77 result &= mask;
78 if (result == done)
79 return 0;
80 udelay(1);
81 usec--;
82 } while (usec > 0);
83 return -ETIMEDOUT;
84}
85
86/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070087 * Disable interrupts and begin the xHCI halting process.
88 */
89void xhci_quiesce(struct xhci_hcd *xhci)
90{
91 u32 halted;
92 u32 cmd;
93 u32 mask;
94
95 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020096 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070097 if (!halted)
98 mask &= ~CMD_RUN;
99
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200100 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700101 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200102 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700103}
104
105/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700106 * Force HC into halt state.
107 *
108 * Disable any IRQs and clear the run/stop bit.
109 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800110 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700111 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700112 */
113int xhci_halt(struct xhci_hcd *xhci)
114{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800115 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300116 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700117 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700118
Lin Wangdc0b1772015-01-09 16:06:28 +0200119 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700120 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Mathias Nyman99154fd2016-11-11 15:13:11 +0200121 if (ret) {
122 xhci_warn(xhci, "Host halt failed, %d\n", ret);
123 return ret;
124 }
125 xhci->xhc_state |= XHCI_STATE_HALTED;
126 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800127 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700128}
129
130/*
Sarah Sharped074532010-05-24 13:25:21 -0700131 * Set the run bit and wait for the host to be running.
132 */
Guoqing Zhang26bba5c2017-04-07 17:56:53 +0300133int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700134{
135 u32 temp;
136 int ret;
137
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200138 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700139 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300140 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700141 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200142 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700143
144 /*
145 * Wait for the HCHalted Status bit to be 0 to indicate the host is
146 * running.
147 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200148 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700149 STS_HALT, 0, XHCI_MAX_HALT_USEC);
150 if (ret == -ETIMEDOUT)
151 xhci_err(xhci, "Host took too long to start, "
152 "waited %u microseconds.\n",
153 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800154 if (!ret)
Mathias Nyman98d74f92016-04-08 16:25:10 +0300155 /* clear state flags. Including dying, halted or removing */
156 xhci->xhc_state = 0;
Roger Quadrose5bfeab2015-09-21 17:46:13 +0300157
Sarah Sharped074532010-05-24 13:25:21 -0700158 return ret;
159}
160
161/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800162 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700163 *
164 * This resets pipelines, timers, counters, state machines, etc.
165 * Transactions will be terminated immediately, and operational registers
166 * will be set to their defaults.
167 */
168int xhci_reset(struct xhci_hcd *xhci)
169{
170 u32 command;
171 u32 state;
Mathias Nymanf6187f42018-12-07 16:19:30 +0200172 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700173
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200174 state = readl(&xhci->op_regs->status);
Mathias Nymanc11ae032016-11-11 15:13:12 +0200175
176 if (state == ~(u32)0) {
177 xhci_warn(xhci, "Host not accessible, reset failed.\n");
178 return -ENODEV;
179 }
180
Sarah Sharpd3512f62009-07-27 12:03:50 -0700181 if ((state & STS_HALT) == 0) {
182 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
183 return 0;
184 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700185
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300186 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200187 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700188 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200189 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190
Rajmohan Mania5964392015-11-18 10:48:20 +0200191 /* Existing Intel xHCI controllers require a delay of 1 mS,
192 * after setting the CMD_RESET bit, and before accessing any
193 * HC registers. This allows the HC to complete the
194 * reset operation and be ready for HC register access.
195 * Without this delay, the subsequent HC register access,
196 * may result in a system hang very rarely.
197 */
198 if (xhci->quirks & XHCI_INTEL_HOST)
199 udelay(1000);
200
Lin Wangdc0b1772015-01-09 16:06:28 +0200201 ret = xhci_handshake(&xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700202 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700203 if (ret)
204 return ret;
205
Jiahau Chang9da5a102017-07-20 14:48:27 +0300206 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
207 usb_asmedia_modifyflowcontrol(to_pci_dev(xhci_to_hcd(xhci)->self.controller));
208
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300209 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
210 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700211 /*
212 * xHCI cannot write to any doorbells or operational registers other
213 * than status until the "Controller Not Ready" flag is cleared.
214 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200215 ret = xhci_handshake(&xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700216 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800217
Mathias Nymanf6187f42018-12-07 16:19:30 +0200218 xhci->usb2_rhub.bus_state.port_c_suspend = 0;
219 xhci->usb2_rhub.bus_state.suspended_ports = 0;
220 xhci->usb2_rhub.bus_state.resuming_ports = 0;
221 xhci->usb3_rhub.bus_state.port_c_suspend = 0;
222 xhci->usb3_rhub.bus_state.suspended_ports = 0;
223 xhci->usb3_rhub.bus_state.resuming_ports = 0;
Andiry Xuf370b992012-04-14 02:54:30 +0800224
225 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700226}
227
Marc Zyngier12de0a32018-05-23 18:41:37 +0100228static void xhci_zero_64b_regs(struct xhci_hcd *xhci)
229{
230 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
231 int err, i;
232 u64 val;
233
234 /*
235 * Some Renesas controllers get into a weird state if they are
236 * reset while programmed with 64bit addresses (they will preserve
237 * the top half of the address in internal, non visible
238 * registers). You end up with half the address coming from the
239 * kernel, and the other half coming from the firmware. Also,
240 * changing the programming leads to extra accesses even if the
241 * controller is supposed to be halted. The controller ends up with
242 * a fatal fault, and is then ripe for being properly reset.
243 *
244 * Special care is taken to only apply this if the device is behind
245 * an iommu. Doing anything when there is no iommu is definitely
246 * unsafe...
247 */
Joerg Roedel05afde12018-11-30 13:16:38 +0100248 if (!(xhci->quirks & XHCI_ZERO_64B_REGS) || !device_iommu_mapped(dev))
Marc Zyngier12de0a32018-05-23 18:41:37 +0100249 return;
250
251 xhci_info(xhci, "Zeroing 64bit base registers, expecting fault\n");
252
253 /* Clear HSEIE so that faults do not get signaled */
254 val = readl(&xhci->op_regs->command);
255 val &= ~CMD_HSEIE;
256 writel(val, &xhci->op_regs->command);
257
258 /* Clear HSE (aka FATAL) */
259 val = readl(&xhci->op_regs->status);
260 val |= STS_FATAL;
261 writel(val, &xhci->op_regs->status);
262
263 /* Now zero the registers, and brace for impact */
264 val = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
265 if (upper_32_bits(val))
266 xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
267 val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
268 if (upper_32_bits(val))
269 xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
270
271 for (i = 0; i < HCS_MAX_INTRS(xhci->hcs_params1); i++) {
272 struct xhci_intr_reg __iomem *ir;
273
274 ir = &xhci->run_regs->ir_set[i];
275 val = xhci_read_64(xhci, &ir->erst_base);
276 if (upper_32_bits(val))
277 xhci_write_64(xhci, 0, &ir->erst_base);
278 val= xhci_read_64(xhci, &ir->erst_dequeue);
279 if (upper_32_bits(val))
280 xhci_write_64(xhci, 0, &ir->erst_dequeue);
281 }
282
283 /* Wait for the fault to appear. It will be cleared on reset */
284 err = xhci_handshake(&xhci->op_regs->status,
285 STS_FATAL, STS_FATAL,
286 XHCI_MAX_HALT_USEC);
287 if (!err)
288 xhci_info(xhci, "Fault detected\n");
289}
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300290
yuan linyu2c93e792017-02-25 19:20:55 +0800291#ifdef CONFIG_USB_PCI
Dong Nguyen43b86af2010-07-21 16:56:08 -0700292/*
293 * Set up MSI
294 */
295static int xhci_setup_msi(struct xhci_hcd *xhci)
296{
297 int ret;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800298 /*
299 * TODO:Check with MSI Soc for sysdev
300 */
Dong Nguyen43b86af2010-07-21 16:56:08 -0700301 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
302
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300303 ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
304 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300305 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
306 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700307 return ret;
308 }
309
Alex Shi851ec162013-05-24 10:54:19 +0800310 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700311 0, "xhci_hcd", xhci_to_hcd(xhci));
312 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300313 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
314 "disable MSI interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300315 pci_free_irq_vectors(pdev);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700316 }
317
318 return ret;
319}
320
321/*
322 * Set up MSI-X
323 */
324static int xhci_setup_msix(struct xhci_hcd *xhci)
325{
326 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800327 struct usb_hcd *hcd = xhci_to_hcd(xhci);
328 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700329
330 /*
331 * calculate number of msi-x vectors supported.
332 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
333 * with max number of interrupters based on the xhci HCSPARAMS1.
334 * - num_online_cpus: maximum msi-x vectors per CPUs core.
335 * Add additional 1 vector to ensure always available interrupt.
336 */
337 xhci->msix_count = min(num_online_cpus() + 1,
338 HCS_MAX_INTRS(xhci->hcs_params1));
339
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300340 ret = pci_alloc_irq_vectors(pdev, xhci->msix_count, xhci->msix_count,
341 PCI_IRQ_MSIX);
342 if (ret < 0) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300343 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
344 "Failed to enable MSI-X");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300345 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700346 }
347
Dong Nguyen43b86af2010-07-21 16:56:08 -0700348 for (i = 0; i < xhci->msix_count; i++) {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300349 ret = request_irq(pci_irq_vector(pdev, i), xhci_msi_irq, 0,
350 "xhci_hcd", xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700351 if (ret)
352 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700353 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700354
Andiry Xu00292272010-12-27 17:39:02 +0800355 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700356 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700357
358disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300359 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300360 while (--i >= 0)
361 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
362 pci_free_irq_vectors(pdev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700363 return ret;
364}
365
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700366/* Free any IRQs and disable MSI-X */
367static void xhci_cleanup_msix(struct xhci_hcd *xhci)
368{
Andiry Xu00292272010-12-27 17:39:02 +0800369 struct usb_hcd *hcd = xhci_to_hcd(xhci);
370 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700371
Jack Pham90053552013-11-15 14:53:14 -0800372 if (xhci->quirks & XHCI_PLAT)
373 return;
374
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300375 /* return if using legacy interrupt */
376 if (hcd->irq > 0)
377 return;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700378
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300379 if (hcd->msix_enabled) {
380 int i;
381
382 for (i = 0; i < xhci->msix_count; i++)
383 free_irq(pci_irq_vector(pdev, i), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700384 } else {
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300385 free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
Dong Nguyen43b86af2010-07-21 16:56:08 -0700386 }
387
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300388 pci_free_irq_vectors(pdev);
Andiry Xu00292272010-12-27 17:39:02 +0800389 hcd->msix_enabled = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700390}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700391
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700392static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700393{
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300394 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700395
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300396 if (hcd->msix_enabled) {
397 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
398 int i;
399
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700400 for (i = 0; i < xhci->msix_count; i++)
Christoph Hellwig77d45b42017-04-19 16:55:49 +0300401 synchronize_irq(pci_irq_vector(pdev, i));
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700402 }
403}
404
405static int xhci_try_enable_msi(struct usb_hcd *hcd)
406{
407 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700408 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700409 int ret;
410
Sarah Sharp52fb6122013-08-08 10:08:34 -0700411 /* The xhci platform device has set up IRQs through usb_add_hcd. */
412 if (xhci->quirks & XHCI_PLAT)
413 return 0;
414
415 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700416 /*
417 * Some Fresco Logic host controllers advertise MSI, but fail to
418 * generate interrupts. Don't even try to enable MSI.
419 */
420 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100421 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700422
423 /* unregister the legacy interrupt */
424 if (hcd->irq)
425 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200426 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700427
428 ret = xhci_setup_msix(xhci);
429 if (ret)
430 /* fall back to msi*/
431 ret = xhci_setup_msi(xhci);
432
Peter Chen6a29bee2017-05-17 18:32:02 +0300433 if (!ret) {
434 hcd->msi_enabled = 1;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700435 return 0;
Peter Chen6a29bee2017-05-17 18:32:02 +0300436 }
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700437
Sarah Sharp68d07f62012-02-13 16:25:57 -0800438 if (!pdev->irq) {
439 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
440 return -EINVAL;
441 }
442
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100443 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000444 if (!strlen(hcd->irq_descr))
445 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
446 hcd->driver->description, hcd->self.busnum);
447
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700448 /* fall back to legacy interrupt*/
449 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
450 hcd->irq_descr, hcd);
451 if (ret) {
452 xhci_err(xhci, "request interrupt %d failed\n",
453 pdev->irq);
454 return ret;
455 }
456 hcd->irq = pdev->irq;
457 return 0;
458}
459
460#else
461
David Cohen01bb59e2014-04-25 19:20:16 +0300462static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700463{
464 return 0;
465}
466
David Cohen01bb59e2014-04-25 19:20:16 +0300467static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700468{
469}
470
David Cohen01bb59e2014-04-25 19:20:16 +0300471static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700472{
473}
474
475#endif
476
Kees Cooke99e88a2017-10-16 14:43:17 -0700477static void compliance_mode_recovery(struct timer_list *t)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500478{
479 struct xhci_hcd *xhci;
480 struct usb_hcd *hcd;
Mathias Nyman38986ff2018-05-21 16:40:01 +0300481 struct xhci_hub *rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500482 u32 temp;
483 int i;
484
Kees Cooke99e88a2017-10-16 14:43:17 -0700485 xhci = from_timer(xhci, t, comp_mode_recovery_timer);
Mathias Nyman38986ff2018-05-21 16:40:01 +0300486 rhub = &xhci->usb3_rhub;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500487
Mathias Nyman38986ff2018-05-21 16:40:01 +0300488 for (i = 0; i < rhub->num_ports; i++) {
489 temp = readl(rhub->ports[i]->addr);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500490 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
491 /*
492 * Compliance Mode Detected. Letting USB Core
493 * handle the Warm Reset
494 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300495 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
496 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500497 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300498 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
499 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500500 hcd = xhci->shared_hcd;
501
502 if (hcd->state == HC_STATE_SUSPENDED)
503 usb_hcd_resume_root_hub(hcd);
504
505 usb_hcd_poll_rh_status(hcd);
506 }
507 }
508
Mathias Nyman38986ff2018-05-21 16:40:01 +0300509 if (xhci->port_status_u0 != ((1 << rhub->num_ports) - 1))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500510 mod_timer(&xhci->comp_mode_recovery_timer,
511 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
512}
513
514/*
515 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
516 * that causes ports behind that hardware to enter compliance mode sometimes.
517 * The quirk creates a timer that polls every 2 seconds the link state of
518 * each host controller's port and recovers it by issuing a Warm reset
519 * if Compliance mode is detected, otherwise the port will become "dead" (no
520 * device connections or disconnections will be detected anymore). Becasue no
521 * status event is generated when entering compliance mode (per xhci spec),
522 * this quirk is needed on systems that have the failing hardware installed.
523 */
524static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
525{
526 xhci->port_status_u0 = 0;
Kees Cooke99e88a2017-10-16 14:43:17 -0700527 timer_setup(&xhci->comp_mode_recovery_timer, compliance_mode_recovery,
528 0);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500529 xhci->comp_mode_recovery_timer.expires = jiffies +
530 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
531
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500532 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300533 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
534 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500535}
536
537/*
538 * This function identifies the systems that have installed the SN65LVPE502CP
539 * USB3.0 re-driver and that need the Compliance Mode Quirk.
540 * Systems:
541 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
542 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300543static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500544{
545 const char *dmi_product_name, *dmi_sys_vendor;
546
547 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
548 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530549 if (!dmi_product_name || !dmi_sys_vendor)
550 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500551
552 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
553 return false;
554
555 if (strstr(dmi_product_name, "Z420") ||
556 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500557 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600558 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500559 return true;
560
561 return false;
562}
563
564static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
565{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300566 return (xhci->port_status_u0 == ((1 << xhci->usb3_rhub.num_ports) - 1));
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500567}
568
569
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700570/*
571 * Initialize memory for HCD and xHC (one-time init).
572 *
573 * Program the PAGESIZE register, initialize the device context array, create
574 * device contexts (?), set up a command ring segment (or two?), create event
575 * ring (one for now).
576 */
Lu Baolu39693842017-04-07 17:57:04 +0300577static int xhci_init(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700578{
579 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
580 int retval = 0;
581
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300582 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700583 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700584 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300585 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
586 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700587 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
588 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300589 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
590 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700591 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700592 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300593 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700594
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500595 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700596 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500597 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
598 compliance_mode_recovery_timer_init(xhci);
599 }
600
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700601 return retval;
602}
603
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700604/*-------------------------------------------------------------------------*/
605
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700606
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800607static int xhci_run_finished(struct xhci_hcd *xhci)
608{
609 if (xhci_start(xhci)) {
610 xhci_halt(xhci);
611 return -ENODEV;
612 }
613 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800614 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800615
616 if (xhci->quirks & XHCI_NEC_HOST)
617 xhci_ring_cmd_db(xhci);
618
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300619 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
620 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800621 return 0;
622}
623
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700624/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700625 * Start the HC after it was halted.
626 *
627 * This function is called by the USB core when the HC driver is added.
628 * Its opposite is xhci_stop().
629 *
630 * xhci_init() must be called once before this function can be called.
631 * Reset the HC, enable device slot contexts, program DCBAAP, and
632 * set command ring pointer and event ring pointer.
633 *
634 * Setup MSI-X vectors and enable interrupts.
635 */
636int xhci_run(struct usb_hcd *hcd)
637{
638 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700639 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700640 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700641 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700642
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800643 /* Start the xHCI host controller running only after the USB 2.0 roothub
644 * is setup.
645 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700646
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700647 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800648 if (!usb_hcd_is_primary_hcd(hcd))
649 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700650
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300651 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700652
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700653 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700654 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700655 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700656
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800657 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700658 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300659 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
660 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700661
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300662 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
663 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200664 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700665 temp &= ~ER_IRQ_INTERVAL_MASK;
Adam Wallisab725cb2017-12-08 17:59:13 +0200666 temp |= (xhci->imod_interval / 250) & ER_IRQ_INTERVAL_MASK;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200667 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700668
669 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200670 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700671 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300672 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
673 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200674 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700675
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200676 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300677 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
678 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700679 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200680 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700681
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300682 if (xhci->quirks & XHCI_NEC_HOST) {
683 struct xhci_command *command;
Lu Baolu74e0b562017-04-07 17:57:05 +0300684
Mathias Nyman103afda2017-12-08 17:59:08 +0200685 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300686 if (!command)
687 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +0300688
Shu Wangd6f5f072017-07-20 14:48:31 +0300689 ret = xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700690 TRB_TYPE(TRB_NEC_GET_FW));
Shu Wangd6f5f072017-07-20 14:48:31 +0300691 if (ret)
692 xhci_free_command(xhci, command);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300693 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300694 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
695 "Finished xhci_run for USB2 roothub");
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300696
Lu Baoludfba2172017-12-08 17:59:10 +0200697 xhci_dbc_init(xhci);
698
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300699 xhci_debugfs_init(xhci);
700
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700701 return 0;
702}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300703EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700704
705/*
706 * Stop xHCI driver.
707 *
708 * This function is called by the USB core when the HC driver is removed.
709 * Its opposite is xhci_run().
710 *
711 * Disable device contexts, disable IRQs, and quiesce the HC.
712 * Reset the HC, finish any completed transactions, and cleanup memory.
713 */
Lu Baolu39693842017-04-07 17:57:04 +0300714static void xhci_stop(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700715{
716 u32 temp;
717 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
718
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300719 mutex_lock(&xhci->mutex);
Roger Quadros8c24d6d2015-09-21 17:46:14 +0300720
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300721 /* Only halt host and free memory after both hcds are removed */
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +0300722 if (!usb_hcd_is_primary_hcd(hcd)) {
723 mutex_unlock(&xhci->mutex);
724 return;
725 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700726
Lu Baoludfba2172017-12-08 17:59:10 +0200727 xhci_dbc_exit(xhci);
728
Joel Stanleyfe190ed2017-04-07 17:57:00 +0300729 spin_lock_irq(&xhci->lock);
730 xhci->xhc_state |= XHCI_STATE_HALTED;
731 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
732 xhci_halt(xhci);
733 xhci_reset(xhci);
734 spin_unlock_irq(&xhci->lock);
735
Zhang Rui40a9fb12010-12-17 13:17:04 -0800736 xhci_cleanup_msix(xhci);
737
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500738 /* Deleting Compliance Mode Recovery Timer */
739 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400740 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500741 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300742 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
743 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400744 __func__);
745 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500746
Andiry Xuc41136b2011-03-22 17:08:14 +0800747 if (xhci->quirks & XHCI_AMD_PLL_FIX)
748 usb_amd_dev_put();
749
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300750 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
751 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200752 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +0300753 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200754 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200755 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700756
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300757 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700758 xhci_mem_cleanup(xhci);
Zhengjun Xing11cd7642018-02-12 14:24:51 +0200759 xhci_debugfs_exit(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300760 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
761 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200762 readl(&xhci->op_regs->status));
Roger Quadros85ac90f2015-09-21 17:46:12 +0300763 mutex_unlock(&xhci->mutex);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700764}
765
766/*
767 * Shutdown HC (not bus-specific)
768 *
769 * This is called when the machine is rebooting or halting. We assume that the
770 * machine will be powered off, and the HC's internal state will be reset.
771 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800772 *
773 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700774 */
Lu Baolu39693842017-04-07 17:57:04 +0300775static void xhci_shutdown(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700776{
777 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
778
Dan Carpenter052c7f92012-08-13 19:57:03 +0300779 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800780 usb_disable_xhci_ports(to_pci_dev(hcd->self.sysdev));
Sarah Sharpe95829f2012-07-23 18:59:30 +0300781
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700782 spin_lock_irq(&xhci->lock);
783 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200784 /* Workaround for spurious wakeups at shutdown with HSW */
785 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
786 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700787 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700788
Zhang Rui40a9fb12010-12-17 13:17:04 -0800789 xhci_cleanup_msix(xhci);
790
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300791 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
792 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200793 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200794
795 /* Yet another workaround for spurious wakeups at shutdown with HSW */
796 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +0800797 pci_set_power_state(to_pci_dev(hcd->self.sysdev), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700798}
799
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700800#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700801static void xhci_save_registers(struct xhci_hcd *xhci)
802{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200803 xhci->s3.command = readl(&xhci->op_regs->command);
804 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800805 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200806 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
807 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800808 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
809 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200810 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
811 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700812}
813
814static void xhci_restore_registers(struct xhci_hcd *xhci)
815{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200816 writel(xhci->s3.command, &xhci->op_regs->command);
817 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800818 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200819 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
820 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800821 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
822 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200823 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
824 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700825}
826
Sarah Sharp89821322010-11-12 11:59:31 -0800827static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
828{
829 u64 val_64;
830
831 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800832 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800833 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
834 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
835 xhci->cmd_ring->dequeue) &
836 (u64) ~CMD_RING_RSVD_BITS) |
837 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300838 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
839 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800840 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800841 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800842}
843
844/*
845 * The whole command ring must be cleared to zero when we suspend the host.
846 *
847 * The host doesn't save the command ring pointer in the suspend well, so we
848 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
849 * aligned, because of the reserved bits in the command ring dequeue pointer
850 * register. Therefore, we can't just set the dequeue pointer back in the
851 * middle of the ring (TRBs are 16-byte aligned).
852 */
853static void xhci_clear_command_ring(struct xhci_hcd *xhci)
854{
855 struct xhci_ring *ring;
856 struct xhci_segment *seg;
857
858 ring = xhci->cmd_ring;
859 seg = ring->deq_seg;
860 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800861 memset(seg->trbs, 0,
862 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
863 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
864 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800865 seg = seg->next;
866 } while (seg != ring->deq_seg);
867
868 /* Reset the software enqueue and dequeue pointers */
869 ring->deq_seg = ring->first_seg;
870 ring->dequeue = ring->first_seg->trbs;
871 ring->enq_seg = ring->deq_seg;
872 ring->enqueue = ring->dequeue;
873
Andiry Xub008df62012-03-05 17:49:34 +0800874 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800875 /*
876 * Ring is now zeroed, so the HW should look for change of ownership
877 * when the cycle bit is set to 1.
878 */
879 ring->cycle_state = 1;
880
881 /*
882 * Reset the hardware dequeue pointer.
883 * Yes, this will need to be re-written after resume, but we're paranoid
884 * and want to make sure the hardware doesn't access bogus memory
885 * because, say, the BIOS or an SMI started the host without changing
886 * the command ring pointers.
887 */
888 xhci_set_cmd_ring_deq(xhci);
889}
890
Lu Baolua1377e52014-11-18 11:27:14 +0200891static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
892{
Mathias Nyman38986ff2018-05-21 16:40:01 +0300893 struct xhci_port **ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200894 int port_index;
Lu Baolua1377e52014-11-18 11:27:14 +0200895 unsigned long flags;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300896 u32 t1, t2, portsc;
Lu Baolua1377e52014-11-18 11:27:14 +0200897
898 spin_lock_irqsave(&xhci->lock, flags);
899
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800900 /* disable usb3 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300901 port_index = xhci->usb3_rhub.num_ports;
902 ports = xhci->usb3_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200903 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300904 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300905 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200906 t1 = xhci_port_state_to_neutral(t1);
907 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300908 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300909 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300910 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
911 xhci->usb3_rhub.hcd->self.busnum,
912 port_index + 1, portsc, t2);
913 }
Lu Baolua1377e52014-11-18 11:27:14 +0200914 }
915
Masahiro Yamada8a1115f2017-03-09 16:16:31 -0800916 /* disable usb2 ports Wake bits */
Mathias Nyman38986ff2018-05-21 16:40:01 +0300917 port_index = xhci->usb2_rhub.num_ports;
918 ports = xhci->usb2_rhub.ports;
Lu Baolua1377e52014-11-18 11:27:14 +0200919 while (port_index--) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300920 t1 = readl(ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300921 portsc = t1;
Lu Baolua1377e52014-11-18 11:27:14 +0200922 t1 = xhci_port_state_to_neutral(t1);
923 t2 = t1 & ~PORT_WAKE_BITS;
Mathias Nymand70d5a82019-04-26 16:23:30 +0300924 if (t1 != t2) {
Mathias Nyman38986ff2018-05-21 16:40:01 +0300925 writel(t2, ports[port_index]->addr);
Mathias Nymand70d5a82019-04-26 16:23:30 +0300926 xhci_dbg(xhci, "disable wake bits port %d-%d, portsc: 0x%x, write: 0x%x\n",
927 xhci->usb2_rhub.hcd->self.busnum,
928 port_index + 1, portsc, t2);
929 }
Lu Baolua1377e52014-11-18 11:27:14 +0200930 }
Lu Baolua1377e52014-11-18 11:27:14 +0200931 spin_unlock_irqrestore(&xhci->lock, flags);
932}
933
Mathias Nyman229bc192018-06-21 16:19:41 +0300934static bool xhci_pending_portevent(struct xhci_hcd *xhci)
935{
936 struct xhci_port **ports;
937 int port_index;
938 u32 status;
939 u32 portsc;
940
941 status = readl(&xhci->op_regs->status);
942 if (status & STS_EINT)
943 return true;
944 /*
945 * Checking STS_EINT is not enough as there is a lag between a change
946 * bit being set and the Port Status Change Event that it generated
947 * being written to the Event Ring. See note in xhci 1.1 section 4.19.2.
948 */
949
950 port_index = xhci->usb2_rhub.num_ports;
951 ports = xhci->usb2_rhub.ports;
952 while (port_index--) {
953 portsc = readl(ports[port_index]->addr);
954 if (portsc & PORT_CHANGE_MASK ||
955 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
956 return true;
957 }
958 port_index = xhci->usb3_rhub.num_ports;
959 ports = xhci->usb3_rhub.ports;
960 while (port_index--) {
961 portsc = readl(ports[port_index]->addr);
962 if (portsc & PORT_CHANGE_MASK ||
963 (portsc & PORT_PLS_MASK) == XDEV_RESUME)
964 return true;
965 }
966 return false;
967}
968
Andiry Xu5535b1d52010-10-14 07:23:06 -0700969/*
970 * Stop HC (not bus-specific)
971 *
972 * This is called when the machine transition into S3/S4 mode.
973 *
974 */
Lu Baolua1377e52014-11-18 11:27:14 +0200975int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700976{
977 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200978 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700979 struct usb_hcd *hcd = xhci_to_hcd(xhci);
980 u32 command;
Sandeep Singha7d57ab2018-12-05 14:22:38 +0200981 u32 res;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700982
Roger Quadros9fa733f2015-05-29 17:01:50 +0300983 if (!hcd->state)
984 return 0;
985
Felipe Balbi77b84762012-10-19 10:55:16 +0300986 if (hcd->state != HC_STATE_SUSPENDED ||
987 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
988 return -EINVAL;
989
Lu Baoludfba2172017-12-08 17:59:10 +0200990 xhci_dbc_suspend(xhci);
991
Lu Baolua1377e52014-11-18 11:27:14 +0200992 /* Clear root port wake on bits if wakeup not allowed. */
993 if (!do_wakeup)
994 xhci_disable_port_wake_on_bits(xhci);
995
Sarah Sharpc52804a2012-11-27 12:30:23 -0800996 /* Don't poll the roothubs on bus suspend. */
997 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
998 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
999 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +03001000 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1001 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001002
Kai-Heng Feng191edc52018-03-08 17:17:17 +02001003 if (xhci->quirks & XHCI_SUSPEND_DELAY)
1004 usleep_range(1000, 1500);
1005
Andiry Xu5535b1d52010-10-14 07:23:06 -07001006 spin_lock_irq(&xhci->lock);
1007 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb32093792011-03-07 11:24:07 -08001008 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001009 /* step 1: stop endpoint */
1010 /* skipped assuming that port suspend has done */
1011
1012 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001013 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001014 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001015 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +02001016
1017 /* Some chips from Fresco Logic need an extraordinary delay */
1018 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
1019
Lin Wangdc0b1772015-01-09 16:06:28 +02001020 if (xhci_handshake(&xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +02001021 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d52010-10-14 07:23:06 -07001022 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
1023 spin_unlock_irq(&xhci->lock);
1024 return -ETIMEDOUT;
1025 }
Sarah Sharp89821322010-11-12 11:59:31 -08001026 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001027
1028 /* step 3: save registers */
1029 xhci_save_registers(xhci);
1030
1031 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001032 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001033 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001034 writel(command, &xhci->op_regs->command);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001035 xhci->broken_suspend = 0;
Lin Wangdc0b1772015-01-09 16:06:28 +02001036 if (xhci_handshake(&xhci->op_regs->status,
Sarah Sharp2611bd182012-10-25 13:27:51 -07001037 STS_SAVE, 0, 10 * 1000)) {
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001038 /*
1039 * AMD SNPS xHC 3.0 occasionally does not clear the
1040 * SSS bit of USBSTS and when driver tries to poll
1041 * to see if the xHC clears BIT(8) which never happens
1042 * and driver assumes that controller is not responding
1043 * and times out. To workaround this, its good to check
1044 * if SRE and HCE bits are not set (as per xhci
1045 * Section 5.4.2) and bypass the timeout.
1046 */
1047 res = readl(&xhci->op_regs->status);
1048 if ((xhci->quirks & XHCI_SNPS_BROKEN_SUSPEND) &&
1049 (((res & STS_SRE) == 0) &&
1050 ((res & STS_HCE) == 0))) {
1051 xhci->broken_suspend = 1;
1052 } else {
1053 xhci_warn(xhci, "WARN: xHC save state timeout\n");
1054 spin_unlock_irq(&xhci->lock);
1055 return -ETIMEDOUT;
1056 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001057 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001058 spin_unlock_irq(&xhci->lock);
1059
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001060 /*
1061 * Deleting Compliance Mode Recovery Timer because the xHCI Host
1062 * is about to be suspended.
1063 */
1064 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1065 (!(xhci_all_ports_seen_u0(xhci)))) {
1066 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001067 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1068 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -04001069 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001070 }
1071
Andiry Xu00292272010-12-27 17:39:02 +08001072 /* step 5: remove core well power */
1073 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -07001074 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +08001075
Andiry Xu5535b1d52010-10-14 07:23:06 -07001076 return rc;
1077}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001078EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001079
1080/*
1081 * start xHC (not bus-specific)
1082 *
1083 * This is called when the machine transition from S3/S4 mode.
1084 *
1085 */
1086int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
1087{
Mathias Nyman229bc192018-06-21 16:19:41 +03001088 u32 command, temp = 0;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001089 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -08001090 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -04001091 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -05001092 bool comp_timer_running = false;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001093
Roger Quadros9fa733f2015-05-29 17:01:50 +03001094 if (!hcd->state)
1095 return 0;
1096
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001097 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001098 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001099 */
Mathias Nymanf6187f42018-12-07 16:19:30 +02001100
1101 if (time_before(jiffies, xhci->usb2_rhub.bus_state.next_statechange) ||
1102 time_before(jiffies, xhci->usb3_rhub.bus_state.next_statechange))
Andiry Xu5535b1d52010-10-14 07:23:06 -07001103 msleep(100);
1104
Alan Sternf69e31202011-11-03 11:37:10 -04001105 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1106 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1107
Andiry Xu5535b1d52010-10-14 07:23:06 -07001108 spin_lock_irq(&xhci->lock);
Sandeep Singha7d57ab2018-12-05 14:22:38 +02001109 if ((xhci->quirks & XHCI_RESET_ON_RESUME) || xhci->broken_suspend)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001110 hibernated = true;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001111
1112 if (!hibernated) {
1113 /* step 1: restore register */
1114 xhci_restore_registers(xhci);
1115 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -08001116 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001117 /* step 3: restore state and start state*/
1118 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001119 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001120 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001121 writel(command, &xhci->op_regs->command);
Ajay Gupta305886c2018-06-21 16:19:45 +03001122 /*
1123 * Some controllers take up to 55+ ms to complete the controller
1124 * restore so setting the timeout to 100ms. Xhci specification
1125 * doesn't mention any timeout value.
1126 */
Lin Wangdc0b1772015-01-09 16:06:28 +02001127 if (xhci_handshake(&xhci->op_regs->status,
Ajay Gupta305886c2018-06-21 16:19:45 +03001128 STS_RESTORE, 0, 100 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +08001129 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -07001130 spin_unlock_irq(&xhci->lock);
1131 return -ETIMEDOUT;
1132 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001133 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001134 }
1135
1136 /* If restore operation fails, re-initialize the HC during resume */
1137 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -05001138
1139 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1140 !(xhci_all_ports_seen_u0(xhci))) {
1141 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001142 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1143 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -05001144 }
1145
Sarah Sharpfedd3832011-04-12 17:43:19 -07001146 /* Let the USB core know _both_ roothubs lost power. */
1147 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1148 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001149
1150 xhci_dbg(xhci, "Stop HCD\n");
1151 xhci_halt(xhci);
Marc Zyngier12de0a32018-05-23 18:41:37 +01001152 xhci_zero_64b_regs(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001153 xhci_reset(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001154 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001155 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001156
Andiry Xu5535b1d52010-10-14 07:23:06 -07001157 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001158 temp = readl(&xhci->op_regs->status);
Lu Baolud1001ab2017-04-07 17:56:50 +03001159 writel((temp & ~0x1fff) | STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001160 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001161 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001162
1163 xhci_dbg(xhci, "cleaning up memory\n");
1164 xhci_mem_cleanup(xhci);
Zhengjun Xingd91676712018-02-12 14:24:49 +02001165 xhci_debugfs_exit(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001166 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001167 readl(&xhci->op_regs->status));
Andiry Xu5535b1d52010-10-14 07:23:06 -07001168
Sarah Sharp65b22f92010-12-17 12:35:05 -08001169 /* USB core calls the PCI reinit and start functions twice:
1170 * first with the primary HCD, and then with the secondary HCD.
1171 * If we don't do the same, the host will never be started.
1172 */
1173 if (!usb_hcd_is_primary_hcd(hcd))
1174 secondary_hcd = hcd;
1175 else
1176 secondary_hcd = xhci->shared_hcd;
1177
1178 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1179 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001180 if (retval)
1181 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001182 comp_timer_running = true;
1183
Sarah Sharp65b22f92010-12-17 12:35:05 -08001184 xhci_dbg(xhci, "Start the primary HCD\n");
1185 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001186 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001187 xhci_dbg(xhci, "Start the secondary HCD\n");
1188 retval = xhci_run(secondary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001189 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001190 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb32093792011-03-07 11:24:07 -08001191 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001192 goto done;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001193 }
1194
Andiry Xu5535b1d52010-10-14 07:23:06 -07001195 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001196 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001197 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001198 writel(command, &xhci->op_regs->command);
Lin Wangdc0b1772015-01-09 16:06:28 +02001199 xhci_handshake(&xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d52010-10-14 07:23:06 -07001200 0, 250 * 1000);
1201
1202 /* step 5: walk topology and initialize portsc,
1203 * portpmsc and portli
1204 */
1205 /* this is done in bus_resume */
1206
1207 /* step 6: restart each of the previously
1208 * Running endpoints by ringing their doorbells
1209 */
1210
Andiry Xu5535b1d52010-10-14 07:23:06 -07001211 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001212
Lu Baoludfba2172017-12-08 17:59:10 +02001213 xhci_dbc_resume(xhci);
1214
Alan Sternf69e31202011-11-03 11:37:10 -04001215 done:
1216 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001217 /* Resume root hubs only when have pending events. */
Mathias Nyman229bc192018-06-21 16:19:41 +03001218 if (xhci_pending_portevent(xhci)) {
Wang, Yud6236f62014-06-24 17:14:44 +03001219 usb_hcd_resume_root_hub(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001220 usb_hcd_resume_root_hub(hcd);
Wang, Yud6236f62014-06-24 17:14:44 +03001221 }
Alan Sternf69e31202011-11-03 11:37:10 -04001222 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001223
1224 /*
1225 * If system is subject to the Quirk, Compliance Mode Timer needs to
1226 * be re-initialized Always after a system resume. Ports are subject
1227 * to suffer the Compliance Mode issue again. It doesn't matter if
1228 * ports have entered previously to U0 before system's suspension.
1229 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001230 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001231 compliance_mode_recovery_timer_init(xhci);
1232
Jiahau Chang9da5a102017-07-20 14:48:27 +03001233 if (xhci->quirks & XHCI_ASMEDIA_MODIFY_FLOWCONTROL)
1234 usb_asmedia_modifyflowcontrol(to_pci_dev(hcd->self.controller));
1235
Sarah Sharpc52804a2012-11-27 12:30:23 -08001236 /* Re-enable port polling. */
1237 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
Al Cooper14e61a12014-08-20 16:41:57 +03001238 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1239 usb_hcd_poll_rh_status(xhci->shared_hcd);
Mathias Nyman671ffdf2016-04-08 16:25:06 +03001240 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1241 usb_hcd_poll_rh_status(hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001242
Alan Sternf69e31202011-11-03 11:37:10 -04001243 return retval;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001244}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001245EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001246#endif /* CONFIG_PM */
1247
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001248/*-------------------------------------------------------------------------*/
1249
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03001250/*
1251 * Bypass the DMA mapping if URB is suitable for Immediate Transfer (IDT),
1252 * we'll copy the actual data into the TRB address register. This is limited to
1253 * transfers up to 8 bytes on output endpoints of any kind with wMaxPacketSize
1254 * >= 8 bytes. If suitable for IDT only one Transfer TRB per TD is allowed.
1255 */
1256static int xhci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
1257 gfp_t mem_flags)
1258{
1259 if (xhci_urb_suitable_for_idt(urb))
1260 return 0;
1261
1262 return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
1263}
1264
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001265/**
1266 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1267 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1268 * value to right shift 1 for the bitmask.
1269 *
1270 * Index = (epnum * 2) + direction - 1,
1271 * where direction = 0 for OUT, 1 for IN.
1272 * For control endpoints, the IN index is used (OUT index is unused), so
1273 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1274 */
1275unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1276{
1277 unsigned int index;
1278 if (usb_endpoint_xfer_control(desc))
1279 index = (unsigned int) (usb_endpoint_num(desc)*2);
1280 else
1281 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1282 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1283 return index;
1284}
1285
Julius Werner01c5f442013-04-15 15:55:04 -07001286/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1287 * address from the XHCI endpoint index.
1288 */
1289unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1290{
1291 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1292 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1293 return direction | number;
1294}
1295
Sarah Sharpf94e01862009-04-27 19:58:38 -07001296/* Find the flag for this endpoint (for use in the control context). Use the
1297 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1298 * bit 1, etc.
1299 */
Lu Baolu39693842017-04-07 17:57:04 +03001300static unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001301{
1302 return 1 << (xhci_get_endpoint_index(desc) + 1);
1303}
1304
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001305/* Find the flag for this endpoint (for use in the control context). Use the
1306 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1307 * bit 1, etc.
1308 */
Lu Baolu39693842017-04-07 17:57:04 +03001309static unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001310{
1311 return 1 << (ep_index + 1);
1312}
1313
Sarah Sharpf94e01862009-04-27 19:58:38 -07001314/* Compute the last valid endpoint context index. Basically, this is the
1315 * endpoint index plus one. For slot contexts with more than valid endpoint,
1316 * we find the most significant bit set in the added contexts flags.
1317 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1318 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1319 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001320unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001321{
1322 return fls(added_ctxs) - 1;
1323}
1324
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001325/* Returns 1 if the arguments are OK;
1326 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1327 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001328static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001329 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1330 const char *func) {
1331 struct xhci_hcd *xhci;
1332 struct xhci_virt_device *virt_dev;
1333
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001334 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001335 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001336 return -EINVAL;
1337 }
1338 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001339 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001340 return 0;
1341 }
Andiry Xu64927732010-10-14 07:22:45 -07001342
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001343 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001344 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001345 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001346 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1347 func);
Andiry Xu64927732010-10-14 07:22:45 -07001348 return -EINVAL;
1349 }
1350
1351 virt_dev = xhci->devs[udev->slot_id];
1352 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001353 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001354 "virt_dev does not match\n", func);
1355 return -EINVAL;
1356 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001357 }
Andiry Xu64927732010-10-14 07:22:45 -07001358
Sarah Sharp203a8662013-07-24 10:27:13 -07001359 if (xhci->xhc_state & XHCI_STATE_HALTED)
1360 return -ENODEV;
1361
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001362 return 1;
1363}
1364
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001365static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001366 struct usb_device *udev, struct xhci_command *command,
1367 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001368
1369/*
1370 * Full speed devices may have a max packet size greater than 8 bytes, but the
1371 * USB core doesn't know that until it reads the first 8 bytes of the
1372 * descriptor. If the usb_device's max packet size changes after that point,
1373 * we need to issue an evaluate context command and wait on it.
1374 */
1375static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1376 unsigned int ep_index, struct urb *urb)
1377{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001378 struct xhci_container_ctx *out_ctx;
1379 struct xhci_input_control_ctx *ctrl_ctx;
1380 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001381 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001382 int max_packet_size;
1383 int hw_max_packet_size;
1384 int ret = 0;
1385
1386 out_ctx = xhci->devs[slot_id]->out_ctx;
1387 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001388 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001389 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001390 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001391 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1392 "Max Packet Size for ep 0 changed.");
1393 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1394 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001395 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001396 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1397 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001398 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001399 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1400 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001401
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001402 /* Set up the input context flags for the command */
1403 /* FIXME: This won't work if a non-default control endpoint
1404 * changes max packet sizes.
1405 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001406
Mathias Nyman103afda2017-12-08 17:59:08 +02001407 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001408 if (!command)
1409 return -ENOMEM;
1410
1411 command->in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001412 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001413 if (!ctrl_ctx) {
1414 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1415 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001416 ret = -ENOMEM;
1417 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001418 }
1419 /* Set up the modified control endpoint 0 */
1420 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1421 xhci->devs[slot_id]->out_ctx, ep_index);
1422
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001423 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001424 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1425 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1426
Matt Evans28ccd292011-03-29 13:40:46 +11001427 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001428 ctrl_ctx->drop_flags = 0;
1429
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001430 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001431 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001432
1433 /* Clean up the input context for later use by bandwidth
1434 * functions.
1435 */
Matt Evans28ccd292011-03-29 13:40:46 +11001436 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001437command_cleanup:
1438 kfree(command->completion);
1439 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001440 }
1441 return ret;
1442}
1443
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001444/*
1445 * non-error returns are a promise to giveback() the urb later
1446 * we drop ownership so next owner (or urb unlink) can get it
1447 */
Lu Baolu39693842017-04-07 17:57:04 +03001448static int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001449{
1450 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1451 unsigned long flags;
1452 int ret = 0;
Mathias Nyman15febf52018-03-16 16:33:03 +02001453 unsigned int slot_id, ep_index;
1454 unsigned int *ep_state;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001455 struct urb_priv *urb_priv;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001456 int num_tds;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001457
Andiry Xu64927732010-10-14 07:22:45 -07001458 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1459 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001460 return -EINVAL;
1461
1462 slot_id = urb->dev->slot_id;
1463 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Mathias Nyman15febf52018-03-16 16:33:03 +02001464 ep_state = &xhci->devs[slot_id]->eps[ep_index].ep_state;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001465
Alan Stern541c7d42010-06-22 16:39:10 -04001466 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001467 if (!in_interrupt())
1468 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
Mathias Nyman69694082017-01-23 14:20:27 +02001469 return -ESHUTDOWN;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001470 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001471
1472 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001473 num_tds = urb->number_of_packets;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03001474 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1475 urb->transfer_buffer_length > 0 &&
1476 urb->transfer_flags & URB_ZERO_PACKET &&
1477 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001478 num_tds = 2;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001479 else
Mathias Nymane6f7caa2017-01-23 14:20:24 +02001480 num_tds = 1;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001481
Gustavo A. R. Silvada79ff62019-01-08 09:40:46 -06001482 urb_priv = kzalloc(struct_size(urb_priv, td, num_tds), mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001483 if (!urb_priv)
1484 return -ENOMEM;
1485
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001486 urb_priv->num_tds = num_tds;
1487 urb_priv->num_tds_done = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001488 urb->hcpriv = urb_priv;
1489
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001490 trace_xhci_urb_enqueue(urb);
1491
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001492 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1493 /* Check to see if the max packet size for the default control
1494 * endpoint changed during FS device enumeration
1495 */
1496 if (urb->dev->speed == USB_SPEED_FULL) {
1497 ret = xhci_check_maxpacket(xhci, slot_id,
1498 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001499 if (ret < 0) {
Lin Wang4daf9df2015-01-09 16:06:31 +02001500 xhci_urb_free_priv(urb_priv);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001501 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001502 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001503 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001504 }
Mathias Nyman69694082017-01-23 14:20:27 +02001505 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001506
Mathias Nyman69694082017-01-23 14:20:27 +02001507 spin_lock_irqsave(&xhci->lock, flags);
1508
1509 if (xhci->xhc_state & XHCI_STATE_DYING) {
1510 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for non-responsive xHCI host.\n",
1511 urb->ep->desc.bEndpointAddress, urb);
1512 ret = -ESHUTDOWN;
1513 goto free_priv;
1514 }
Mathias Nyman15febf52018-03-16 16:33:03 +02001515 if (*ep_state & (EP_GETTING_STREAMS | EP_GETTING_NO_STREAMS)) {
1516 xhci_warn(xhci, "WARN: Can't enqueue URB, ep in streams transition state %x\n",
1517 *ep_state);
1518 ret = -EINVAL;
1519 goto free_priv;
1520 }
Mathias Nymanf5249462018-03-16 16:33:04 +02001521 if (*ep_state & EP_SOFT_CLEAR_TOGGLE) {
1522 xhci_warn(xhci, "Can't enqueue URB while manually clearing toggle\n");
1523 ret = -EINVAL;
1524 goto free_priv;
1525 }
Mathias Nyman69694082017-01-23 14:20:27 +02001526
1527 switch (usb_endpoint_type(&urb->ep->desc)) {
1528
1529 case USB_ENDPOINT_XFER_CONTROL:
Sarah Sharpb11069f2009-07-27 12:03:23 -07001530 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Mathias Nyman69694082017-01-23 14:20:27 +02001531 slot_id, ep_index);
1532 break;
1533 case USB_ENDPOINT_XFER_BULK:
Mathias Nyman69694082017-01-23 14:20:27 +02001534 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1535 slot_id, ep_index);
1536 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001537 case USB_ENDPOINT_XFER_INT:
Sarah Sharp624defa2009-09-02 12:14:28 -07001538 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1539 slot_id, ep_index);
Mathias Nyman69694082017-01-23 14:20:27 +02001540 break;
Mathias Nyman69694082017-01-23 14:20:27 +02001541 case USB_ENDPOINT_XFER_ISOC:
Andiry Xu787f4e52010-07-22 15:23:52 -07001542 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1543 slot_id, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001544 }
Mathias Nyman69694082017-01-23 14:20:27 +02001545
1546 if (ret) {
Sarah Sharpd13565c2011-07-22 14:34:34 -07001547free_priv:
Mathias Nyman69694082017-01-23 14:20:27 +02001548 xhci_urb_free_priv(urb_priv);
1549 urb->hcpriv = NULL;
1550 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001551 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001552 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001553}
1554
Sarah Sharpae636742009-04-29 19:02:31 -07001555/*
1556 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1557 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1558 * should pick up where it left off in the TD, unless a Set Transfer Ring
1559 * Dequeue Pointer is issued.
1560 *
1561 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1562 * the ring. Since the ring is a contiguous structure, they can't be physically
1563 * removed. Instead, there are two options:
1564 *
1565 * 1) If the HC is in the middle of processing the URB to be canceled, we
1566 * simply move the ring's dequeue pointer past those TRBs using the Set
1567 * Transfer Ring Dequeue Pointer command. This will be the common case,
1568 * when drivers timeout on the last submitted URB and attempt to cancel.
1569 *
1570 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1571 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1572 * HC will need to invalidate the any TRBs it has cached after the stop
1573 * endpoint command, as noted in the xHCI 0.95 errata.
1574 *
1575 * 3) The TD may have completed by the time the Stop Endpoint Command
1576 * completes, so software needs to handle that case too.
1577 *
1578 * This function should protect against the TD enqueueing code ringing the
1579 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1580 * It also needs to account for multiple cancellations on happening at the same
1581 * time for the same endpoint.
1582 *
1583 * Note that this function can be called in any context, or so says
1584 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001585 */
Lu Baolu39693842017-04-07 17:57:04 +03001586static int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001587{
Sarah Sharpae636742009-04-29 19:02:31 -07001588 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001589 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001590 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001591 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001592 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001593 struct xhci_td *td;
1594 unsigned int ep_index;
1595 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001596 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001597 struct xhci_command *command;
Mathias Nymand3519b92017-03-28 15:55:30 +03001598 struct xhci_virt_device *vdev;
Sarah Sharpae636742009-04-29 19:02:31 -07001599
1600 xhci = hcd_to_xhci(hcd);
1601 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbi5abdc2e2017-01-23 14:20:20 +02001602
1603 trace_xhci_urb_dequeue(urb);
1604
Sarah Sharpae636742009-04-29 19:02:31 -07001605 /* Make sure the URB hasn't completed or been unlinked already */
1606 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
Mathias Nymand3519b92017-03-28 15:55:30 +03001607 if (ret)
Sarah Sharpae636742009-04-29 19:02:31 -07001608 goto done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001609
1610 /* give back URB now if we can't queue it for cancel */
1611 vdev = xhci->devs[urb->dev->slot_id];
1612 urb_priv = urb->hcpriv;
1613 if (!vdev || !urb_priv)
1614 goto err_giveback;
1615
1616 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1617 ep = &vdev->eps[ep_index];
1618 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1619 if (!ep || !ep_ring)
1620 goto err_giveback;
1621
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001622 /* If xHC is dead take it down and return ALL URBs in xhci_hc_died() */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001623 temp = readl(&xhci->op_regs->status);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001624 if (temp == ~(u32)0 || xhci->xhc_state & XHCI_STATE_DYING) {
1625 xhci_hc_died(xhci);
1626 goto done;
1627 }
1628
Mathias Nyman49372132018-08-31 17:24:43 +03001629 /*
1630 * check ring is not re-allocated since URB was enqueued. If it is, then
1631 * make sure none of the ring related pointers in this URB private data
1632 * are touched, such as td_list, otherwise we overwrite freed data
1633 */
1634 if (!td_on_ring(&urb_priv->td[0], ep_ring)) {
1635 xhci_err(xhci, "Canceled URB td not found on endpoint ring");
1636 for (i = urb_priv->num_tds_done; i < urb_priv->num_tds; i++) {
1637 td = &urb_priv->td[i];
1638 if (!list_empty(&td->cancelled_td_list))
1639 list_del_init(&td->cancelled_td_list);
1640 }
1641 goto err_giveback;
1642 }
1643
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001644 if (xhci->xhc_state & XHCI_STATE_HALTED) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001645 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Mathias Nymand9f11ba2017-04-07 17:57:01 +03001646 "HC halted, freeing TD manually.");
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001647 for (i = urb_priv->num_tds_done;
Mathias Nymand3519b92017-03-28 15:55:30 +03001648 i < urb_priv->num_tds;
Mathias Nyman5c821712016-01-26 17:50:12 +02001649 i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001650 td = &urb_priv->td[i];
Sarah Sharp585df1d2011-08-02 15:43:40 -07001651 if (!list_empty(&td->td_list))
1652 list_del_init(&td->td_list);
1653 if (!list_empty(&td->cancelled_td_list))
1654 list_del_init(&td->cancelled_td_list);
1655 }
Mathias Nymand3519b92017-03-28 15:55:30 +03001656 goto err_giveback;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001657 }
Sarah Sharpae636742009-04-29 19:02:31 -07001658
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001659 i = urb_priv->num_tds_done;
1660 if (i < urb_priv->num_tds)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001661 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1662 "Cancel URB %p, dev %s, ep 0x%x, "
1663 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001664 urb, urb->dev->devpath,
1665 urb->ep->desc.bEndpointAddress,
1666 (unsigned long long) xhci_trb_virt_to_dma(
Mathias Nyman7e64b032017-01-23 14:20:26 +02001667 urb_priv->td[i].start_seg,
1668 urb_priv->td[i].first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001669
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001670 for (; i < urb_priv->num_tds; i++) {
Mathias Nyman7e64b032017-01-23 14:20:26 +02001671 td = &urb_priv->td[i];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001672 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1673 }
1674
Sarah Sharpae636742009-04-29 19:02:31 -07001675 /* Queue a stop endpoint command, but only if this is
1676 * the first cancellation to be handled.
1677 */
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001678 if (!(ep->ep_state & EP_STOP_CMD_PENDING)) {
Mathias Nyman103afda2017-12-08 17:59:08 +02001679 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001680 if (!command) {
1681 ret = -ENOMEM;
1682 goto done;
1683 }
Mathias Nyman9983a5f2017-01-23 14:19:52 +02001684 ep->ep_state |= EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001685 ep->stop_cmd_timer.expires = jiffies +
1686 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1687 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001688 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1689 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001690 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001691 }
1692done:
1693 spin_unlock_irqrestore(&xhci->lock, flags);
1694 return ret;
Mathias Nymand3519b92017-03-28 15:55:30 +03001695
1696err_giveback:
1697 if (urb_priv)
1698 xhci_urb_free_priv(urb_priv);
1699 usb_hcd_unlink_urb_from_ep(hcd, urb);
1700 spin_unlock_irqrestore(&xhci->lock, flags);
1701 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
1702 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001703}
1704
Sarah Sharpf94e01862009-04-27 19:58:38 -07001705/* Drop an endpoint from a new bandwidth configuration for this device.
1706 * Only one call to this function is allowed per endpoint before
1707 * check_bandwidth() or reset_bandwidth() must be called.
1708 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1709 * add the endpoint to the schedule with possibly new parameters denoted by a
1710 * different endpoint descriptor in usb_host_endpoint.
1711 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1712 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001713 *
1714 * The USB core will not allow URBs to be queued to an endpoint that is being
1715 * disabled, so there's no need for mutual exclusion to protect
1716 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001717 */
Lu Baolu39693842017-04-07 17:57:04 +03001718static int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001719 struct usb_host_endpoint *ep)
1720{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001721 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001722 struct xhci_container_ctx *in_ctx, *out_ctx;
1723 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001724 unsigned int ep_index;
1725 struct xhci_ep_ctx *ep_ctx;
1726 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001727 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001728 int ret;
1729
Andiry Xu64927732010-10-14 07:22:45 -07001730 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001731 if (ret <= 0)
1732 return ret;
1733 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001734 if (xhci->xhc_state & XHCI_STATE_DYING)
1735 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001736
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001737 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001738 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1739 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1740 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1741 __func__, drop_flag);
1742 return 0;
1743 }
1744
Sarah Sharpf94e01862009-04-27 19:58:38 -07001745 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001746 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001747 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001748 if (!ctrl_ctx) {
1749 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1750 __func__);
1751 return 0;
1752 }
1753
Sarah Sharpf94e01862009-04-27 19:58:38 -07001754 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001755 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001756 /* If the HC already knows the endpoint is disabled,
1757 * or the HCD has noted it is disabled, ignore this request
1758 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001759 if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001760 le32_to_cpu(ctrl_ctx->drop_flags) &
1761 xhci_get_endpoint_flag(&ep->desc)) {
Hans de Goedea6134132015-01-16 17:54:02 +02001762 /* Do not warn when called after a usb_device_reset */
1763 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1764 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1765 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001766 return 0;
1767 }
1768
Matt Evans28ccd292011-03-29 13:40:46 +11001769 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1770 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001771
Matt Evans28ccd292011-03-29 13:40:46 +11001772 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1773 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001774
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001775 xhci_debugfs_remove_endpoint(xhci, xhci->devs[udev->slot_id], ep_index);
1776
Sarah Sharpf94e01862009-04-27 19:58:38 -07001777 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1778
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001779 if (xhci->quirks & XHCI_MTK_HOST)
1780 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1781
Julius Wernerd6759132014-06-24 17:14:42 +03001782 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001783 (unsigned int) ep->desc.bEndpointAddress,
1784 udev->slot_id,
1785 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001786 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001787 return 0;
1788}
1789
1790/* Add an endpoint to a new possible bandwidth configuration for this device.
1791 * Only one call to this function is allowed per endpoint before
1792 * check_bandwidth() or reset_bandwidth() must be called.
1793 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1794 * add the endpoint to the schedule with possibly new parameters denoted by a
1795 * different endpoint descriptor in usb_host_endpoint.
1796 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1797 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001798 *
1799 * The USB core will not allow URBs to be queued to an endpoint until the
1800 * configuration or alt setting is installed in the device, so there's no need
1801 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001802 */
Lu Baolu39693842017-04-07 17:57:04 +03001803static int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001804 struct usb_host_endpoint *ep)
1805{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001806 struct xhci_hcd *xhci;
Lin Wang92c96912015-01-09 16:06:27 +02001807 struct xhci_container_ctx *in_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001808 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001809 struct xhci_input_control_ctx *ctrl_ctx;
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001810 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001811 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001812 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001813 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001814 int ret = 0;
1815
Andiry Xu64927732010-10-14 07:22:45 -07001816 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001817 if (ret <= 0) {
1818 /* So we won't queue a reset ep command for a root hub */
1819 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001820 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001821 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001822 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001823 if (xhci->xhc_state & XHCI_STATE_DYING)
1824 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001825
1826 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001827 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1828 /* FIXME when we have to issue an evaluate endpoint command to
1829 * deal with ep0 max packet size changing once we get the
1830 * descriptors
1831 */
1832 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1833 __func__, added_ctxs);
1834 return 0;
1835 }
1836
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001837 virt_dev = xhci->devs[udev->slot_id];
1838 in_ctx = virt_dev->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02001839 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001840 if (!ctrl_ctx) {
1841 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1842 __func__);
1843 return 0;
1844 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001845
Sarah Sharp92f8e762013-04-23 17:11:14 -07001846 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001847 /* If this endpoint is already in use, and the upper layers are trying
1848 * to add it again without dropping it, reject the addition.
1849 */
1850 if (virt_dev->eps[ep_index].ring &&
Lin Wang92c96912015-01-09 16:06:27 +02001851 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001852 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1853 "without dropping it.\n",
1854 (unsigned int) ep->desc.bEndpointAddress);
1855 return -EINVAL;
1856 }
1857
Sarah Sharpf94e01862009-04-27 19:58:38 -07001858 /* If the HCD has already noted the endpoint is enabled,
1859 * ignore this request.
1860 */
Lin Wang92c96912015-01-09 16:06:27 +02001861 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001862 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1863 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001864 return 0;
1865 }
1866
Sarah Sharpf88ba782009-05-14 11:44:22 -07001867 /*
1868 * Configuration and alternate setting changes must be done in
1869 * process context, not interrupt context (or so documenation
1870 * for usb_set_interface() and usb_set_configuration() claim).
1871 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001872 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001873 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1874 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001875 return -ENOMEM;
1876 }
1877
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001878 if (xhci->quirks & XHCI_MTK_HOST) {
1879 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1880 if (ret < 0) {
Lu Baolu98217862017-09-18 17:39:12 +03001881 xhci_ring_free(xhci, virt_dev->eps[ep_index].new_ring);
1882 virt_dev->eps[ep_index].new_ring = NULL;
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001883 return ret;
1884 }
1885 }
1886
Matt Evans28ccd292011-03-29 13:40:46 +11001887 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1888 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001889
1890 /* If xhci_endpoint_disable() was called for this endpoint, but the
1891 * xHC hasn't been notified yet through the check_bandwidth() call,
1892 * this re-adds a new state for the endpoint from the new endpoint
1893 * descriptors. We must drop and re-add this endpoint, so we leave the
1894 * drop flags alone.
1895 */
Matt Evans28ccd292011-03-29 13:40:46 +11001896 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001897
Sarah Sharpa1587d92009-07-27 12:03:15 -07001898 /* Store the usb_device pointer for later use */
1899 ep->hcpriv = udev;
1900
Mathias Nyman5afa0a52019-04-26 16:23:32 +03001901 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1902 trace_xhci_add_endpoint(ep_ctx);
1903
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001904 xhci_debugfs_create_endpoint(xhci, virt_dev, ep_index);
1905
Julius Wernerd6759132014-06-24 17:14:42 +03001906 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001907 (unsigned int) ep->desc.bEndpointAddress,
1908 udev->slot_id,
1909 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001910 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001911 return 0;
1912}
1913
John Yound115b042009-07-27 12:05:15 -07001914static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001915{
John Yound115b042009-07-27 12:05:15 -07001916 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001917 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001918 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001919 int i;
1920
Lin Wang4daf9df2015-01-09 16:06:31 +02001921 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001922 if (!ctrl_ctx) {
1923 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1924 __func__);
1925 return;
1926 }
1927
Sarah Sharpf94e01862009-04-27 19:58:38 -07001928 /* When a device's add flag and drop flag are zero, any subsequent
1929 * configure endpoint command will leave that endpoint's state
1930 * untouched. Make sure we don't leave any old state in the input
1931 * endpoint contexts.
1932 */
John Yound115b042009-07-27 12:05:15 -07001933 ctrl_ctx->drop_flags = 0;
1934 ctrl_ctx->add_flags = 0;
1935 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001936 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001937 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001938 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Felipe Balbi98871e92017-01-23 14:20:04 +02001939 for (i = 1; i < 31; i++) {
John Yound115b042009-07-27 12:05:15 -07001940 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001941 ep_ctx->ep_info = 0;
1942 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001943 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001944 ep_ctx->tx_info = 0;
1945 }
1946}
1947
Sarah Sharpf2217e82009-08-07 14:04:43 -07001948static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001949 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001950{
1951 int ret;
1952
Sarah Sharp913a8a32009-09-04 10:53:13 -07001953 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001954 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03001955 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03001956 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1957 ret = -ETIME;
1958 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001959 case COMP_RESOURCE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001960 dev_warn(&udev->dev,
1961 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001962 ret = -ENOMEM;
1963 /* FIXME: can we allocate more resources for the HC? */
1964 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001965 case COMP_BANDWIDTH_ERROR:
1966 case COMP_SECONDARY_BANDWIDTH_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001967 dev_warn(&udev->dev,
1968 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001969 ret = -ENOSPC;
1970 /* FIXME: can we go back to the old state? */
1971 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001972 case COMP_TRB_ERROR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001973 /* the HCD set up something wrong */
1974 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1975 "add flag = 1, "
1976 "and endpoint is not disabled.\n");
1977 ret = -EINVAL;
1978 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001979 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001980 dev_warn(&udev->dev,
1981 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001982 ret = -ENODEV;
1983 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001984 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001985 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1986 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001987 ret = 0;
1988 break;
1989 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001990 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1991 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001992 ret = -EINVAL;
1993 break;
1994 }
1995 return ret;
1996}
1997
1998static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001999 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002000{
2001 int ret;
2002
Sarah Sharp913a8a32009-09-04 10:53:13 -07002003 switch (*cmd_status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002004 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03002005 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03002006 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
2007 ret = -ETIME;
2008 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002009 case COMP_PARAMETER_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002010 dev_warn(&udev->dev,
2011 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002012 ret = -EINVAL;
2013 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002014 case COMP_SLOT_NOT_ENABLED_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002015 dev_warn(&udev->dev,
2016 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07002017 ret = -EINVAL;
2018 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002019 case COMP_CONTEXT_STATE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002020 dev_warn(&udev->dev,
2021 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002022 ret = -EINVAL;
2023 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002024 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002025 dev_warn(&udev->dev,
2026 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08002027 ret = -ENODEV;
2028 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02002029 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
Alex He1bb73a82011-05-05 18:14:12 +08002030 /* Max Exit Latency too large error */
2031 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
2032 ret = -EINVAL;
2033 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002034 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002035 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2036 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002037 ret = 0;
2038 break;
2039 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02002040 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
2041 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002042 ret = -EINVAL;
2043 break;
2044 }
2045 return ret;
2046}
2047
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002048static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002049 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002050{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002051 u32 valid_add_flags;
2052 u32 valid_drop_flags;
2053
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002054 /* Ignore the slot flag (bit 0), and the default control endpoint flag
2055 * (bit 1). The default control endpoint is added during the Address
2056 * Device command and is never removed until the slot is disabled.
2057 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03002058 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2059 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002060
2061 /* Use hweight32 to count the number of ones in the add flags, or
2062 * number of endpoints added. Don't count endpoints that are changed
2063 * (both added and dropped).
2064 */
2065 return hweight32(valid_add_flags) -
2066 hweight32(valid_add_flags & valid_drop_flags);
2067}
2068
2069static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002070 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002071{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002072 u32 valid_add_flags;
2073 u32 valid_drop_flags;
2074
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03002075 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
2076 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002077
2078 return hweight32(valid_drop_flags) -
2079 hweight32(valid_add_flags & valid_drop_flags);
2080}
2081
2082/*
2083 * We need to reserve the new number of endpoints before the configure endpoint
2084 * command completes. We can't subtract the dropped endpoints from the number
2085 * of active endpoints until the command completes because we can oversubscribe
2086 * the host in this case:
2087 *
2088 * - the first configure endpoint command drops more endpoints than it adds
2089 * - a second configure endpoint command that adds more endpoints is queued
2090 * - the first configure endpoint command fails, so the config is unchanged
2091 * - the second command may succeed, even though there isn't enough resources
2092 *
2093 * Must be called with xhci->lock held.
2094 */
2095static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002096 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002097{
2098 u32 added_eps;
2099
Sarah Sharp92f8e762013-04-23 17:11:14 -07002100 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002101 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002102 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2103 "Not enough ep ctxs: "
2104 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002105 xhci->num_active_eps, added_eps,
2106 xhci->limit_active_eps);
2107 return -ENOMEM;
2108 }
2109 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002110 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2111 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002112 xhci->num_active_eps);
2113 return 0;
2114}
2115
2116/*
2117 * The configure endpoint was failed by the xHC for some other reason, so we
2118 * need to revert the resources that failed configuration would have used.
2119 *
2120 * Must be called with xhci->lock held.
2121 */
2122static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002123 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002124{
2125 u32 num_failed_eps;
2126
Sarah Sharp92f8e762013-04-23 17:11:14 -07002127 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002128 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002129 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2130 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002131 num_failed_eps,
2132 xhci->num_active_eps);
2133}
2134
2135/*
2136 * Now that the command has completed, clean up the active endpoint count by
2137 * subtracting out the endpoints that were dropped (but not changed).
2138 *
2139 * Must be called with xhci->lock held.
2140 */
2141static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002142 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002143{
2144 u32 num_dropped_eps;
2145
Sarah Sharp92f8e762013-04-23 17:11:14 -07002146 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002147 xhci->num_active_eps -= num_dropped_eps;
2148 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002149 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2150 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002151 num_dropped_eps,
2152 xhci->num_active_eps);
2153}
2154
Felipe Balbied384bd2012-08-07 14:10:03 +03002155static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002156{
2157 switch (udev->speed) {
2158 case USB_SPEED_LOW:
2159 case USB_SPEED_FULL:
2160 return FS_BLOCK;
2161 case USB_SPEED_HIGH:
2162 return HS_BLOCK;
2163 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002164 case USB_SPEED_SUPER_PLUS:
Sarah Sharpc29eea62011-09-02 11:05:52 -07002165 return SS_BLOCK;
2166 case USB_SPEED_UNKNOWN:
2167 case USB_SPEED_WIRELESS:
2168 default:
2169 /* Should never happen */
2170 return 1;
2171 }
2172}
2173
Felipe Balbied384bd2012-08-07 14:10:03 +03002174static unsigned int
2175xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002176{
2177 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2178 return LS_OVERHEAD;
2179 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2180 return FS_OVERHEAD;
2181 return HS_OVERHEAD;
2182}
2183
2184/* If we are changing a LS/FS device under a HS hub,
2185 * make sure (if we are activating a new TT) that the HS bus has enough
2186 * bandwidth for this new TT.
2187 */
2188static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2189 struct xhci_virt_device *virt_dev,
2190 int old_active_eps)
2191{
2192 struct xhci_interval_bw_table *bw_table;
2193 struct xhci_tt_bw_info *tt_info;
2194
2195 /* Find the bandwidth table for the root port this TT is attached to. */
2196 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2197 tt_info = virt_dev->tt_info;
2198 /* If this TT already had active endpoints, the bandwidth for this TT
2199 * has already been added. Removing all periodic endpoints (and thus
2200 * making the TT enactive) will only decrease the bandwidth used.
2201 */
2202 if (old_active_eps)
2203 return 0;
2204 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2205 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2206 return -ENOMEM;
2207 return 0;
2208 }
2209 /* Not sure why we would have no new active endpoints...
2210 *
2211 * Maybe because of an Evaluate Context change for a hub update or a
2212 * control endpoint 0 max packet size change?
2213 * FIXME: skip the bandwidth calculation in that case.
2214 */
2215 return 0;
2216}
2217
Sarah Sharp2b698992011-09-13 16:41:13 -07002218static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2219 struct xhci_virt_device *virt_dev)
2220{
2221 unsigned int bw_reserved;
2222
2223 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2224 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2225 return -ENOMEM;
2226
2227 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2228 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2229 return -ENOMEM;
2230
2231 return 0;
2232}
2233
Sarah Sharpc29eea62011-09-02 11:05:52 -07002234/*
2235 * This algorithm is a very conservative estimate of the worst-case scheduling
2236 * scenario for any one interval. The hardware dynamically schedules the
2237 * packets, so we can't tell which microframe could be the limiting factor in
2238 * the bandwidth scheduling. This only takes into account periodic endpoints.
2239 *
2240 * Obviously, we can't solve an NP complete problem to find the minimum worst
2241 * case scenario. Instead, we come up with an estimate that is no less than
2242 * the worst case bandwidth used for any one microframe, but may be an
2243 * over-estimate.
2244 *
2245 * We walk the requirements for each endpoint by interval, starting with the
2246 * smallest interval, and place packets in the schedule where there is only one
2247 * possible way to schedule packets for that interval. In order to simplify
2248 * this algorithm, we record the largest max packet size for each interval, and
2249 * assume all packets will be that size.
2250 *
2251 * For interval 0, we obviously must schedule all packets for each interval.
2252 * The bandwidth for interval 0 is just the amount of data to be transmitted
2253 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2254 * the number of packets).
2255 *
2256 * For interval 1, we have two possible microframes to schedule those packets
2257 * in. For this algorithm, if we can schedule the same number of packets for
2258 * each possible scheduling opportunity (each microframe), we will do so. The
2259 * remaining number of packets will be saved to be transmitted in the gaps in
2260 * the next interval's scheduling sequence.
2261 *
2262 * As we move those remaining packets to be scheduled with interval 2 packets,
2263 * we have to double the number of remaining packets to transmit. This is
2264 * because the intervals are actually powers of 2, and we would be transmitting
2265 * the previous interval's packets twice in this interval. We also have to be
2266 * sure that when we look at the largest max packet size for this interval, we
2267 * also look at the largest max packet size for the remaining packets and take
2268 * the greater of the two.
2269 *
2270 * The algorithm continues to evenly distribute packets in each scheduling
2271 * opportunity, and push the remaining packets out, until we get to the last
2272 * interval. Then those packets and their associated overhead are just added
2273 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002274 */
2275static int xhci_check_bw_table(struct xhci_hcd *xhci,
2276 struct xhci_virt_device *virt_dev,
2277 int old_active_eps)
2278{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002279 unsigned int bw_reserved;
2280 unsigned int max_bandwidth;
2281 unsigned int bw_used;
2282 unsigned int block_size;
2283 struct xhci_interval_bw_table *bw_table;
2284 unsigned int packet_size = 0;
2285 unsigned int overhead = 0;
2286 unsigned int packets_transmitted = 0;
2287 unsigned int packets_remaining = 0;
2288 unsigned int i;
2289
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002290 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
Sarah Sharp2b698992011-09-13 16:41:13 -07002291 return xhci_check_ss_bw(xhci, virt_dev);
2292
Sarah Sharpc29eea62011-09-02 11:05:52 -07002293 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2294 max_bandwidth = HS_BW_LIMIT;
2295 /* Convert percent of bus BW reserved to blocks reserved */
2296 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2297 } else {
2298 max_bandwidth = FS_BW_LIMIT;
2299 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2300 }
2301
2302 bw_table = virt_dev->bw_table;
2303 /* We need to translate the max packet size and max ESIT payloads into
2304 * the units the hardware uses.
2305 */
2306 block_size = xhci_get_block_size(virt_dev->udev);
2307
2308 /* If we are manipulating a LS/FS device under a HS hub, double check
2309 * that the HS bus has enough bandwidth if we are activing a new TT.
2310 */
2311 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002312 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2313 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002314 virt_dev->real_port);
2315 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2316 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2317 "newly activated TT.\n");
2318 return -ENOMEM;
2319 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002320 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2321 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002322 virt_dev->tt_info->slot_id,
2323 virt_dev->tt_info->ttport);
2324 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002325 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2326 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002327 virt_dev->real_port);
2328 }
2329
2330 /* Add in how much bandwidth will be used for interval zero, or the
2331 * rounded max ESIT payload + number of packets * largest overhead.
2332 */
2333 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2334 bw_table->interval_bw[0].num_packets *
2335 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2336
2337 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2338 unsigned int bw_added;
2339 unsigned int largest_mps;
2340 unsigned int interval_overhead;
2341
2342 /*
2343 * How many packets could we transmit in this interval?
2344 * If packets didn't fit in the previous interval, we will need
2345 * to transmit that many packets twice within this interval.
2346 */
2347 packets_remaining = 2 * packets_remaining +
2348 bw_table->interval_bw[i].num_packets;
2349
2350 /* Find the largest max packet size of this or the previous
2351 * interval.
2352 */
2353 if (list_empty(&bw_table->interval_bw[i].endpoints))
2354 largest_mps = 0;
2355 else {
2356 struct xhci_virt_ep *virt_ep;
2357 struct list_head *ep_entry;
2358
2359 ep_entry = bw_table->interval_bw[i].endpoints.next;
2360 virt_ep = list_entry(ep_entry,
2361 struct xhci_virt_ep, bw_endpoint_list);
2362 /* Convert to blocks, rounding up */
2363 largest_mps = DIV_ROUND_UP(
2364 virt_ep->bw_info.max_packet_size,
2365 block_size);
2366 }
2367 if (largest_mps > packet_size)
2368 packet_size = largest_mps;
2369
2370 /* Use the larger overhead of this or the previous interval. */
2371 interval_overhead = xhci_get_largest_overhead(
2372 &bw_table->interval_bw[i]);
2373 if (interval_overhead > overhead)
2374 overhead = interval_overhead;
2375
2376 /* How many packets can we evenly distribute across
2377 * (1 << (i + 1)) possible scheduling opportunities?
2378 */
2379 packets_transmitted = packets_remaining >> (i + 1);
2380
2381 /* Add in the bandwidth used for those scheduled packets */
2382 bw_added = packets_transmitted * (overhead + packet_size);
2383
2384 /* How many packets do we have remaining to transmit? */
2385 packets_remaining = packets_remaining % (1 << (i + 1));
2386
2387 /* What largest max packet size should those packets have? */
2388 /* If we've transmitted all packets, don't carry over the
2389 * largest packet size.
2390 */
2391 if (packets_remaining == 0) {
2392 packet_size = 0;
2393 overhead = 0;
2394 } else if (packets_transmitted > 0) {
2395 /* Otherwise if we do have remaining packets, and we've
2396 * scheduled some packets in this interval, take the
2397 * largest max packet size from endpoints with this
2398 * interval.
2399 */
2400 packet_size = largest_mps;
2401 overhead = interval_overhead;
2402 }
2403 /* Otherwise carry over packet_size and overhead from the last
2404 * time we had a remainder.
2405 */
2406 bw_used += bw_added;
2407 if (bw_used > max_bandwidth) {
2408 xhci_warn(xhci, "Not enough bandwidth. "
2409 "Proposed: %u, Max: %u\n",
2410 bw_used, max_bandwidth);
2411 return -ENOMEM;
2412 }
2413 }
2414 /*
2415 * Ok, we know we have some packets left over after even-handedly
2416 * scheduling interval 15. We don't know which microframes they will
2417 * fit into, so we over-schedule and say they will be scheduled every
2418 * microframe.
2419 */
2420 if (packets_remaining > 0)
2421 bw_used += overhead + packet_size;
2422
2423 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2424 unsigned int port_index = virt_dev->real_port - 1;
2425
2426 /* OK, we're manipulating a HS device attached to a
2427 * root port bandwidth domain. Include the number of active TTs
2428 * in the bandwidth used.
2429 */
2430 bw_used += TT_HS_OVERHEAD *
2431 xhci->rh_bw[port_index].num_active_tts;
2432 }
2433
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002434 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2435 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2436 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002437 bw_used, max_bandwidth, bw_reserved,
2438 (max_bandwidth - bw_used - bw_reserved) * 100 /
2439 max_bandwidth);
2440
2441 bw_used += bw_reserved;
2442 if (bw_used > max_bandwidth) {
2443 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2444 bw_used, max_bandwidth);
2445 return -ENOMEM;
2446 }
2447
2448 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002449 return 0;
2450}
2451
2452static bool xhci_is_async_ep(unsigned int ep_type)
2453{
2454 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2455 ep_type != ISOC_IN_EP &&
2456 ep_type != INT_IN_EP);
2457}
2458
Sarah Sharp2b698992011-09-13 16:41:13 -07002459static bool xhci_is_sync_in_ep(unsigned int ep_type)
2460{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002461 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002462}
2463
2464static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2465{
2466 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2467
2468 if (ep_bw->ep_interval == 0)
2469 return SS_OVERHEAD_BURST +
2470 (ep_bw->mult * ep_bw->num_packets *
2471 (SS_OVERHEAD + mps));
2472 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2473 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2474 1 << ep_bw->ep_interval);
2475
2476}
2477
Lu Baolu39693842017-04-07 17:57:04 +03002478static void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
Sarah Sharp2e279802011-09-02 11:05:50 -07002479 struct xhci_bw_info *ep_bw,
2480 struct xhci_interval_bw_table *bw_table,
2481 struct usb_device *udev,
2482 struct xhci_virt_ep *virt_ep,
2483 struct xhci_tt_bw_info *tt_info)
2484{
2485 struct xhci_interval_bw *interval_bw;
2486 int normalized_interval;
2487
Sarah Sharp2b698992011-09-13 16:41:13 -07002488 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002489 return;
2490
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002491 if (udev->speed >= USB_SPEED_SUPER) {
Sarah Sharp2b698992011-09-13 16:41:13 -07002492 if (xhci_is_sync_in_ep(ep_bw->type))
2493 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2494 xhci_get_ss_bw_consumed(ep_bw);
2495 else
2496 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2497 xhci_get_ss_bw_consumed(ep_bw);
2498 return;
2499 }
2500
2501 /* SuperSpeed endpoints never get added to intervals in the table, so
2502 * this check is only valid for HS/FS/LS devices.
2503 */
2504 if (list_empty(&virt_ep->bw_endpoint_list))
2505 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002506 /* For LS/FS devices, we need to translate the interval expressed in
2507 * microframes to frames.
2508 */
2509 if (udev->speed == USB_SPEED_HIGH)
2510 normalized_interval = ep_bw->ep_interval;
2511 else
2512 normalized_interval = ep_bw->ep_interval - 3;
2513
2514 if (normalized_interval == 0)
2515 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2516 interval_bw = &bw_table->interval_bw[normalized_interval];
2517 interval_bw->num_packets -= ep_bw->num_packets;
2518 switch (udev->speed) {
2519 case USB_SPEED_LOW:
2520 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2521 break;
2522 case USB_SPEED_FULL:
2523 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2524 break;
2525 case USB_SPEED_HIGH:
2526 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2527 break;
2528 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002529 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002530 case USB_SPEED_UNKNOWN:
2531 case USB_SPEED_WIRELESS:
2532 /* Should never happen because only LS/FS/HS endpoints will get
2533 * added to the endpoint list.
2534 */
2535 return;
2536 }
2537 if (tt_info)
2538 tt_info->active_eps -= 1;
2539 list_del_init(&virt_ep->bw_endpoint_list);
2540}
2541
2542static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2543 struct xhci_bw_info *ep_bw,
2544 struct xhci_interval_bw_table *bw_table,
2545 struct usb_device *udev,
2546 struct xhci_virt_ep *virt_ep,
2547 struct xhci_tt_bw_info *tt_info)
2548{
2549 struct xhci_interval_bw *interval_bw;
2550 struct xhci_virt_ep *smaller_ep;
2551 int normalized_interval;
2552
2553 if (xhci_is_async_ep(ep_bw->type))
2554 return;
2555
Sarah Sharp2b698992011-09-13 16:41:13 -07002556 if (udev->speed == USB_SPEED_SUPER) {
2557 if (xhci_is_sync_in_ep(ep_bw->type))
2558 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2559 xhci_get_ss_bw_consumed(ep_bw);
2560 else
2561 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2562 xhci_get_ss_bw_consumed(ep_bw);
2563 return;
2564 }
2565
Sarah Sharp2e279802011-09-02 11:05:50 -07002566 /* For LS/FS devices, we need to translate the interval expressed in
2567 * microframes to frames.
2568 */
2569 if (udev->speed == USB_SPEED_HIGH)
2570 normalized_interval = ep_bw->ep_interval;
2571 else
2572 normalized_interval = ep_bw->ep_interval - 3;
2573
2574 if (normalized_interval == 0)
2575 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2576 interval_bw = &bw_table->interval_bw[normalized_interval];
2577 interval_bw->num_packets += ep_bw->num_packets;
2578 switch (udev->speed) {
2579 case USB_SPEED_LOW:
2580 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2581 break;
2582 case USB_SPEED_FULL:
2583 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2584 break;
2585 case USB_SPEED_HIGH:
2586 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2587 break;
2588 case USB_SPEED_SUPER:
Mathias Nyman0caf6b32016-01-25 15:30:44 +02002589 case USB_SPEED_SUPER_PLUS:
Sarah Sharp2e279802011-09-02 11:05:50 -07002590 case USB_SPEED_UNKNOWN:
2591 case USB_SPEED_WIRELESS:
2592 /* Should never happen because only LS/FS/HS endpoints will get
2593 * added to the endpoint list.
2594 */
2595 return;
2596 }
2597
2598 if (tt_info)
2599 tt_info->active_eps += 1;
2600 /* Insert the endpoint into the list, largest max packet size first. */
2601 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2602 bw_endpoint_list) {
2603 if (ep_bw->max_packet_size >=
2604 smaller_ep->bw_info.max_packet_size) {
2605 /* Add the new ep before the smaller endpoint */
2606 list_add_tail(&virt_ep->bw_endpoint_list,
2607 &smaller_ep->bw_endpoint_list);
2608 return;
2609 }
2610 }
2611 /* Add the new endpoint at the end of the list. */
2612 list_add_tail(&virt_ep->bw_endpoint_list,
2613 &interval_bw->endpoints);
2614}
2615
2616void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2617 struct xhci_virt_device *virt_dev,
2618 int old_active_eps)
2619{
2620 struct xhci_root_port_bw_info *rh_bw_info;
2621 if (!virt_dev->tt_info)
2622 return;
2623
2624 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2625 if (old_active_eps == 0 &&
2626 virt_dev->tt_info->active_eps != 0) {
2627 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002628 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002629 } else if (old_active_eps != 0 &&
2630 virt_dev->tt_info->active_eps == 0) {
2631 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002632 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002633 }
2634}
2635
2636static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2637 struct xhci_virt_device *virt_dev,
2638 struct xhci_container_ctx *in_ctx)
2639{
2640 struct xhci_bw_info ep_bw_info[31];
2641 int i;
2642 struct xhci_input_control_ctx *ctrl_ctx;
2643 int old_active_eps = 0;
2644
Sarah Sharp2e279802011-09-02 11:05:50 -07002645 if (virt_dev->tt_info)
2646 old_active_eps = virt_dev->tt_info->active_eps;
2647
Lin Wang4daf9df2015-01-09 16:06:31 +02002648 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002649 if (!ctrl_ctx) {
2650 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2651 __func__);
2652 return -ENOMEM;
2653 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002654
2655 for (i = 0; i < 31; i++) {
2656 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2657 continue;
2658
2659 /* Make a copy of the BW info in case we need to revert this */
2660 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2661 sizeof(ep_bw_info[i]));
2662 /* Drop the endpoint from the interval table if the endpoint is
2663 * being dropped or changed.
2664 */
2665 if (EP_IS_DROPPED(ctrl_ctx, i))
2666 xhci_drop_ep_from_interval_table(xhci,
2667 &virt_dev->eps[i].bw_info,
2668 virt_dev->bw_table,
2669 virt_dev->udev,
2670 &virt_dev->eps[i],
2671 virt_dev->tt_info);
2672 }
2673 /* Overwrite the information stored in the endpoints' bw_info */
2674 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2675 for (i = 0; i < 31; i++) {
2676 /* Add any changed or added endpoints to the interval table */
2677 if (EP_IS_ADDED(ctrl_ctx, i))
2678 xhci_add_ep_to_interval_table(xhci,
2679 &virt_dev->eps[i].bw_info,
2680 virt_dev->bw_table,
2681 virt_dev->udev,
2682 &virt_dev->eps[i],
2683 virt_dev->tt_info);
2684 }
2685
2686 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2687 /* Ok, this fits in the bandwidth we have.
2688 * Update the number of active TTs.
2689 */
2690 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2691 return 0;
2692 }
2693
2694 /* We don't have enough bandwidth for this, revert the stored info. */
2695 for (i = 0; i < 31; i++) {
2696 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2697 continue;
2698
2699 /* Drop the new copies of any added or changed endpoints from
2700 * the interval table.
2701 */
2702 if (EP_IS_ADDED(ctrl_ctx, i)) {
2703 xhci_drop_ep_from_interval_table(xhci,
2704 &virt_dev->eps[i].bw_info,
2705 virt_dev->bw_table,
2706 virt_dev->udev,
2707 &virt_dev->eps[i],
2708 virt_dev->tt_info);
2709 }
2710 /* Revert the endpoint back to its old information */
2711 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2712 sizeof(ep_bw_info[i]));
2713 /* Add any changed or dropped endpoints back into the table */
2714 if (EP_IS_DROPPED(ctrl_ctx, i))
2715 xhci_add_ep_to_interval_table(xhci,
2716 &virt_dev->eps[i].bw_info,
2717 virt_dev->bw_table,
2718 virt_dev->udev,
2719 &virt_dev->eps[i],
2720 virt_dev->tt_info);
2721 }
2722 return -ENOMEM;
2723}
2724
2725
Sarah Sharpf2217e82009-08-07 14:04:43 -07002726/* Issue a configure endpoint command or evaluate context command
2727 * and wait for it to finish.
2728 */
2729static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002730 struct usb_device *udev,
2731 struct xhci_command *command,
2732 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002733{
2734 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002735 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002736 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002737 struct xhci_virt_device *virt_dev;
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002738 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002739
2740 if (!command)
2741 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002742
2743 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002744
2745 if (xhci->xhc_state & XHCI_STATE_DYING) {
2746 spin_unlock_irqrestore(&xhci->lock, flags);
2747 return -ESHUTDOWN;
2748 }
2749
Sarah Sharp913a8a32009-09-04 10:53:13 -07002750 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002751
Lin Wang4daf9df2015-01-09 16:06:31 +02002752 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002753 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002754 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002755 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2756 __func__);
2757 return -ENOMEM;
2758 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002759
2760 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002761 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002762 spin_unlock_irqrestore(&xhci->lock, flags);
2763 xhci_warn(xhci, "Not enough host resources, "
2764 "active endpoint contexts = %u\n",
2765 xhci->num_active_eps);
2766 return -ENOMEM;
2767 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002768 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002769 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002770 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002771 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002772 spin_unlock_irqrestore(&xhci->lock, flags);
2773 xhci_warn(xhci, "Not enough bandwidth\n");
2774 return -ENOMEM;
2775 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002776
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002777 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
Mathias Nyman90d6d572019-04-26 16:23:31 +03002778
2779 trace_xhci_configure_endpoint_ctrl_ctx(ctrl_ctx);
Mathias Nymane3a78ff2017-10-05 11:21:48 +03002780 trace_xhci_configure_endpoint(slot_ctx);
2781
Sarah Sharpf2217e82009-08-07 14:04:43 -07002782 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002783 ret = xhci_queue_configure_endpoint(xhci, command,
2784 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002785 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002786 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002787 ret = xhci_queue_evaluate_context(xhci, command,
2788 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002789 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002790 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002791 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002792 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002793 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002794 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2795 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002796 return -ENOMEM;
2797 }
2798 xhci_ring_cmd_db(xhci);
2799 spin_unlock_irqrestore(&xhci->lock, flags);
2800
2801 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002802 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002803
2804 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002805 ret = xhci_configure_endpoint_result(xhci, udev,
2806 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002807 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002808 ret = xhci_evaluate_context_result(xhci, udev,
2809 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002810
2811 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2812 spin_lock_irqsave(&xhci->lock, flags);
2813 /* If the command failed, remove the reserved resources.
2814 * Otherwise, clean up the estimate to include dropped eps.
2815 */
2816 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002817 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002818 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002819 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002820 spin_unlock_irqrestore(&xhci->lock, flags);
2821 }
2822 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002823}
2824
Hans de Goededf613832013-10-04 00:29:45 +02002825static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2826 struct xhci_virt_device *vdev, int i)
2827{
2828 struct xhci_virt_ep *ep = &vdev->eps[i];
2829
2830 if (ep->ep_state & EP_HAS_STREAMS) {
2831 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2832 xhci_get_endpoint_address(i));
2833 xhci_free_stream_info(xhci, ep->stream_info);
2834 ep->stream_info = NULL;
2835 ep->ep_state &= ~EP_HAS_STREAMS;
2836 }
2837}
2838
Sarah Sharpf88ba782009-05-14 11:44:22 -07002839/* Called after one or more calls to xhci_add_endpoint() or
2840 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2841 * to call xhci_reset_bandwidth().
2842 *
2843 * Since we are in the middle of changing either configuration or
2844 * installing a new alt setting, the USB core won't allow URBs to be
2845 * enqueued for any endpoint on the old config or interface. Nothing
2846 * else should be touching the xhci->devs[slot_id] structure, so we
2847 * don't need to take the xhci->lock for manipulating that.
2848 */
Lu Baolu39693842017-04-07 17:57:04 +03002849static int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002850{
2851 int i;
2852 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002853 struct xhci_hcd *xhci;
2854 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002855 struct xhci_input_control_ctx *ctrl_ctx;
2856 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002857 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002858
Andiry Xu64927732010-10-14 07:22:45 -07002859 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002860 if (ret <= 0)
2861 return ret;
2862 xhci = hcd_to_xhci(hcd);
Mathias Nyman98d74f92016-04-08 16:25:10 +03002863 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2864 (xhci->xhc_state & XHCI_STATE_REMOVING))
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002865 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002866
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002867 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002868 virt_dev = xhci->devs[udev->slot_id];
2869
Mathias Nyman103afda2017-12-08 17:59:08 +02002870 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002871 if (!command)
2872 return -ENOMEM;
2873
2874 command->in_ctx = virt_dev->in_ctx;
2875
Sarah Sharpf94e01862009-04-27 19:58:38 -07002876 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Lin Wang4daf9df2015-01-09 16:06:31 +02002877 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002878 if (!ctrl_ctx) {
2879 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2880 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002881 ret = -ENOMEM;
2882 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002883 }
Matt Evans28ccd292011-03-29 13:40:46 +11002884 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2885 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2886 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002887
2888 /* Don't issue the command if there's no endpoints to update. */
2889 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002890 ctrl_ctx->drop_flags == 0) {
2891 ret = 0;
2892 goto command_cleanup;
2893 }
Julius Wernerd6759132014-06-24 17:14:42 +03002894 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002895 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002896 for (i = 31; i >= 1; i--) {
2897 __le32 le32 = cpu_to_le32(BIT(i));
2898
2899 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2900 || (ctrl_ctx->add_flags & le32) || i == 1) {
2901 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2902 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2903 break;
2904 }
2905 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07002906
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002907 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002908 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002909 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002910 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002911 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002912
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002913 /* Free any rings that were dropped, but not changed. */
Felipe Balbi98871e92017-01-23 14:20:04 +02002914 for (i = 1; i < 31; i++) {
Matt Evans4819fef2011-06-01 13:01:07 +10002915 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002916 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002917 xhci_free_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002918 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2919 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002920 }
John Yound115b042009-07-27 12:05:15 -07002921 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002922 /*
2923 * Install any rings for completely new endpoints or changed endpoints,
Mathias Nymanc5628a22017-06-15 11:55:42 +03002924 * and free any old rings from changed endpoints.
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002925 */
Felipe Balbi98871e92017-01-23 14:20:04 +02002926 for (i = 1; i < 31; i++) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002927 if (!virt_dev->eps[i].new_ring)
2928 continue;
Mathias Nymanc5628a22017-06-15 11:55:42 +03002929 /* Only free the old ring if it exists.
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002930 * It may not if this is the first add of an endpoint.
2931 */
2932 if (virt_dev->eps[i].ring) {
Mathias Nymanc5628a22017-06-15 11:55:42 +03002933 xhci_free_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002934 }
Hans de Goededf613832013-10-04 00:29:45 +02002935 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002936 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2937 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002938 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002939command_cleanup:
2940 kfree(command->completion);
2941 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002942
Sarah Sharpf94e01862009-04-27 19:58:38 -07002943 return ret;
2944}
2945
Lu Baolu39693842017-04-07 17:57:04 +03002946static void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002947{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002948 struct xhci_hcd *xhci;
2949 struct xhci_virt_device *virt_dev;
2950 int i, ret;
2951
Andiry Xu64927732010-10-14 07:22:45 -07002952 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002953 if (ret <= 0)
2954 return;
2955 xhci = hcd_to_xhci(hcd);
2956
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002957 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002958 virt_dev = xhci->devs[udev->slot_id];
2959 /* Free any rings allocated for added endpoints */
Felipe Balbi98871e92017-01-23 14:20:04 +02002960 for (i = 0; i < 31; i++) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002961 if (virt_dev->eps[i].new_ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002962 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002963 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2964 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002965 }
2966 }
John Yound115b042009-07-27 12:05:15 -07002967 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002968}
2969
Sarah Sharp5270b952009-09-04 10:53:11 -07002970static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002971 struct xhci_container_ctx *in_ctx,
2972 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002973 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002974 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002975{
Matt Evans28ccd292011-03-29 13:40:46 +11002976 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2977 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002978 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002979 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002980}
2981
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002982static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002983 unsigned int slot_id, unsigned int ep_index,
2984 struct xhci_dequeue_state *deq_state)
2985{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002986 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002987 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002988 struct xhci_ep_ctx *ep_ctx;
2989 u32 added_ctxs;
2990 dma_addr_t addr;
2991
Sarah Sharp92f8e762013-04-23 17:11:14 -07002992 in_ctx = xhci->devs[slot_id]->in_ctx;
Lin Wang4daf9df2015-01-09 16:06:31 +02002993 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002994 if (!ctrl_ctx) {
2995 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2996 __func__);
2997 return;
2998 }
2999
Sarah Sharp913a8a32009-09-04 10:53:13 -07003000 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
3001 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003002 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
3003 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3004 deq_state->new_deq_ptr);
3005 if (addr == 0) {
3006 xhci_warn(xhci, "WARN Cannot submit config ep after "
3007 "reset ep command\n");
3008 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
3009 deq_state->new_deq_seg,
3010 deq_state->new_deq_ptr);
3011 return;
3012 }
Matt Evans28ccd292011-03-29 13:40:46 +11003013 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003014
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003015 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07003016 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003017 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
3018 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003019}
3020
Mathias Nymand36374f2017-06-15 11:55:47 +03003021void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
3022 unsigned int stream_id, struct xhci_td *td)
Sarah Sharp82d10092009-08-07 14:04:52 -07003023{
3024 struct xhci_dequeue_state deq_state;
Mathias Nymand97b4f82014-11-27 18:19:16 +02003025 struct usb_device *udev = td->urb->dev;
Sarah Sharp82d10092009-08-07 14:04:52 -07003026
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003027 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3028 "Cleaning up stalled endpoint ring");
Sarah Sharp82d10092009-08-07 14:04:52 -07003029 /* We need to move the HW's dequeue pointer past this TD,
3030 * or it will attempt to resend it on the next doorbell ring.
3031 */
3032 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Mathias Nymand36374f2017-06-15 11:55:47 +03003033 ep_index, stream_id, td, &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07003034
Mathias Nyman365038d2014-08-19 15:17:58 +03003035 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
3036 return;
3037
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003038 /* HW with the reset endpoint quirk will use the saved dequeue state to
3039 * issue a configure endpoint command later.
3040 */
3041 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03003042 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
3043 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03003044 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Mathias Nyman87907362017-06-02 16:36:23 +03003045 ep_index, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003046 } else {
3047 /* Better hope no one uses the input context between now and the
3048 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003049 * XXX: No idea how this hardware will react when stream rings
3050 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003051 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003052 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3053 "Setting up input context for "
3054 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07003055 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
3056 ep_index, &deq_state);
3057 }
Sarah Sharp82d10092009-08-07 14:04:52 -07003058}
3059
Mathias Nymanf5249462018-03-16 16:33:04 +02003060/*
3061 * Called after usb core issues a clear halt control message.
3062 * The host side of the halt should already be cleared by a reset endpoint
3063 * command issued when the STALL event was received.
Mathias Nymand0167ad2015-03-10 19:49:00 +02003064 *
Mathias Nymanf5249462018-03-16 16:33:04 +02003065 * The reset endpoint command may only be issued to endpoints in the halted
3066 * state. For software that wishes to reset the data toggle or sequence number
3067 * of an endpoint that isn't in the halted state this function will issue a
3068 * configure endpoint command with the Drop and Add bits set for the target
3069 * endpoint. Refer to the additional note in xhci spcification section 4.6.8.
Sarah Sharpa1587d92009-07-27 12:03:15 -07003070 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02003071
Lu Baolu39693842017-04-07 17:57:04 +03003072static void xhci_endpoint_reset(struct usb_hcd *hcd,
Mathias Nymanf5249462018-03-16 16:33:04 +02003073 struct usb_host_endpoint *host_ep)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003074{
3075 struct xhci_hcd *xhci;
Mathias Nymanf5249462018-03-16 16:33:04 +02003076 struct usb_device *udev;
3077 struct xhci_virt_device *vdev;
3078 struct xhci_virt_ep *ep;
3079 struct xhci_input_control_ctx *ctrl_ctx;
3080 struct xhci_command *stop_cmd, *cfg_cmd;
3081 unsigned int ep_index;
3082 unsigned long flags;
3083 u32 ep_flag;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003084
3085 xhci = hcd_to_xhci(hcd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003086 if (!host_ep->hcpriv)
3087 return;
3088 udev = (struct usb_device *) host_ep->hcpriv;
3089 vdev = xhci->devs[udev->slot_id];
3090 ep_index = xhci_get_endpoint_index(&host_ep->desc);
3091 ep = &vdev->eps[ep_index];
3092
3093 /* Bail out if toggle is already being cleared by a endpoint reset */
3094 if (ep->ep_state & EP_HARD_CLEAR_TOGGLE) {
3095 ep->ep_state &= ~EP_HARD_CLEAR_TOGGLE;
3096 return;
3097 }
3098 /* Only interrupt and bulk ep's use data toggle, USB2 spec 5.5.4-> */
3099 if (usb_endpoint_xfer_control(&host_ep->desc) ||
3100 usb_endpoint_xfer_isoc(&host_ep->desc))
3101 return;
3102
3103 ep_flag = xhci_get_endpoint_flag(&host_ep->desc);
3104
3105 if (ep_flag == SLOT_FLAG || ep_flag == EP0_FLAG)
3106 return;
3107
3108 stop_cmd = xhci_alloc_command(xhci, true, GFP_NOWAIT);
3109 if (!stop_cmd)
3110 return;
3111
3112 cfg_cmd = xhci_alloc_command_with_ctx(xhci, true, GFP_NOWAIT);
3113 if (!cfg_cmd)
3114 goto cleanup;
3115
3116 spin_lock_irqsave(&xhci->lock, flags);
3117
3118 /* block queuing new trbs and ringing ep doorbell */
3119 ep->ep_state |= EP_SOFT_CLEAR_TOGGLE;
Sarah Sharpa1587d92009-07-27 12:03:15 -07003120
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003121 /*
Mathias Nymanf5249462018-03-16 16:33:04 +02003122 * Make sure endpoint ring is empty before resetting the toggle/seq.
3123 * Driver is required to synchronously cancel all transfer request.
3124 * Stop the endpoint to force xHC to update the output context
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003125 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07003126
Mathias Nymanf5249462018-03-16 16:33:04 +02003127 if (!list_empty(&ep->ring->td_list)) {
3128 dev_err(&udev->dev, "EP not empty, refuse reset\n");
3129 spin_unlock_irqrestore(&xhci->lock, flags);
Zheng Xiaoweid89b7662018-07-20 18:05:11 +03003130 xhci_free_command(xhci, cfg_cmd);
Mathias Nymanf5249462018-03-16 16:33:04 +02003131 goto cleanup;
3132 }
3133 xhci_queue_stop_endpoint(xhci, stop_cmd, udev->slot_id, ep_index, 0);
3134 xhci_ring_cmd_db(xhci);
3135 spin_unlock_irqrestore(&xhci->lock, flags);
3136
3137 wait_for_completion(stop_cmd->completion);
3138
3139 spin_lock_irqsave(&xhci->lock, flags);
3140
3141 /* config ep command clears toggle if add and drop ep flags are set */
3142 ctrl_ctx = xhci_get_input_control_ctx(cfg_cmd->in_ctx);
3143 xhci_setup_input_ctx_for_config_ep(xhci, cfg_cmd->in_ctx, vdev->out_ctx,
3144 ctrl_ctx, ep_flag, ep_flag);
3145 xhci_endpoint_copy(xhci, cfg_cmd->in_ctx, vdev->out_ctx, ep_index);
3146
3147 xhci_queue_configure_endpoint(xhci, cfg_cmd, cfg_cmd->in_ctx->dma,
3148 udev->slot_id, false);
3149 xhci_ring_cmd_db(xhci);
3150 spin_unlock_irqrestore(&xhci->lock, flags);
3151
3152 wait_for_completion(cfg_cmd->completion);
3153
3154 ep->ep_state &= ~EP_SOFT_CLEAR_TOGGLE;
3155 xhci_free_command(xhci, cfg_cmd);
3156cleanup:
3157 xhci_free_command(xhci, stop_cmd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003158}
3159
Sarah Sharp8df75f42010-04-02 15:34:16 -07003160static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
3161 struct usb_device *udev, struct usb_host_endpoint *ep,
3162 unsigned int slot_id)
3163{
3164 int ret;
3165 unsigned int ep_index;
3166 unsigned int ep_state;
3167
3168 if (!ep)
3169 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07003170 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003171 if (ret <= 0)
3172 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02003173 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07003174 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
3175 " descriptor for ep 0x%x does not support streams\n",
3176 ep->desc.bEndpointAddress);
3177 return -EINVAL;
3178 }
3179
3180 ep_index = xhci_get_endpoint_index(&ep->desc);
3181 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3182 if (ep_state & EP_HAS_STREAMS ||
3183 ep_state & EP_GETTING_STREAMS) {
3184 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3185 "already has streams set up.\n",
3186 ep->desc.bEndpointAddress);
3187 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3188 "dynamic stream context array reallocation.\n");
3189 return -EINVAL;
3190 }
3191 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3192 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3193 "endpoint 0x%x; URBs are pending.\n",
3194 ep->desc.bEndpointAddress);
3195 return -EINVAL;
3196 }
3197 return 0;
3198}
3199
3200static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3201 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3202{
3203 unsigned int max_streams;
3204
3205 /* The stream context array size must be a power of two */
3206 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3207 /*
3208 * Find out how many primary stream array entries the host controller
3209 * supports. Later we may use secondary stream arrays (similar to 2nd
3210 * level page entries), but that's an optional feature for xHCI host
3211 * controllers. xHCs must support at least 4 stream IDs.
3212 */
3213 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3214 if (*num_stream_ctxs > max_streams) {
3215 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3216 max_streams);
3217 *num_stream_ctxs = max_streams;
3218 *num_streams = max_streams;
3219 }
3220}
3221
3222/* Returns an error code if one of the endpoint already has streams.
3223 * This does not change any data structures, it only checks and gathers
3224 * information.
3225 */
3226static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3227 struct usb_device *udev,
3228 struct usb_host_endpoint **eps, unsigned int num_eps,
3229 unsigned int *num_streams, u32 *changed_ep_bitmask)
3230{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003231 unsigned int max_streams;
3232 unsigned int endpoint_flag;
3233 int i;
3234 int ret;
3235
3236 for (i = 0; i < num_eps; i++) {
3237 ret = xhci_check_streams_endpoint(xhci, udev,
3238 eps[i], udev->slot_id);
3239 if (ret < 0)
3240 return ret;
3241
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003242 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003243 if (max_streams < (*num_streams - 1)) {
3244 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3245 eps[i]->desc.bEndpointAddress,
3246 max_streams);
3247 *num_streams = max_streams+1;
3248 }
3249
3250 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3251 if (*changed_ep_bitmask & endpoint_flag)
3252 return -EINVAL;
3253 *changed_ep_bitmask |= endpoint_flag;
3254 }
3255 return 0;
3256}
3257
3258static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3259 struct usb_device *udev,
3260 struct usb_host_endpoint **eps, unsigned int num_eps)
3261{
3262 u32 changed_ep_bitmask = 0;
3263 unsigned int slot_id;
3264 unsigned int ep_index;
3265 unsigned int ep_state;
3266 int i;
3267
3268 slot_id = udev->slot_id;
3269 if (!xhci->devs[slot_id])
3270 return 0;
3271
3272 for (i = 0; i < num_eps; i++) {
3273 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3274 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3275 /* Are streams already being freed for the endpoint? */
3276 if (ep_state & EP_GETTING_NO_STREAMS) {
3277 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003278 "endpoint 0x%x, "
3279 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003280 eps[i]->desc.bEndpointAddress);
3281 return 0;
3282 }
3283 /* Are there actually any streams to free? */
3284 if (!(ep_state & EP_HAS_STREAMS) &&
3285 !(ep_state & EP_GETTING_STREAMS)) {
3286 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003287 "endpoint 0x%x, "
3288 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003289 eps[i]->desc.bEndpointAddress);
3290 xhci_warn(xhci, "WARN xhci_free_streams() called "
3291 "with non-streams endpoint\n");
3292 return 0;
3293 }
3294 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3295 }
3296 return changed_ep_bitmask;
3297}
3298
3299/*
Luis de Bethencourtc2a298d2015-06-30 16:48:54 +02003300 * The USB device drivers use this function (through the HCD interface in USB
Sarah Sharp8df75f42010-04-02 15:34:16 -07003301 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3302 * coordinate mass storage command queueing across multiple endpoints (basically
3303 * a stream ID == a task ID).
3304 *
3305 * Setting up streams involves allocating the same size stream context array
3306 * for each endpoint and issuing a configure endpoint command for all endpoints.
3307 *
3308 * Don't allow the call to succeed if one endpoint only supports one stream
3309 * (which means it doesn't support streams at all).
3310 *
3311 * Drivers may get less stream IDs than they asked for, if the host controller
3312 * hardware or endpoints claim they can't support the number of requested
3313 * stream IDs.
3314 */
Lu Baolu39693842017-04-07 17:57:04 +03003315static int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003316 struct usb_host_endpoint **eps, unsigned int num_eps,
3317 unsigned int num_streams, gfp_t mem_flags)
3318{
3319 int i, ret;
3320 struct xhci_hcd *xhci;
3321 struct xhci_virt_device *vdev;
3322 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003323 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003324 unsigned int ep_index;
3325 unsigned int num_stream_ctxs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003326 unsigned int max_packet;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003327 unsigned long flags;
3328 u32 changed_ep_bitmask = 0;
3329
3330 if (!eps)
3331 return -EINVAL;
3332
3333 /* Add one to the number of streams requested to account for
3334 * stream 0 that is reserved for xHCI usage.
3335 */
3336 num_streams += 1;
3337 xhci = hcd_to_xhci(hcd);
3338 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3339 num_streams);
3340
Hans de Goedef7920882013-11-15 12:14:38 +01003341 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003342 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3343 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003344 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3345 return -ENOSYS;
3346 }
3347
Mathias Nyman14d49b72017-12-08 17:59:07 +02003348 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03003349 if (!config_cmd)
Sarah Sharp8df75f42010-04-02 15:34:16 -07003350 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03003351
Lin Wang4daf9df2015-01-09 16:06:31 +02003352 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003353 if (!ctrl_ctx) {
3354 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3355 __func__);
3356 xhci_free_command(xhci, config_cmd);
3357 return -ENOMEM;
3358 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003359
3360 /* Check to make sure all endpoints are not already configured for
3361 * streams. While we're at it, find the maximum number of streams that
3362 * all the endpoints will support and check for duplicate endpoints.
3363 */
3364 spin_lock_irqsave(&xhci->lock, flags);
3365 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3366 num_eps, &num_streams, &changed_ep_bitmask);
3367 if (ret < 0) {
3368 xhci_free_command(xhci, config_cmd);
3369 spin_unlock_irqrestore(&xhci->lock, flags);
3370 return ret;
3371 }
3372 if (num_streams <= 1) {
3373 xhci_warn(xhci, "WARN: endpoints can't handle "
3374 "more than one stream.\n");
3375 xhci_free_command(xhci, config_cmd);
3376 spin_unlock_irqrestore(&xhci->lock, flags);
3377 return -EINVAL;
3378 }
3379 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003380 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003381 * xhci_urb_enqueue() will reject all URBs.
3382 */
3383 for (i = 0; i < num_eps; i++) {
3384 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3385 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3386 }
3387 spin_unlock_irqrestore(&xhci->lock, flags);
3388
3389 /* Setup internal data structures and allocate HW data structures for
3390 * streams (but don't install the HW structures in the input context
3391 * until we're sure all memory allocation succeeded).
3392 */
3393 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3394 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3395 num_stream_ctxs, num_streams);
3396
3397 for (i = 0; i < num_eps; i++) {
3398 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
Felipe Balbi734d3dd2016-09-28 13:46:37 +03003399 max_packet = usb_endpoint_maxp(&eps[i]->desc);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003400 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3401 num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003402 num_streams,
3403 max_packet, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003404 if (!vdev->eps[ep_index].stream_info)
3405 goto cleanup;
3406 /* Set maxPstreams in endpoint context and update deq ptr to
3407 * point to stream context array. FIXME
3408 */
3409 }
3410
3411 /* Set up the input context for a configure endpoint command. */
3412 for (i = 0; i < num_eps; i++) {
3413 struct xhci_ep_ctx *ep_ctx;
3414
3415 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3416 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3417
3418 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3419 vdev->out_ctx, ep_index);
3420 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3421 vdev->eps[ep_index].stream_info);
3422 }
3423 /* Tell the HW to drop its old copy of the endpoint context info
3424 * and add the updated copy from the input context.
3425 */
3426 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003427 vdev->out_ctx, ctrl_ctx,
3428 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003429
3430 /* Issue and wait for the configure endpoint command */
3431 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3432 false, false);
3433
3434 /* xHC rejected the configure endpoint command for some reason, so we
3435 * leave the old ring intact and free our internal streams data
3436 * structure.
3437 */
3438 if (ret < 0)
3439 goto cleanup;
3440
3441 spin_lock_irqsave(&xhci->lock, flags);
3442 for (i = 0; i < num_eps; i++) {
3443 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3444 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3445 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3446 udev->slot_id, ep_index);
3447 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3448 }
3449 xhci_free_command(xhci, config_cmd);
3450 spin_unlock_irqrestore(&xhci->lock, flags);
3451
3452 /* Subtract 1 for stream 0, which drivers can't use */
3453 return num_streams - 1;
3454
3455cleanup:
3456 /* If it didn't work, free the streams! */
3457 for (i = 0; i < num_eps; i++) {
3458 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3459 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003460 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003461 /* FIXME Unset maxPstreams in endpoint context and
3462 * update deq ptr to point to normal string ring.
3463 */
3464 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3465 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3466 xhci_endpoint_zero(xhci, vdev, eps[i]);
3467 }
3468 xhci_free_command(xhci, config_cmd);
3469 return -ENOMEM;
3470}
3471
3472/* Transition the endpoint from using streams to being a "normal" endpoint
3473 * without streams.
3474 *
3475 * Modify the endpoint context state, submit a configure endpoint command,
3476 * and free all endpoint rings for streams if that completes successfully.
3477 */
Lu Baolu39693842017-04-07 17:57:04 +03003478static int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003479 struct usb_host_endpoint **eps, unsigned int num_eps,
3480 gfp_t mem_flags)
3481{
3482 int i, ret;
3483 struct xhci_hcd *xhci;
3484 struct xhci_virt_device *vdev;
3485 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003486 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003487 unsigned int ep_index;
3488 unsigned long flags;
3489 u32 changed_ep_bitmask;
3490
3491 xhci = hcd_to_xhci(hcd);
3492 vdev = xhci->devs[udev->slot_id];
3493
3494 /* Set up a configure endpoint command to remove the streams rings */
3495 spin_lock_irqsave(&xhci->lock, flags);
3496 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3497 udev, eps, num_eps);
3498 if (changed_ep_bitmask == 0) {
3499 spin_unlock_irqrestore(&xhci->lock, flags);
3500 return -EINVAL;
3501 }
3502
3503 /* Use the xhci_command structure from the first endpoint. We may have
3504 * allocated too many, but the driver may call xhci_free_streams() for
3505 * each endpoint it grouped into one call to xhci_alloc_streams().
3506 */
3507 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3508 command = vdev->eps[ep_index].stream_info->free_streams_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02003509 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003510 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003511 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003512 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3513 __func__);
3514 return -EINVAL;
3515 }
3516
Sarah Sharp8df75f42010-04-02 15:34:16 -07003517 for (i = 0; i < num_eps; i++) {
3518 struct xhci_ep_ctx *ep_ctx;
3519
3520 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3521 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3522 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3523 EP_GETTING_NO_STREAMS;
3524
3525 xhci_endpoint_copy(xhci, command->in_ctx,
3526 vdev->out_ctx, ep_index);
Lin Wang4daf9df2015-01-09 16:06:31 +02003527 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07003528 &vdev->eps[ep_index]);
3529 }
3530 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003531 vdev->out_ctx, ctrl_ctx,
3532 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003533 spin_unlock_irqrestore(&xhci->lock, flags);
3534
3535 /* Issue and wait for the configure endpoint command,
3536 * which must succeed.
3537 */
3538 ret = xhci_configure_endpoint(xhci, udev, command,
3539 false, true);
3540
3541 /* xHC rejected the configure endpoint command for some reason, so we
3542 * leave the streams rings intact.
3543 */
3544 if (ret < 0)
3545 return ret;
3546
3547 spin_lock_irqsave(&xhci->lock, flags);
3548 for (i = 0; i < num_eps; i++) {
3549 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3550 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003551 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003552 /* FIXME Unset maxPstreams in endpoint context and
3553 * update deq ptr to point to normal string ring.
3554 */
3555 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3556 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3557 }
3558 spin_unlock_irqrestore(&xhci->lock, flags);
3559
3560 return 0;
3561}
3562
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003563/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003564 * Deletes endpoint resources for endpoints that were active before a Reset
3565 * Device command, or a Disable Slot command. The Reset Device command leaves
3566 * the control endpoint intact, whereas the Disable Slot command deletes it.
3567 *
3568 * Must be called with xhci->lock held.
3569 */
3570void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3571 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3572{
3573 int i;
3574 unsigned int num_dropped_eps = 0;
3575 unsigned int drop_flags = 0;
3576
3577 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3578 if (virt_dev->eps[i].ring) {
3579 drop_flags |= 1 << i;
3580 num_dropped_eps++;
3581 }
3582 }
3583 xhci->num_active_eps -= num_dropped_eps;
3584 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003585 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3586 "Dropped %u ep ctxs, flags = 0x%x, "
3587 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003588 num_dropped_eps, drop_flags,
3589 xhci->num_active_eps);
3590}
3591
3592/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003593 * This submits a Reset Device Command, which will set the device state to 0,
3594 * set the device address to 0, and disable all the endpoints except the default
3595 * control endpoint. The USB core should come back and call
3596 * xhci_address_device(), and then re-set up the configuration. If this is
3597 * called because of a usb_reset_and_verify_device(), then the old alternate
3598 * settings will be re-installed through the normal bandwidth allocation
3599 * functions.
3600 *
3601 * Wait for the Reset Device command to finish. Remove all structures
3602 * associated with the endpoints that were disabled. Clear the input device
Mathias Nymanc5628a22017-06-15 11:55:42 +03003603 * structure? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003604 *
3605 * If the virt_dev to be reset does not exist or does not match the udev,
3606 * it means the device is lost, possibly due to the xHC restore error and
3607 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3608 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003609 */
Lu Baolu39693842017-04-07 17:57:04 +03003610static int xhci_discover_or_reset_device(struct usb_hcd *hcd,
3611 struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003612{
3613 int ret, i;
3614 unsigned long flags;
3615 struct xhci_hcd *xhci;
3616 unsigned int slot_id;
3617 struct xhci_virt_device *virt_dev;
3618 struct xhci_command *reset_device_cmd;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003619 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003620 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003621
Andiry Xuf0615c42010-10-14 07:22:48 -07003622 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003623 if (ret <= 0)
3624 return ret;
3625 xhci = hcd_to_xhci(hcd);
3626 slot_id = udev->slot_id;
3627 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003628 if (!virt_dev) {
3629 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3630 "not exist. Re-allocate the device\n", slot_id);
3631 ret = xhci_alloc_dev(hcd, udev);
3632 if (ret == 1)
3633 return 0;
3634 else
3635 return -EINVAL;
3636 }
3637
Brian Campbell326124a2015-07-21 17:20:28 +03003638 if (virt_dev->tt_info)
3639 old_active_eps = virt_dev->tt_info->active_eps;
3640
Andiry Xuf0615c42010-10-14 07:22:48 -07003641 if (virt_dev->udev != udev) {
3642 /* If the virt_dev and the udev does not match, this virt_dev
3643 * may belong to another udev.
3644 * Re-allocate the device.
3645 */
3646 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3647 "not match the udev. Re-allocate the device\n",
3648 slot_id);
3649 ret = xhci_alloc_dev(hcd, udev);
3650 if (ret == 1)
3651 return 0;
3652 else
3653 return -EINVAL;
3654 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003655
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003656 /* If device is not setup, there is no point in resetting it */
3657 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3658 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3659 SLOT_STATE_DISABLED)
3660 return 0;
3661
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003662 trace_xhci_discover_or_reset_device(slot_ctx);
3663
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003664 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3665 /* Allocate the command structure that holds the struct completion.
3666 * Assume we're in process context, since the normal device reset
3667 * process has to wait for the device anyway. Storage devices are
3668 * reset as part of error handling, so use GFP_NOIO instead of
3669 * GFP_KERNEL.
3670 */
Mathias Nyman103afda2017-12-08 17:59:08 +02003671 reset_device_cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003672 if (!reset_device_cmd) {
3673 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3674 return -ENOMEM;
3675 }
3676
3677 /* Attempt to submit the Reset Device command to the command ring */
3678 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003679
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003680 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003681 if (ret) {
3682 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003683 spin_unlock_irqrestore(&xhci->lock, flags);
3684 goto command_cleanup;
3685 }
3686 xhci_ring_cmd_db(xhci);
3687 spin_unlock_irqrestore(&xhci->lock, flags);
3688
3689 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003690 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003691
3692 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3693 * unless we tried to reset a slot ID that wasn't enabled,
3694 * or the device wasn't in the addressed or configured state.
3695 */
3696 ret = reset_device_cmd->status;
3697 switch (ret) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003698 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03003699 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03003700 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3701 ret = -ETIME;
3702 goto command_cleanup;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02003703 case COMP_SLOT_NOT_ENABLED_ERROR: /* 0.95 completion for bad slot ID */
3704 case COMP_CONTEXT_STATE_ERROR: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003705 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003706 slot_id,
3707 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003708 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003709 /* Don't treat this as an error. May change my mind later. */
3710 ret = 0;
3711 goto command_cleanup;
3712 case COMP_SUCCESS:
3713 xhci_dbg(xhci, "Successful reset device command.\n");
3714 break;
3715 default:
3716 if (xhci_is_vendor_info_code(xhci, ret))
3717 break;
3718 xhci_warn(xhci, "Unknown completion code %u for "
3719 "reset device command.\n", ret);
3720 ret = -EINVAL;
3721 goto command_cleanup;
3722 }
3723
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003724 /* Free up host controller endpoint resources */
3725 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3726 spin_lock_irqsave(&xhci->lock, flags);
3727 /* Don't delete the default control endpoint resources */
3728 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3729 spin_unlock_irqrestore(&xhci->lock, flags);
3730 }
3731
Mathias Nymanc5628a22017-06-15 11:55:42 +03003732 /* Everything but endpoint 0 is disabled, so free the rings. */
Felipe Balbi98871e92017-01-23 14:20:04 +02003733 for (i = 1; i < 31; i++) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003734 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3735
3736 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003737 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3738 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003739 xhci_free_stream_info(xhci, ep->stream_info);
3740 ep->stream_info = NULL;
3741 ep->ep_state &= ~EP_HAS_STREAMS;
3742 }
3743
3744 if (ep->ring) {
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003745 xhci_debugfs_remove_endpoint(xhci, virt_dev, i);
Mathias Nymanc5628a22017-06-15 11:55:42 +03003746 xhci_free_endpoint_ring(xhci, virt_dev, i);
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003747 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003748 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3749 xhci_drop_ep_from_interval_table(xhci,
3750 &virt_dev->eps[i].bw_info,
3751 virt_dev->bw_table,
3752 udev,
3753 &virt_dev->eps[i],
3754 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003755 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003756 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003757 /* If necessary, update the number of active TTs on this root port */
3758 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003759 ret = 0;
3760
3761command_cleanup:
3762 xhci_free_command(xhci, reset_device_cmd);
3763 return ret;
3764}
3765
3766/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003767 * At this point, the struct usb_device is about to go away, the device has
3768 * disconnected, and all traffic has been stopped and the endpoints have been
3769 * disabled. Free any HC data structures associated with that device.
3770 */
Lu Baolu39693842017-04-07 17:57:04 +03003771static void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003772{
3773 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003774 struct xhci_virt_device *virt_dev;
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003775 struct xhci_slot_ctx *slot_ctx;
Andiry Xu64927732010-10-14 07:22:45 -07003776 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003777
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003778#ifndef CONFIG_USB_DEFAULT_PERSIST
3779 /*
3780 * We called pm_runtime_get_noresume when the device was attached.
3781 * Decrement the counter here to allow controller to runtime suspend
3782 * if no devices remain.
3783 */
3784 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003785 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003786#endif
3787
Andiry Xu64927732010-10-14 07:22:45 -07003788 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003789 /* If the host is halted due to driver unload, we still need to free the
3790 * device.
3791 */
Lu Baolucd3f1792017-10-05 11:21:41 +03003792 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003793 return;
Andiry Xu64927732010-10-14 07:22:45 -07003794
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003795 virt_dev = xhci->devs[udev->slot_id];
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003796 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3797 trace_xhci_free_dev(slot_ctx);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003798
3799 /* Stop any wayward timer functions (which may grab the lock) */
Felipe Balbi98871e92017-01-23 14:20:04 +02003800 for (i = 0; i < 31; i++) {
Mathias Nyman9983a5f2017-01-23 14:19:52 +02003801 virt_dev->eps[i].ep_state &= ~EP_STOP_CMD_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003802 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3803 }
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003804 xhci_debugfs_remove_slot(xhci, udev->slot_id);
Mathias Nyman44a182b2018-05-03 17:30:07 +03003805 virt_dev->udev = NULL;
Lu Baolu11ec7582017-10-05 11:21:42 +03003806 ret = xhci_disable_slot(xhci, udev->slot_id);
Zhengjun Xing8c5a93e2018-02-12 14:24:50 +02003807 if (ret)
Lu Baolu11ec7582017-10-05 11:21:42 +03003808 xhci_free_virt_device(xhci, udev->slot_id);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003809}
3810
Lu Baolucd3f1792017-10-05 11:21:41 +03003811int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id)
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003812{
Lu Baolucd3f1792017-10-05 11:21:41 +03003813 struct xhci_command *command;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003814 unsigned long flags;
3815 u32 state;
3816 int ret = 0;
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003817
Mathias Nyman103afda2017-12-08 17:59:08 +02003818 command = xhci_alloc_command(xhci, false, GFP_KERNEL);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003819 if (!command)
3820 return -ENOMEM;
3821
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003822 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003823 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003824 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003825 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3826 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003827 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003828 kfree(command);
Lu Baoludcabc76f2017-10-05 11:21:43 +03003829 return -ENODEV;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003830 }
3831
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003832 ret = xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3833 slot_id);
3834 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003835 spin_unlock_irqrestore(&xhci->lock, flags);
Lu Baolucd3f1792017-10-05 11:21:41 +03003836 kfree(command);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003837 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003838 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003839 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003840 spin_unlock_irqrestore(&xhci->lock, flags);
Guoqing Zhangf9e609b2017-04-07 17:56:52 +03003841 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003842}
3843
3844/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003845 * Checks if we have enough host controller resources for the default control
3846 * endpoint.
3847 *
3848 * Must be called with xhci->lock held.
3849 */
3850static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3851{
3852 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003853 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3854 "Not enough ep ctxs: "
3855 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003856 xhci->num_active_eps, xhci->limit_active_eps);
3857 return -ENOMEM;
3858 }
3859 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003860 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3861 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003862 xhci->num_active_eps);
3863 return 0;
3864}
3865
3866
3867/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003868 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3869 * timed out, or allocating memory failed. Returns 1 on success.
3870 */
3871int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3872{
3873 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003874 struct xhci_virt_device *vdev;
3875 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003876 unsigned long flags;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003877 int ret, slot_id;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003878 struct xhci_command *command;
3879
Mathias Nyman103afda2017-12-08 17:59:08 +02003880 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003881 if (!command)
3882 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003883
3884 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003885 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003886 if (ret) {
3887 spin_unlock_irqrestore(&xhci->lock, flags);
3888 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Lu Baolu87e44f22016-11-11 15:13:30 +02003889 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003890 return 0;
3891 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003892 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003893 spin_unlock_irqrestore(&xhci->lock, flags);
3894
Mathias Nymanc311e392014-05-08 19:26:03 +03003895 wait_for_completion(command->completion);
Lu Baoluc2d3d492016-11-11 15:13:31 +02003896 slot_id = command->slot_id;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003897
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003898 if (!slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003899 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003900 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3901 HCS_MAX_SLOTS(
3902 readl(&xhci->cap_regs->hcs_params1)));
Lu Baolu87e44f22016-11-11 15:13:30 +02003903 xhci_free_command(xhci, command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003904 return 0;
3905 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003906
Lu Baolucd3f1792017-10-05 11:21:41 +03003907 xhci_free_command(xhci, command);
3908
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003909 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3910 spin_lock_irqsave(&xhci->lock, flags);
3911 ret = xhci_reserve_host_control_ep_resources(xhci);
3912 if (ret) {
3913 spin_unlock_irqrestore(&xhci->lock, flags);
3914 xhci_warn(xhci, "Not enough host resources, "
3915 "active endpoint contexts = %u\n",
3916 xhci->num_active_eps);
3917 goto disable_slot;
3918 }
3919 spin_unlock_irqrestore(&xhci->lock, flags);
3920 }
3921 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003922 * xhci_discover_or_reset_device(), which may be called as part of
3923 * mass storage driver error handling.
3924 */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003925 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003926 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003927 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003928 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03003929 vdev = xhci->devs[slot_id];
3930 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
3931 trace_xhci_alloc_dev(slot_ctx);
3932
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003933 udev->slot_id = slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003934
Lu Baolu02b6fdc2017-10-05 11:21:39 +03003935 xhci_debugfs_create_slot(xhci, slot_id);
3936
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003937#ifndef CONFIG_USB_DEFAULT_PERSIST
3938 /*
3939 * If resetting upon resume, we can't put the controller into runtime
3940 * suspend if there is a device attached.
3941 */
3942 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003943 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003944#endif
3945
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003946 /* Is this a LS or FS device under a HS hub? */
3947 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003948 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003949
3950disable_slot:
Lu Baolu11ec7582017-10-05 11:21:42 +03003951 ret = xhci_disable_slot(xhci, udev->slot_id);
3952 if (ret)
3953 xhci_free_virt_device(xhci, udev->slot_id);
3954
3955 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003956}
3957
3958/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003959 * Issue an Address Device command and optionally send a corresponding
3960 * SetAddress request to the device.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003961 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003962static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3963 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003964{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003965 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003966 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003967 struct xhci_virt_device *virt_dev;
3968 int ret = 0;
3969 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003970 struct xhci_slot_ctx *slot_ctx;
3971 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003972 u64 temp_64;
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003973 struct xhci_command *command = NULL;
3974
3975 mutex_lock(&xhci->mutex);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003976
Lu Baolu90797ae2017-01-03 18:28:44 +02003977 if (xhci->xhc_state) { /* dying, removing or halted */
3978 ret = -ESHUTDOWN;
Roger Quadros448116b2015-09-21 17:46:15 +03003979 goto out;
Lu Baolu90797ae2017-01-03 18:28:44 +02003980 }
Roger Quadros448116b2015-09-21 17:46:15 +03003981
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003982 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003983 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3984 "Bad Slot ID %d", udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003985 ret = -EINVAL;
3986 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003987 }
3988
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003989 virt_dev = xhci->devs[udev->slot_id];
3990
Matt Evans7ed603e2011-03-29 13:40:56 +11003991 if (WARN_ON(!virt_dev)) {
3992 /*
3993 * In plug/unplug torture test with an NEC controller,
3994 * a zero-dereference was observed once due to virt_dev = 0.
3995 * Print useful debug rather than crash if it is observed again!
3996 */
3997 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3998 udev->slot_id);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03003999 ret = -EINVAL;
4000 goto out;
Matt Evans7ed603e2011-03-29 13:40:56 +11004001 }
Felipe Balbi19a7d0d62017-04-07 17:56:57 +03004002 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
4003 trace_xhci_setup_device_slot(slot_ctx);
Matt Evans7ed603e2011-03-29 13:40:56 +11004004
Mathias Nymanf161ead2015-01-09 17:18:28 +02004005 if (setup == SETUP_CONTEXT_ONLY) {
Mathias Nymanf161ead2015-01-09 17:18:28 +02004006 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
4007 SLOT_STATE_DEFAULT) {
4008 xhci_dbg(xhci, "Slot already in default state\n");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004009 goto out;
Mathias Nymanf161ead2015-01-09 17:18:28 +02004010 }
4011 }
4012
Mathias Nyman103afda2017-12-08 17:59:08 +02004013 command = xhci_alloc_command(xhci, true, GFP_KERNEL);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004014 if (!command) {
4015 ret = -ENOMEM;
4016 goto out;
4017 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004018
4019 command->in_ctx = virt_dev->in_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004020
Andiry Xuf0615c42010-10-14 07:22:48 -07004021 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Lin Wang4daf9df2015-01-09 16:06:31 +02004022 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004023 if (!ctrl_ctx) {
4024 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4025 __func__);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004026 ret = -EINVAL;
4027 goto out;
Sarah Sharp92f8e762013-04-23 17:11:14 -07004028 }
Andiry Xuf0615c42010-10-14 07:22:48 -07004029 /*
4030 * If this is the first Set Address since device plug-in or
4031 * virt_device realloaction after a resume with an xHCI power loss,
4032 * then set up the slot context.
4033 */
4034 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004035 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07004036 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02004037 else
4038 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07004039 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
4040 ctrl_ctx->drop_flags = 0;
4041
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004042 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004043 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004044
Mathias Nyman90d6d572019-04-26 16:23:31 +03004045 trace_xhci_address_ctrl_ctx(ctrl_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07004046 spin_lock_irqsave(&xhci->lock, flags);
Felipe Balbia711ede2017-01-23 14:20:23 +02004047 trace_xhci_setup_device(virt_dev);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03004048 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08004049 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004050 if (ret) {
4051 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004052 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4053 "FIXME: allocate a command ring segment");
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004054 goto out;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004055 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07004056 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004057 spin_unlock_irqrestore(&xhci->lock, flags);
4058
4059 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03004060 wait_for_completion(command->completion);
4061
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004062 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
4063 * the SetAddress() "recovery interval" required by USB and aborting the
4064 * command on a timeout.
4065 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03004066 switch (command->status) {
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004067 case COMP_COMMAND_ABORTED:
Mathias Nyman604d02a2017-05-17 18:32:05 +03004068 case COMP_COMMAND_RING_STOPPED:
Mathias Nymanc311e392014-05-08 19:26:03 +03004069 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
4070 ret = -ETIME;
4071 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004072 case COMP_CONTEXT_STATE_ERROR:
4073 case COMP_SLOT_NOT_ENABLED_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004074 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
4075 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004076 ret = -EINVAL;
4077 break;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004078 case COMP_USB_TRANSACTION_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004079 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Lu Baolu651aaf32017-10-05 11:21:45 +03004080
4081 mutex_unlock(&xhci->mutex);
4082 ret = xhci_disable_slot(xhci, udev->slot_id);
4083 if (!ret)
4084 xhci_alloc_dev(hcd, udev);
4085 kfree(command->completion);
4086 kfree(command);
4087 return -EPROTO;
Felipe Balbi0b7c1052017-01-23 14:20:06 +02004088 case COMP_INCOMPATIBLE_DEVICE_ERROR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004089 dev_warn(&udev->dev,
4090 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08004091 ret = -ENODEV;
4092 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004093 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004094 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08004095 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004096 break;
4097 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08004098 xhci_err(xhci,
4099 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03004100 act, command->status);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004101 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004102 ret = -EINVAL;
4103 break;
4104 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004105 if (ret)
4106 goto out;
Sarah Sharpf7b2e402014-01-30 13:27:49 -08004107 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004108 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4109 "Op regs DCBAA ptr = %#016llx", temp_64);
4110 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4111 "Slot ID %d dcbaa entry @%p = %#016llx",
4112 udev->slot_id,
4113 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
4114 (unsigned long long)
4115 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
4116 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
4117 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07004118 (unsigned long long)virt_dev->out_ctx->dma);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004119 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004120 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004121 /*
4122 * USB core uses address 1 for the roothubs, so we add one to the
4123 * address given back to us by the HC.
4124 */
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03004125 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02004126 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004127 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07004128 ctrl_ctx->add_flags = 0;
4129 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004130
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03004131 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07004132 "Internal device address = %d",
4133 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004134out:
4135 mutex_unlock(&xhci->mutex);
Lu Baolu87e44f22016-11-11 15:13:30 +02004136 if (command) {
4137 kfree(command->completion);
4138 kfree(command);
4139 }
Chris Bainbridgea00918d2015-05-19 16:30:51 +03004140 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004141}
4142
Lu Baolu39693842017-04-07 17:57:04 +03004143static int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004144{
4145 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
4146}
4147
Lu Baolu39693842017-04-07 17:57:04 +03004148static int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
Dan Williams48fc7db2013-12-05 17:07:27 -08004149{
4150 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
4151}
4152
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004153/*
4154 * Transfer the port index into real index in the HW port status
4155 * registers. Caculate offset between the port's PORTSC register
4156 * and port status base. Divide the number of per port register
4157 * to get the real index. The raw port number bases 1.
4158 */
4159int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
4160{
Mathias Nyman38986ff2018-05-21 16:40:01 +03004161 struct xhci_hub *rhub;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004162
Mathias Nyman38986ff2018-05-21 16:40:01 +03004163 rhub = xhci_get_rhub(hcd);
4164 return rhub->ports[port1 - 1]->hw_portnum + 1;
Lan Tianyu3f5eb142013-03-19 16:48:12 +08004165}
4166
Mathias Nymana558ccd2013-05-23 17:14:30 +03004167/*
4168 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
4169 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
4170 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07004171static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03004172 struct usb_device *udev, u16 max_exit_latency)
4173{
4174 struct xhci_virt_device *virt_dev;
4175 struct xhci_command *command;
4176 struct xhci_input_control_ctx *ctrl_ctx;
4177 struct xhci_slot_ctx *slot_ctx;
4178 unsigned long flags;
4179 int ret;
4180
4181 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03004182
4183 virt_dev = xhci->devs[udev->slot_id];
4184
4185 /*
4186 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4187 * xHC was re-initialized. Exit latency will be set later after
4188 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4189 */
4190
4191 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004192 spin_unlock_irqrestore(&xhci->lock, flags);
4193 return 0;
4194 }
4195
4196 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03004197 command = xhci->lpm_command;
Lin Wang4daf9df2015-01-09 16:06:31 +02004198 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004199 if (!ctrl_ctx) {
4200 spin_unlock_irqrestore(&xhci->lock, flags);
4201 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4202 __func__);
4203 return -ENOMEM;
4204 }
4205
Mathias Nymana558ccd2013-05-23 17:14:30 +03004206 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4207 spin_unlock_irqrestore(&xhci->lock, flags);
4208
Mathias Nymana558ccd2013-05-23 17:14:30 +03004209 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4210 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4211 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4212 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
Mathias Nyman4801d4ea2014-11-27 18:19:15 +02004213 slot_ctx->dev_state = 0;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004214
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03004215 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4216 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03004217
4218 /* Issue and wait for the evaluate context command. */
4219 ret = xhci_configure_endpoint(xhci, udev, command,
4220 true, true);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004221
4222 if (!ret) {
4223 spin_lock_irqsave(&xhci->lock, flags);
4224 virt_dev->current_mel = max_exit_latency;
4225 spin_unlock_irqrestore(&xhci->lock, flags);
4226 }
4227 return ret;
4228}
4229
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004230#ifdef CONFIG_PM
Andiry Xu95743232011-09-23 14:19:51 -07004231
4232/* BESL to HIRD Encoding array for USB2 LPM */
4233static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4234 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4235
4236/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08004237static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4238 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004239{
Andiry Xuf99298b2011-12-12 16:45:28 +08004240 int u2del, besl, besl_host;
4241 int besl_device = 0;
4242 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004243
Andiry Xuf99298b2011-12-12 16:45:28 +08004244 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4245 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4246
4247 if (field & USB_BESL_SUPPORT) {
4248 for (besl_host = 0; besl_host < 16; besl_host++) {
4249 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004250 break;
4251 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004252 /* Use baseline BESL value as default */
4253 if (field & USB_BESL_BASELINE_VALID)
4254 besl_device = USB_GET_BESL_BASELINE(field);
4255 else if (field & USB_BESL_DEEP_VALID)
4256 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004257 } else {
4258 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004259 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004260 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004261 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004262 }
4263
Andiry Xuf99298b2011-12-12 16:45:28 +08004264 besl = besl_host + besl_device;
4265 if (besl > 15)
4266 besl = 15;
4267
4268 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004269}
4270
Mathias Nymana558ccd2013-05-23 17:14:30 +03004271/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4272static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4273{
4274 u32 field;
4275 int l1;
4276 int besld = 0;
4277 int hirdm = 0;
4278
4279 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4280
4281 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004282 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004283
4284 /* device has preferred BESLD */
4285 if (field & USB_BESL_DEEP_VALID) {
4286 besld = USB_GET_BESL_DEEP(field);
4287 hirdm = 1;
4288 }
4289
4290 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4291}
4292
Lu Baolu39693842017-04-07 17:57:04 +03004293static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Andiry Xu65580b432011-09-23 14:19:52 -07004294 struct usb_device *udev, int enable)
4295{
4296 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004297 struct xhci_port **ports;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004298 __le32 __iomem *pm_addr, *hlpm_addr;
4299 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004300 unsigned int port_num;
4301 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004302 int hird, exit_latency;
4303 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004304
Mathias Nymanb50107b2015-10-01 18:40:38 +03004305 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
Andiry Xu65580b432011-09-23 14:19:52 -07004306 !udev->lpm_capable)
4307 return -EPERM;
4308
4309 if (!udev->parent || udev->parent->parent ||
4310 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4311 return -EPERM;
4312
4313 if (udev->usb2_hw_lpm_capable != 1)
4314 return -EPERM;
4315
4316 spin_lock_irqsave(&xhci->lock, flags);
4317
Mathias Nyman38986ff2018-05-21 16:40:01 +03004318 ports = xhci->usb2_rhub.ports;
Andiry Xu65580b432011-09-23 14:19:52 -07004319 port_num = udev->portnum - 1;
Mathias Nyman38986ff2018-05-21 16:40:01 +03004320 pm_addr = ports[port_num]->addr + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004321 pm_val = readl(pm_addr);
Mathias Nyman38986ff2018-05-21 16:40:01 +03004322 hlpm_addr = ports[port_num]->addr + PORTHLPMC;
Andiry Xu65580b432011-09-23 14:19:52 -07004323
4324 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004325 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004326
Thang Q. Nguyen4750bc72017-10-05 11:21:37 +03004327 if (enable && !(xhci->quirks & XHCI_HW_LPM_DISABLE)) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004328 /* Host supports BESL timeout instead of HIRD */
4329 if (udev->usb2_hw_lpm_besl_capable) {
4330 /* if device doesn't have a preferred BESL value use a
4331 * default one which works with mixed HIRD and BESL
4332 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4333 */
Carsten Schmid7aa1bb22019-05-22 14:33:59 +03004334 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004335 if ((field & USB_BESL_SUPPORT) &&
4336 (field & USB_BESL_BASELINE_VALID))
4337 hird = USB_GET_BESL_BASELINE(field);
4338 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004339 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004340
4341 exit_latency = xhci_besl_encoding[hird];
4342 spin_unlock_irqrestore(&xhci->lock, flags);
4343
4344 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4345 * input context for link powermanagement evaluate
4346 * context commands. It is protected by hcd->bandwidth
4347 * mutex and is shared by all devices. We need to set
4348 * the max ext latency in USB 2 BESL LPM as well, so
4349 * use the same mutex and xhci_change_max_exit_latency()
4350 */
4351 mutex_lock(hcd->bandwidth_mutex);
4352 ret = xhci_change_max_exit_latency(xhci, udev,
4353 exit_latency);
4354 mutex_unlock(hcd->bandwidth_mutex);
4355
4356 if (ret < 0)
4357 return ret;
4358 spin_lock_irqsave(&xhci->lock, flags);
4359
4360 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004361 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004362 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004363 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004364 } else {
4365 hird = xhci_calculate_hird_besl(xhci, udev);
4366 }
4367
4368 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004369 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004370 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004371 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004372 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004373 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004374 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004375 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004376 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004377 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004378 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004379 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004380 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004381 if (udev->usb2_hw_lpm_besl_capable) {
4382 spin_unlock_irqrestore(&xhci->lock, flags);
4383 mutex_lock(hcd->bandwidth_mutex);
4384 xhci_change_max_exit_latency(xhci, udev, 0);
4385 mutex_unlock(hcd->bandwidth_mutex);
4386 return 0;
4387 }
Andiry Xu65580b432011-09-23 14:19:52 -07004388 }
4389
4390 spin_unlock_irqrestore(&xhci->lock, flags);
4391 return 0;
4392}
4393
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004394/* check if a usb2 port supports a given extened capability protocol
4395 * only USB2 ports extended protocol capability values are cached.
4396 * Return 1 if capability is supported
4397 */
4398static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4399 unsigned capability)
4400{
4401 u32 port_offset, port_count;
4402 int i;
4403
4404 for (i = 0; i < xhci->num_ext_caps; i++) {
4405 if (xhci->ext_caps[i] & capability) {
4406 /* port offsets starts at 1 */
4407 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4408 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4409 if (port >= port_offset &&
4410 port < port_offset + port_count)
4411 return 1;
4412 }
4413 }
4414 return 0;
4415}
4416
Lu Baolu39693842017-04-07 17:57:04 +03004417static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004418{
4419 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004420 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004421
Zeng Taof1fd62a2018-12-07 16:19:29 +02004422 if (hcd->speed >= HCD_USB3 || !udev->lpm_capable)
Sarah Sharpde68bab2013-09-30 17:26:28 +03004423 return 0;
4424
4425 /* we only support lpm for non-hub device connected to root hub yet */
4426 if (!udev->parent || udev->parent->parent ||
4427 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4428 return 0;
4429
4430 if (xhci->hw_lpm_support == 1 &&
4431 xhci_check_usb2_port_capability(
4432 xhci, portnum, XHCI_HLC)) {
4433 udev->usb2_hw_lpm_capable = 1;
4434 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4435 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4436 if (xhci_check_usb2_port_capability(xhci, portnum,
4437 XHCI_BLC))
4438 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004439 }
4440
4441 return 0;
4442}
4443
Sarah Sharp3b3db022012-05-09 10:55:03 -07004444/*---------------------- USB 3.0 Link PM functions ------------------------*/
4445
Sarah Sharpe3567d22012-05-16 13:36:24 -07004446/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4447static unsigned long long xhci_service_interval_to_ns(
4448 struct usb_endpoint_descriptor *desc)
4449{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004450 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004451}
4452
Sarah Sharp3b3db022012-05-09 10:55:03 -07004453static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4454 enum usb3_link_state state)
4455{
4456 unsigned long long sel;
4457 unsigned long long pel;
4458 unsigned int max_sel_pel;
4459 char *state_name;
4460
4461 switch (state) {
4462 case USB3_LPM_U1:
4463 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4464 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4465 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4466 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4467 state_name = "U1";
4468 break;
4469 case USB3_LPM_U2:
4470 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4471 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4472 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4473 state_name = "U2";
4474 break;
4475 default:
4476 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4477 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004478 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004479 }
4480
4481 if (sel <= max_sel_pel && pel <= max_sel_pel)
4482 return USB3_LPM_DEVICE_INITIATED;
4483
4484 if (sel > max_sel_pel)
4485 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4486 "due to long SEL %llu ms\n",
4487 state_name, sel);
4488 else
4489 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004490 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004491 state_name, pel);
4492 return USB3_LPM_DISABLED;
4493}
4494
Pratyush Anand9502c462014-07-04 17:01:23 +03004495/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004496 * - For control endpoints, U1 system exit latency (SEL) * 3
4497 * - For bulk endpoints, U1 SEL * 5
4498 * - For interrupt endpoints:
4499 * - Notification EPs, U1 SEL * 3
4500 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4501 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4502 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004503static unsigned long long xhci_calculate_intel_u1_timeout(
4504 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004505 struct usb_endpoint_descriptor *desc)
4506{
4507 unsigned long long timeout_ns;
4508 int ep_type;
4509 int intr_type;
4510
4511 ep_type = usb_endpoint_type(desc);
4512 switch (ep_type) {
4513 case USB_ENDPOINT_XFER_CONTROL:
4514 timeout_ns = udev->u1_params.sel * 3;
4515 break;
4516 case USB_ENDPOINT_XFER_BULK:
4517 timeout_ns = udev->u1_params.sel * 5;
4518 break;
4519 case USB_ENDPOINT_XFER_INT:
4520 intr_type = usb_endpoint_interrupt_type(desc);
4521 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4522 timeout_ns = udev->u1_params.sel * 3;
4523 break;
4524 }
4525 /* Otherwise the calculation is the same as isoc eps */
Gustavo A. R. Silva7d864992017-10-25 13:49:01 -05004526 /* fall through */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004527 case USB_ENDPOINT_XFER_ISOC:
4528 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004529 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004530 if (timeout_ns < udev->u1_params.sel * 2)
4531 timeout_ns = udev->u1_params.sel * 2;
4532 break;
4533 default:
4534 return 0;
4535 }
4536
Pratyush Anand9502c462014-07-04 17:01:23 +03004537 return timeout_ns;
4538}
4539
4540/* Returns the hub-encoded U1 timeout value. */
4541static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4542 struct usb_device *udev,
4543 struct usb_endpoint_descriptor *desc)
4544{
4545 unsigned long long timeout_ns;
4546
Mathias Nyman0472bf02018-12-05 14:22:39 +02004547 /* Prevent U1 if service interval is shorter than U1 exit latency */
4548 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4549 if (xhci_service_interval_to_ns(desc) <= udev->u1_params.mel) {
4550 dev_dbg(&udev->dev, "Disable U1, ESIT shorter than exit latency\n");
4551 return USB3_LPM_DISABLED;
4552 }
4553 }
4554
Pratyush Anand9502c462014-07-04 17:01:23 +03004555 if (xhci->quirks & XHCI_INTEL_HOST)
4556 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4557 else
4558 timeout_ns = udev->u1_params.sel;
4559
4560 /* The U1 timeout is encoded in 1us intervals.
4561 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4562 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004563 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004564 timeout_ns = 1;
4565 else
4566 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004567
4568 /* If the necessary timeout value is bigger than what we can set in the
4569 * USB 3.0 hub, we have to disable hub-initiated U1.
4570 */
4571 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4572 return timeout_ns;
4573 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4574 "due to long timeout %llu ms\n", timeout_ns);
4575 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4576}
4577
Pratyush Anand9502c462014-07-04 17:01:23 +03004578/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004579 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4580 * - largest bInterval of any active periodic endpoint (to avoid going
4581 * into lower power link states between intervals).
4582 * - the U2 Exit Latency of the device
4583 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004584static unsigned long long xhci_calculate_intel_u2_timeout(
4585 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004586 struct usb_endpoint_descriptor *desc)
4587{
4588 unsigned long long timeout_ns;
4589 unsigned long long u2_del_ns;
4590
4591 timeout_ns = 10 * 1000 * 1000;
4592
4593 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4594 (xhci_service_interval_to_ns(desc) > timeout_ns))
4595 timeout_ns = xhci_service_interval_to_ns(desc);
4596
Oliver Neukum966e7a82012-10-17 12:17:50 +02004597 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004598 if (u2_del_ns > timeout_ns)
4599 timeout_ns = u2_del_ns;
4600
Pratyush Anand9502c462014-07-04 17:01:23 +03004601 return timeout_ns;
4602}
4603
4604/* Returns the hub-encoded U2 timeout value. */
4605static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4606 struct usb_device *udev,
4607 struct usb_endpoint_descriptor *desc)
4608{
4609 unsigned long long timeout_ns;
4610
Mathias Nyman0472bf02018-12-05 14:22:39 +02004611 /* Prevent U2 if service interval is shorter than U2 exit latency */
4612 if (usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) {
4613 if (xhci_service_interval_to_ns(desc) <= udev->u2_params.mel) {
4614 dev_dbg(&udev->dev, "Disable U2, ESIT shorter than exit latency\n");
4615 return USB3_LPM_DISABLED;
4616 }
4617 }
4618
Pratyush Anand9502c462014-07-04 17:01:23 +03004619 if (xhci->quirks & XHCI_INTEL_HOST)
4620 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4621 else
4622 timeout_ns = udev->u2_params.sel;
4623
Sarah Sharpe3567d22012-05-16 13:36:24 -07004624 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004625 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004626 /* If the necessary timeout value is bigger than what we can set in the
4627 * USB 3.0 hub, we have to disable hub-initiated U2.
4628 */
4629 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4630 return timeout_ns;
4631 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4632 "due to long timeout %llu ms\n", timeout_ns);
4633 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4634}
4635
Sarah Sharp3b3db022012-05-09 10:55:03 -07004636static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4637 struct usb_device *udev,
4638 struct usb_endpoint_descriptor *desc,
4639 enum usb3_link_state state,
4640 u16 *timeout)
4641{
Pratyush Anand9502c462014-07-04 17:01:23 +03004642 if (state == USB3_LPM_U1)
4643 return xhci_calculate_u1_timeout(xhci, udev, desc);
4644 else if (state == USB3_LPM_U2)
4645 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004646
Sarah Sharp3b3db022012-05-09 10:55:03 -07004647 return USB3_LPM_DISABLED;
4648}
4649
4650static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4651 struct usb_device *udev,
4652 struct usb_endpoint_descriptor *desc,
4653 enum usb3_link_state state,
4654 u16 *timeout)
4655{
4656 u16 alt_timeout;
4657
4658 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4659 desc, state, timeout);
4660
4661 /* If we found we can't enable hub-initiated LPM, or
4662 * the U1 or U2 exit latency was too high to allow
4663 * device-initiated LPM as well, just stop searching.
4664 */
4665 if (alt_timeout == USB3_LPM_DISABLED ||
4666 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4667 *timeout = alt_timeout;
4668 return -E2BIG;
4669 }
4670 if (alt_timeout > *timeout)
4671 *timeout = alt_timeout;
4672 return 0;
4673}
4674
4675static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4676 struct usb_device *udev,
4677 struct usb_host_interface *alt,
4678 enum usb3_link_state state,
4679 u16 *timeout)
4680{
4681 int j;
4682
4683 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4684 if (xhci_update_timeout_for_endpoint(xhci, udev,
4685 &alt->endpoint[j].desc, state, timeout))
4686 return -E2BIG;
4687 continue;
4688 }
4689 return 0;
4690}
4691
Sarah Sharpe3567d22012-05-16 13:36:24 -07004692static int xhci_check_intel_tier_policy(struct usb_device *udev,
4693 enum usb3_link_state state)
4694{
4695 struct usb_device *parent;
4696 unsigned int num_hubs;
4697
4698 if (state == USB3_LPM_U2)
4699 return 0;
4700
4701 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4702 for (parent = udev->parent, num_hubs = 0; parent->parent;
4703 parent = parent->parent)
4704 num_hubs++;
4705
4706 if (num_hubs < 2)
4707 return 0;
4708
4709 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4710 " below second-tier hub.\n");
4711 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4712 "to decrease power consumption.\n");
4713 return -E2BIG;
4714}
4715
Sarah Sharp3b3db022012-05-09 10:55:03 -07004716static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4717 struct usb_device *udev,
4718 enum usb3_link_state state)
4719{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004720 if (xhci->quirks & XHCI_INTEL_HOST)
4721 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004722 else
4723 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004724}
4725
4726/* Returns the U1 or U2 timeout that should be enabled.
4727 * If the tier check or timeout setting functions return with a non-zero exit
4728 * code, that means the timeout value has been finalized and we shouldn't look
4729 * at any more endpoints.
4730 */
4731static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4732 struct usb_device *udev, enum usb3_link_state state)
4733{
4734 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4735 struct usb_host_config *config;
4736 char *state_name;
4737 int i;
4738 u16 timeout = USB3_LPM_DISABLED;
4739
4740 if (state == USB3_LPM_U1)
4741 state_name = "U1";
4742 else if (state == USB3_LPM_U2)
4743 state_name = "U2";
4744 else {
4745 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4746 state);
4747 return timeout;
4748 }
4749
4750 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4751 return timeout;
4752
4753 /* Gather some information about the currently installed configuration
4754 * and alternate interface settings.
4755 */
4756 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4757 state, &timeout))
4758 return timeout;
4759
4760 config = udev->actconfig;
4761 if (!config)
4762 return timeout;
4763
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004764 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004765 struct usb_driver *driver;
4766 struct usb_interface *intf = config->interface[i];
4767
4768 if (!intf)
4769 continue;
4770
4771 /* Check if any currently bound drivers want hub-initiated LPM
4772 * disabled.
4773 */
4774 if (intf->dev.driver) {
4775 driver = to_usb_driver(intf->dev.driver);
4776 if (driver && driver->disable_hub_initiated_lpm) {
4777 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4778 "at request of driver %s\n",
4779 state_name, driver->name);
4780 return xhci_get_timeout_no_hub_lpm(udev, state);
4781 }
4782 }
4783
4784 /* Not sure how this could happen... */
4785 if (!intf->cur_altsetting)
4786 continue;
4787
4788 if (xhci_update_timeout_for_interface(xhci, udev,
4789 intf->cur_altsetting,
4790 state, &timeout))
4791 return timeout;
4792 }
4793 return timeout;
4794}
4795
Sarah Sharp3b3db022012-05-09 10:55:03 -07004796static int calculate_max_exit_latency(struct usb_device *udev,
4797 enum usb3_link_state state_changed,
4798 u16 hub_encoded_timeout)
4799{
4800 unsigned long long u1_mel_us = 0;
4801 unsigned long long u2_mel_us = 0;
4802 unsigned long long mel_us = 0;
4803 bool disabling_u1;
4804 bool disabling_u2;
4805 bool enabling_u1;
4806 bool enabling_u2;
4807
4808 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4809 hub_encoded_timeout == USB3_LPM_DISABLED);
4810 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4811 hub_encoded_timeout == USB3_LPM_DISABLED);
4812
4813 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4814 hub_encoded_timeout != USB3_LPM_DISABLED);
4815 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4816 hub_encoded_timeout != USB3_LPM_DISABLED);
4817
4818 /* If U1 was already enabled and we're not disabling it,
4819 * or we're going to enable U1, account for the U1 max exit latency.
4820 */
4821 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4822 enabling_u1)
4823 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4824 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4825 enabling_u2)
4826 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4827
4828 if (u1_mel_us > u2_mel_us)
4829 mel_us = u1_mel_us;
4830 else
4831 mel_us = u2_mel_us;
4832 /* xHCI host controller max exit latency field is only 16 bits wide. */
4833 if (mel_us > MAX_EXIT) {
4834 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4835 "is too big.\n", mel_us);
4836 return -E2BIG;
4837 }
4838 return mel_us;
4839}
4840
4841/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
Lu Baolu39693842017-04-07 17:57:04 +03004842static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004843 struct usb_device *udev, enum usb3_link_state state)
4844{
4845 struct xhci_hcd *xhci;
4846 u16 hub_encoded_timeout;
4847 int mel;
4848 int ret;
4849
4850 xhci = hcd_to_xhci(hcd);
4851 /* The LPM timeout values are pretty host-controller specific, so don't
4852 * enable hub-initiated timeouts unless the vendor has provided
4853 * information about their timeout algorithm.
4854 */
4855 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4856 !xhci->devs[udev->slot_id])
4857 return USB3_LPM_DISABLED;
4858
4859 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4860 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4861 if (mel < 0) {
4862 /* Max Exit Latency is too big, disable LPM. */
4863 hub_encoded_timeout = USB3_LPM_DISABLED;
4864 mel = 0;
4865 }
4866
4867 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4868 if (ret)
4869 return ret;
4870 return hub_encoded_timeout;
4871}
4872
Lu Baolu39693842017-04-07 17:57:04 +03004873static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharp3b3db022012-05-09 10:55:03 -07004874 struct usb_device *udev, enum usb3_link_state state)
4875{
4876 struct xhci_hcd *xhci;
4877 u16 mel;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004878
4879 xhci = hcd_to_xhci(hcd);
4880 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4881 !xhci->devs[udev->slot_id])
4882 return 0;
4883
4884 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
Saurabh Karajgaonkarf1cda542015-08-04 14:04:09 +00004885 return xhci_change_max_exit_latency(xhci, udev, mel);
Sarah Sharp3b3db022012-05-09 10:55:03 -07004886}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004887#else /* CONFIG_PM */
4888
Lu Baolu39693842017-04-07 17:57:04 +03004889static int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004890 struct usb_device *udev, int enable)
4891{
4892 return 0;
4893}
4894
Lu Baolu39693842017-04-07 17:57:04 +03004895static int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01004896{
4897 return 0;
4898}
4899
Lu Baolu39693842017-04-07 17:57:04 +03004900static int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004901 struct usb_device *udev, enum usb3_link_state state)
4902{
4903 return USB3_LPM_DISABLED;
4904}
4905
Lu Baolu39693842017-04-07 17:57:04 +03004906static int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004907 struct usb_device *udev, enum usb3_link_state state)
4908{
4909 return 0;
4910}
4911#endif /* CONFIG_PM */
4912
Sarah Sharp3b3db022012-05-09 10:55:03 -07004913/*-------------------------------------------------------------------------*/
4914
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004915/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4916 * internal data structures for the device.
4917 */
Lu Baolu39693842017-04-07 17:57:04 +03004918static int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004919 struct usb_tt *tt, gfp_t mem_flags)
4920{
4921 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4922 struct xhci_virt_device *vdev;
4923 struct xhci_command *config_cmd;
4924 struct xhci_input_control_ctx *ctrl_ctx;
4925 struct xhci_slot_ctx *slot_ctx;
4926 unsigned long flags;
4927 unsigned think_time;
4928 int ret;
4929
4930 /* Ignore root hubs */
4931 if (!hdev->parent)
4932 return 0;
4933
4934 vdev = xhci->devs[hdev->slot_id];
4935 if (!vdev) {
4936 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4937 return -EINVAL;
4938 }
Lu Baolu74e0b562017-04-07 17:57:05 +03004939
Mathias Nyman14d49b72017-12-08 17:59:07 +02004940 config_cmd = xhci_alloc_command_with_ctx(xhci, true, mem_flags);
Lu Baolu74e0b562017-04-07 17:57:05 +03004941 if (!config_cmd)
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004942 return -ENOMEM;
Lu Baolu74e0b562017-04-07 17:57:05 +03004943
Lin Wang4daf9df2015-01-09 16:06:31 +02004944 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07004945 if (!ctrl_ctx) {
4946 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4947 __func__);
4948 xhci_free_command(xhci, config_cmd);
4949 return -ENOMEM;
4950 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004951
4952 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004953 if (hdev->speed == USB_SPEED_HIGH &&
4954 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4955 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4956 xhci_free_command(xhci, config_cmd);
4957 spin_unlock_irqrestore(&xhci->lock, flags);
4958 return -ENOMEM;
4959 }
4960
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004961 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004962 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004963 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004964 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004965 /*
4966 * refer to section 6.2.2: MTT should be 0 for full speed hub,
4967 * but it may be already set to 1 when setup an xHCI virtual
4968 * device, so clear it anyway.
4969 */
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004970 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004971 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Chunfeng Yun096b1102015-12-04 15:53:43 +02004972 else if (hdev->speed == USB_SPEED_FULL)
4973 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
4974
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004975 if (xhci->hci_version > 0x95) {
4976 xhci_dbg(xhci, "xHCI version %x needs hub "
4977 "TT think time and number of ports\n",
4978 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004979 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004980 /* Set TT think time - convert from ns to FS bit times.
4981 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4982 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004983 *
4984 * xHCI 1.0: this field shall be 0 if the device is not a
4985 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004986 */
4987 think_time = tt->think_time;
4988 if (think_time != 0)
4989 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004990 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4991 slot_ctx->tt_info |=
4992 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004993 } else {
4994 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4995 "TT think time or number of ports\n",
4996 (unsigned int) xhci->hci_version);
4997 }
4998 slot_ctx->dev_state = 0;
4999 spin_unlock_irqrestore(&xhci->lock, flags);
5000
5001 xhci_dbg(xhci, "Set up %s for hub device.\n",
5002 (xhci->hci_version > 0x95) ?
5003 "configure endpoint" : "evaluate context");
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005004
5005 /* Issue and wait for the configure endpoint or
5006 * evaluate context command.
5007 */
5008 if (xhci->hci_version > 0x95)
5009 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5010 false, false);
5011 else
5012 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
5013 true, false);
5014
Sarah Sharpac1c1b72009-09-04 10:53:20 -07005015 xhci_free_command(xhci, config_cmd);
5016 return ret;
5017}
5018
Lu Baolu39693842017-04-07 17:57:04 +03005019static int xhci_get_frame(struct usb_hcd *hcd)
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005020{
5021 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5022 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005023 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005024}
5025
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005026int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
5027{
5028 struct xhci_hcd *xhci;
Arnd Bergmann4c39d4b2017-03-13 10:18:44 +08005029 /*
5030 * TODO: Check with DWC3 clients for sysdev according to
5031 * quirks
5032 */
5033 struct device *dev = hcd->self.sysdev;
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005034 unsigned int minor_rev;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005035 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005036
Sarah Sharp1386ff72014-01-31 11:45:02 -08005037 /* Accept arbitrarily long scatter-gather lists */
5038 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08005039
Mathias Nymane2ed5112014-03-07 17:06:57 +02005040 /* support to build packet from discontinuous buffers */
5041 hcd->self.no_sg_constraint = 1;
5042
Hans de Goede19181bc2012-07-04 09:18:02 +02005043 /* XHCI controllers don't stop the ep queue on short packets :| */
5044 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005045
Mathias Nymanb50107b2015-10-01 18:40:38 +03005046 xhci = hcd_to_xhci(hcd);
5047
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005048 if (usb_hcd_is_primary_hcd(hcd)) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005049 xhci->main_hcd = hcd;
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005050 xhci->usb2_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005051 /* Mark the first roothub as being USB 2.0.
5052 * The xHCI driver will register the USB 3.0 roothub.
5053 */
5054 hcd->speed = HCD_USB2;
5055 hcd->self.root_hub->speed = USB_SPEED_HIGH;
5056 /*
5057 * USB 2.0 roothub under xHCI has an integrated TT,
5058 * (rate matching hub) as opposed to having an OHCI/UHCI
5059 * companion controller.
5060 */
5061 hcd->has_tt = 1;
5062 } else {
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005063 /*
5064 * Some 3.1 hosts return sbrn 0x30, use xhci supported protocol
5065 * minor revision instead of sbrn
5066 */
5067 minor_rev = xhci->usb3_rhub.min_rev;
5068 if (minor_rev) {
Mathias Nymanb50107b2015-10-01 18:40:38 +03005069 hcd->speed = HCD_USB31;
Mathias Nyman2c0e06f2016-01-25 15:30:45 +02005070 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
Mathias Nymanb50107b2015-10-01 18:40:38 +03005071 }
Mathias Nyman0ee78c12018-03-16 16:33:06 +02005072 xhci_info(xhci, "Host supports USB 3.%x %s SuperSpeed\n",
5073 minor_rev,
5074 minor_rev ? "Enhanced" : "");
5075
Mathias Nyman9ea95ec2018-05-21 16:39:53 +03005076 xhci->usb3_rhub.hcd = hcd;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005077 /* xHCI private pointer was set in xhci_pci_probe for the second
5078 * registered roothub.
5079 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005080 return 0;
5081 }
5082
Chris Bainbridgea00918d2015-05-19 16:30:51 +03005083 mutex_init(&xhci->mutex);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005084 xhci->cap_regs = hcd->regs;
5085 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005086 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005087 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005088 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005089 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005090 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
5091 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
5092 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
5093 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005094 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02005095 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005096 if (xhci->hci_version > 0x100)
5097 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005098
Mathias Nyman757de492016-06-01 18:09:10 +03005099 xhci->quirks |= quirks;
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01005100
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005101 get_quirks(dev, xhci);
5102
George Cherian07f3cb72013-07-01 10:59:12 +05305103 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
5104 * success event after a short transfer. This quirk will ignore such
5105 * spurious event.
5106 */
5107 if (xhci->hci_version > 0x96)
5108 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
5109
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005110 /* Make sure the HC is halted. */
5111 retval = xhci_halt(xhci);
5112 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005113 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005114
Marc Zyngier12de0a32018-05-23 18:41:37 +01005115 xhci_zero_64b_regs(xhci);
5116
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005117 xhci_dbg(xhci, "Resetting HCD\n");
5118 /* Reset the internal HC memory state and registers. */
5119 retval = xhci_reset(xhci);
5120 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005121 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005122 xhci_dbg(xhci, "Reset complete\n");
5123
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03005124 /*
5125 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
5126 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
5127 * address memory pointers actually. So, this driver clears the AC64
5128 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
5129 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
5130 */
5131 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
5132 xhci->hcc_params &= ~BIT(0);
5133
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005134 /* Set dma_mask and coherent_dma_mask to 64-bits,
5135 * if xHC supports 64-bit addressing */
5136 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
5137 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005138 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03005139 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Duc Dangfda182d2015-10-09 13:30:13 +03005140 } else {
5141 /*
5142 * This is to avoid error in cases where a 32-bit USB
5143 * controller is used on a 64-bit capable system.
5144 */
5145 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
5146 if (retval)
5147 return retval;
5148 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
5149 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005150 }
5151
5152 xhci_dbg(xhci, "Calling HCD init\n");
5153 /* Initialize HCD and host controller data structures. */
5154 retval = xhci_init(hcd);
5155 if (retval)
Roger Quadroscd33a322015-05-29 17:01:46 +03005156 return retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005157 xhci_dbg(xhci, "Called HCD init\n");
Hans de Goede99705092015-01-16 17:54:01 +02005158
Marc Zyngier36b68572018-05-23 18:41:36 +01005159 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%016llx\n",
Hans de Goede99705092015-01-16 17:54:01 +02005160 xhci->hcc_params, xhci->hci_version, xhci->quirks);
5161
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005162 return 0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005163}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03005164EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07005165
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005166static const struct hc_driver xhci_hc_driver = {
5167 .description = "xhci-hcd",
5168 .product_desc = "xHCI Host Controller",
Yoshihiro Shimoda32479d42015-11-24 13:09:47 +02005169 .hcd_priv_size = sizeof(struct xhci_hcd),
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005170
5171 /*
5172 * generic hardware linkage
5173 */
5174 .irq = xhci_irq,
5175 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
5176
5177 /*
5178 * basic lifecycle operations
5179 */
5180 .reset = NULL, /* set in xhci_init_driver() */
5181 .start = xhci_run,
5182 .stop = xhci_stop,
5183 .shutdown = xhci_shutdown,
5184
5185 /*
5186 * managing i/o requests and associated device resources
5187 */
Nicolas Saenz Julienne33e39352019-04-26 16:23:29 +03005188 .map_urb_for_dma = xhci_map_urb_for_dma,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005189 .urb_enqueue = xhci_urb_enqueue,
5190 .urb_dequeue = xhci_urb_dequeue,
5191 .alloc_dev = xhci_alloc_dev,
5192 .free_dev = xhci_free_dev,
5193 .alloc_streams = xhci_alloc_streams,
5194 .free_streams = xhci_free_streams,
5195 .add_endpoint = xhci_add_endpoint,
5196 .drop_endpoint = xhci_drop_endpoint,
5197 .endpoint_reset = xhci_endpoint_reset,
5198 .check_bandwidth = xhci_check_bandwidth,
5199 .reset_bandwidth = xhci_reset_bandwidth,
5200 .address_device = xhci_address_device,
5201 .enable_device = xhci_enable_device,
5202 .update_hub_device = xhci_update_hub_device,
5203 .reset_device = xhci_discover_or_reset_device,
5204
5205 /*
5206 * scheduling support
5207 */
5208 .get_frame_number = xhci_get_frame,
5209
5210 /*
5211 * root hub support
5212 */
5213 .hub_control = xhci_hub_control,
5214 .hub_status_data = xhci_hub_status_data,
5215 .bus_suspend = xhci_bus_suspend,
5216 .bus_resume = xhci_bus_resume,
Alan Stern8f9cc83c2018-06-08 16:59:57 -04005217 .get_resuming_ports = xhci_get_resuming_ports,
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005218
5219 /*
5220 * call back when device connected and addressed
5221 */
5222 .update_device = xhci_update_device,
5223 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5224 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5225 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5226 .find_raw_port_number = xhci_find_raw_port_number,
5227};
5228
Roger Quadroscd33a322015-05-29 17:01:46 +03005229void xhci_init_driver(struct hc_driver *drv,
5230 const struct xhci_driver_overrides *over)
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005231{
Roger Quadroscd33a322015-05-29 17:01:46 +03005232 BUG_ON(!over);
5233
5234 /* Copy the generic table to drv then apply the overrides */
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005235 *drv = xhci_hc_driver;
Roger Quadroscd33a322015-05-29 17:01:46 +03005236
5237 if (over) {
5238 drv->hcd_priv_size += over->extra_priv_size;
5239 if (over->reset)
5240 drv->reset = over->reset;
5241 if (over->start)
5242 drv->start = over->start;
5243 }
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03005244}
5245EXPORT_SYMBOL_GPL(xhci_init_driver);
5246
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005247MODULE_DESCRIPTION(DRIVER_DESC);
5248MODULE_AUTHOR(DRIVER_AUTHOR);
5249MODULE_LICENSE("GPL");
5250
5251static int __init xhci_hcd_init(void)
5252{
Sarah Sharp98441972009-05-14 11:44:18 -07005253 /*
5254 * Check the compiler generated sizes of structures that must be laid
5255 * out in specific ways for hardware access.
5256 */
5257 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5258 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5259 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5260 /* xhci_device_control has eight fields, and also
5261 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5262 */
Sarah Sharp98441972009-05-14 11:44:18 -07005263 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5264 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5265 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
Lu Baolu04abb6d2015-10-01 18:40:31 +03005266 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
Sarah Sharp98441972009-05-14 11:44:18 -07005267 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5268 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5269 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Oliver Neukum1eaf35e2015-12-03 15:03:34 +01005270
5271 if (usb_disabled())
5272 return -ENODEV;
5273
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005274 xhci_debugfs_create_root();
5275
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005276 return 0;
5277}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005278
5279/*
5280 * If an init function is provided, an exit function must also be provided
5281 * to allow module unload.
5282 */
Lu Baolu02b6fdc2017-10-05 11:21:39 +03005283static void __exit xhci_hcd_fini(void)
5284{
5285 xhci_debugfs_remove_root();
5286}
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005287
Sarah Sharp66d4ead2009-04-27 19:52:28 -07005288module_init(xhci_hcd_init);
Arthur Demchenkovb04c8462015-05-19 16:30:50 +03005289module_exit(xhci_hcd_fini);