blob: 93735edff507da659239def7c2ed6a3e2b083cd4 [file] [log] [blame]
Jeff Garzikdd4969a2009-05-08 17:44:01 -04001/*
Andy Yan20b09c22009-05-08 17:46:40 -04002 * Marvell 88SE64xx/88SE94xx main function head file
3 *
4 * Copyright 2007 Red Hat, Inc.
5 * Copyright 2008 Marvell. <kewei@marvell.com>
6 *
7 * This file is licensed under GPLv2.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; version 2 of the
12 * License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
22 * USA
23*/
Jeff Garzikdd4969a2009-05-08 17:44:01 -040024
25#ifndef _MV_SAS_H_
26#define _MV_SAS_H_
27
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/delay.h>
32#include <linux/types.h>
33#include <linux/ctype.h>
34#include <linux/dma-mapping.h>
35#include <linux/pci.h>
36#include <linux/platform_device.h>
37#include <linux/interrupt.h>
38#include <linux/irq.h>
39#include <linux/vmalloc.h>
40#include <scsi/libsas.h>
41#include <scsi/scsi_tcq.h>
42#include <scsi/sas_ata.h>
43#include <linux/version.h>
44#include "mv_defs.h"
45
Andy Yan20b09c22009-05-08 17:46:40 -040046#define DRV_NAME "mvsas"
47#define DRV_VERSION "0.8.2"
48#define _MV_DUMP 0
Jeff Garzikdd4969a2009-05-08 17:44:01 -040049#define MVS_ID_NOT_MAPPED 0x7f
Andy Yan20b09c22009-05-08 17:46:40 -040050/* #define DISABLE_HOTPLUG_DMA_FIX */
51#define MAX_EXP_RUNNING_REQ 2
52#define WIDE_PORT_MAX_PHY 4
53#define MV_DISABLE_NCQ 0
54#define mv_printk(fmt, arg ...) \
55 printk(KERN_DEBUG"%s %d:" fmt, __FILE__, __LINE__, ## arg)
56#ifdef MV_DEBUG
57#define mv_dprintk(format, arg...) \
58 printk(KERN_DEBUG"%s %d:" format, __FILE__, __LINE__, ## arg)
59#else
60#define mv_dprintk(format, arg...)
61#endif
62#define MV_MAX_U32 0xffffffff
Jeff Garzikdd4969a2009-05-08 17:44:01 -040063
Andy Yan20b09c22009-05-08 17:46:40 -040064extern struct mvs_tgt_initiator mvs_tgt;
65extern struct mvs_info *tgt_mvi;
66extern const struct mvs_dispatch mvs_64xx_dispatch;
67extern const struct mvs_dispatch mvs_94xx_dispatch;
68
69#define DEV_IS_EXPANDER(type) \
70 ((type == EDGE_DEV) || (type == FANOUT_DEV))
71
72#define bit(n) ((u32)1 << n)
73
74#define for_each_phy(__lseq_mask, __mc, __lseq) \
75 for ((__mc) = (__lseq_mask), (__lseq) = 0; \
76 (__mc) != 0 ; \
Jeff Garzikdd4969a2009-05-08 17:44:01 -040077 (++__lseq), (__mc) >>= 1)
78
Andy Yan20b09c22009-05-08 17:46:40 -040079#define MV_INIT_DELAYED_WORK(w, f, d) INIT_DELAYED_WORK(w, f)
80#define UNASSOC_D2H_FIS(id) \
81 ((void *) mvi->rx_fis + 0x100 * id)
82#define SATA_RECEIVED_FIS_LIST(reg_set) \
83 ((void *) mvi->rx_fis + mvi->chip->fis_offs + 0x100 * reg_set)
84#define SATA_RECEIVED_SDB_FIS(reg_set) \
85 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x58)
86#define SATA_RECEIVED_D2H_FIS(reg_set) \
87 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x40)
88#define SATA_RECEIVED_PIO_FIS(reg_set) \
89 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x20)
90#define SATA_RECEIVED_DMA_FIS(reg_set) \
91 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x00)
92
93enum dev_status {
94 MVS_DEV_NORMAL = 0x0,
95 MVS_DEV_EH = 0x1,
Jeff Garzikdd4969a2009-05-08 17:44:01 -040096};
97
Andy Yan20b09c22009-05-08 17:46:40 -040098
99struct mvs_info;
100
101struct mvs_dispatch {
102 char *name;
103 int (*chip_init)(struct mvs_info *mvi);
104 int (*spi_init)(struct mvs_info *mvi);
105 int (*chip_ioremap)(struct mvs_info *mvi);
106 void (*chip_iounmap)(struct mvs_info *mvi);
107 irqreturn_t (*isr)(struct mvs_info *mvi, int irq, u32 stat);
108 u32 (*isr_status)(struct mvs_info *mvi, int irq);
109 void (*interrupt_enable)(struct mvs_info *mvi);
110 void (*interrupt_disable)(struct mvs_info *mvi);
111
112 u32 (*read_phy_ctl)(struct mvs_info *mvi, u32 port);
113 void (*write_phy_ctl)(struct mvs_info *mvi, u32 port, u32 val);
114
115 u32 (*read_port_cfg_data)(struct mvs_info *mvi, u32 port);
116 void (*write_port_cfg_data)(struct mvs_info *mvi, u32 port, u32 val);
117 void (*write_port_cfg_addr)(struct mvs_info *mvi, u32 port, u32 addr);
118
119 u32 (*read_port_vsr_data)(struct mvs_info *mvi, u32 port);
120 void (*write_port_vsr_data)(struct mvs_info *mvi, u32 port, u32 val);
121 void (*write_port_vsr_addr)(struct mvs_info *mvi, u32 port, u32 addr);
122
123 u32 (*read_port_irq_stat)(struct mvs_info *mvi, u32 port);
124 void (*write_port_irq_stat)(struct mvs_info *mvi, u32 port, u32 val);
125
126 u32 (*read_port_irq_mask)(struct mvs_info *mvi, u32 port);
127 void (*write_port_irq_mask)(struct mvs_info *mvi, u32 port, u32 val);
128
129 void (*get_sas_addr)(void *buf, u32 buflen);
130 void (*command_active)(struct mvs_info *mvi, u32 slot_idx);
131 void (*issue_stop)(struct mvs_info *mvi, enum mvs_port_type type,
132 u32 tfs);
133 void (*start_delivery)(struct mvs_info *mvi, u32 tx);
134 u32 (*rx_update)(struct mvs_info *mvi);
135 void (*int_full)(struct mvs_info *mvi);
136 u8 (*assign_reg_set)(struct mvs_info *mvi, u8 *tfs);
137 void (*free_reg_set)(struct mvs_info *mvi, u8 *tfs);
138 u32 (*prd_size)(void);
139 u32 (*prd_count)(void);
140 void (*make_prd)(struct scatterlist *scatter, int nr, void *prd);
141 void (*detect_porttype)(struct mvs_info *mvi, int i);
142 int (*oob_done)(struct mvs_info *mvi, int i);
143 void (*fix_phy_info)(struct mvs_info *mvi, int i,
144 struct sas_identify_frame *id);
145 void (*phy_work_around)(struct mvs_info *mvi, int i);
146 void (*phy_set_link_rate)(struct mvs_info *mvi, u32 phy_id,
147 struct sas_phy_linkrates *rates);
148 u32 (*phy_max_link_rate)(void);
149 void (*phy_disable)(struct mvs_info *mvi, u32 phy_id);
150 void (*phy_enable)(struct mvs_info *mvi, u32 phy_id);
151 void (*phy_reset)(struct mvs_info *mvi, u32 phy_id, int hard);
152 void (*stp_reset)(struct mvs_info *mvi, u32 phy_id);
153 void (*clear_active_cmds)(struct mvs_info *mvi);
154 u32 (*spi_read_data)(struct mvs_info *mvi);
155 void (*spi_write_data)(struct mvs_info *mvi, u32 data);
156 int (*spi_buildcmd)(struct mvs_info *mvi,
157 u32 *dwCmd,
158 u8 cmd,
159 u8 read,
160 u8 length,
161 u32 addr
162 );
163 int (*spi_issuecmd)(struct mvs_info *mvi, u32 cmd);
164 int (*spi_waitdataready)(struct mvs_info *mvi, u32 timeout);
165#ifndef DISABLE_HOTPLUG_DMA_FIX
166 void (*dma_fix)(dma_addr_t buf_dma, int buf_len, int from, void *prd);
167#endif
168
169};
170
171struct mvs_chip_info {
172 u32 n_host;
173 u32 n_phy;
174 u32 fis_offs;
175 u32 fis_count;
176 u32 srs_sz;
177 u32 slot_width;
178 const struct mvs_dispatch *dispatch;
179};
180#define MVS_CHIP_SLOT_SZ (1U << mvi->chip->slot_width)
181#define MVS_RX_FISL_SZ \
182 (mvi->chip->fis_offs + (mvi->chip->fis_count * 0x100))
183#define MVS_CHIP_DISP (mvi->chip->dispatch)
184
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400185struct mvs_err_info {
186 __le32 flags;
187 __le32 flags2;
188};
189
190struct mvs_cmd_hdr {
191 __le32 flags; /* PRD tbl len; SAS, SATA ctl */
192 __le32 lens; /* cmd, max resp frame len */
193 __le32 tags; /* targ port xfer tag; tag */
194 __le32 data_len; /* data xfer len */
Andy Yan20b09c22009-05-08 17:46:40 -0400195 __le64 cmd_tbl; /* command table address */
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400196 __le64 open_frame; /* open addr frame address */
197 __le64 status_buf; /* status buffer address */
198 __le64 prd_tbl; /* PRD tbl address */
199 __le32 reserved[4];
200};
201
202struct mvs_port {
203 struct asd_sas_port sas_port;
204 u8 port_attached;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400205 u8 wide_port_phymap;
206 struct list_head list;
207};
208
209struct mvs_phy {
Andy Yan20b09c22009-05-08 17:46:40 -0400210 struct mvs_info *mvi;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400211 struct mvs_port *port;
212 struct asd_sas_phy sas_phy;
213 struct sas_identify identify;
214 struct scsi_device *sdev;
Andy Yan20b09c22009-05-08 17:46:40 -0400215 struct timer_list timer;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400216 u64 dev_sas_addr;
217 u64 att_dev_sas_addr;
218 u32 att_dev_info;
219 u32 dev_info;
220 u32 phy_type;
221 u32 phy_status;
222 u32 irq_status;
223 u32 frame_rcvd_size;
224 u8 frame_rcvd[32];
225 u8 phy_attached;
Andy Yan20b09c22009-05-08 17:46:40 -0400226 u8 phy_mode;
227 u8 reserved[2];
228 u32 phy_event;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400229 enum sas_linkrate minimum_linkrate;
230 enum sas_linkrate maximum_linkrate;
231};
232
Andy Yan20b09c22009-05-08 17:46:40 -0400233struct mvs_device {
234 enum sas_dev_type dev_type;
235 struct domain_device *sas_device;
236 u32 attached_phy;
237 u32 device_id;
238 u32 runing_req;
239 u8 taskfileset;
240 u8 dev_status;
241 u16 reserved;
242 struct list_head dev_entry;
243};
244
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400245struct mvs_slot_info {
Andy Yan20b09c22009-05-08 17:46:40 -0400246 struct list_head entry;
247 union {
248 struct sas_task *task;
249 void *tdata;
250 };
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400251 u32 n_elem;
252 u32 tx;
Andy Yan20b09c22009-05-08 17:46:40 -0400253 u32 slot_tag;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400254
255 /* DMA buffer for storing cmd tbl, open addr frame, status buffer,
256 * and PRD table
257 */
258 void *buf;
259 dma_addr_t buf_dma;
260#if _MV_DUMP
261 u32 cmd_size;
262#endif
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400263 void *response;
264 struct mvs_port *port;
Andy Yan20b09c22009-05-08 17:46:40 -0400265 struct mvs_device *device;
266 void *open_frame;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400267};
268
269struct mvs_info {
270 unsigned long flags;
271
272 /* host-wide lock */
273 spinlock_t lock;
274
275 /* our device */
276 struct pci_dev *pdev;
Andy Yan20b09c22009-05-08 17:46:40 -0400277 struct device *dev;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400278
279 /* enhanced mode registers */
280 void __iomem *regs;
281
Andy Yan20b09c22009-05-08 17:46:40 -0400282 /* peripheral or soc registers */
283 void __iomem *regs_ex;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400284 u8 sas_addr[SAS_ADDR_SIZE];
285
286 /* SCSI/SAS glue */
Andy Yan20b09c22009-05-08 17:46:40 -0400287 struct sas_ha_struct *sas;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400288 struct Scsi_Host *shost;
289
290 /* TX (delivery) DMA ring */
291 __le32 *tx;
292 dma_addr_t tx_dma;
293
294 /* cached next-producer idx */
295 u32 tx_prod;
296
297 /* RX (completion) DMA ring */
Andy Yan20b09c22009-05-08 17:46:40 -0400298 __le32 *rx;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400299 dma_addr_t rx_dma;
300
301 /* RX consumer idx */
302 u32 rx_cons;
303
304 /* RX'd FIS area */
305 __le32 *rx_fis;
306 dma_addr_t rx_fis_dma;
307
308 /* DMA command header slots */
309 struct mvs_cmd_hdr *slot;
310 dma_addr_t slot_dma;
311
Andy Yan20b09c22009-05-08 17:46:40 -0400312 u32 chip_id;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400313 const struct mvs_chip_info *chip;
314
Andy Yan20b09c22009-05-08 17:46:40 -0400315 int tags_num;
Andy Yan77db27c2009-05-11 21:56:31 +0800316 DECLARE_BITMAP(tags, MVS_SLOTS);
Andy Yan20b09c22009-05-08 17:46:40 -0400317 /* further per-slot information */
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400318 struct mvs_phy phy[MVS_MAX_PHYS];
319 struct mvs_port port[MVS_MAX_PHYS];
Andy Yan20b09c22009-05-08 17:46:40 -0400320 u32 irq;
321 u32 exp_req;
322 u32 id;
323 u64 sata_reg_set;
324 struct list_head *hba_list;
325 struct list_head soc_entry;
326 struct list_head wq_list;
327 unsigned long instance;
328 u16 flashid;
329 u32 flashsize;
330 u32 flashsectSize;
331
332 void *addon;
333 struct mvs_device devices[MVS_MAX_DEVICES];
334#ifndef DISABLE_HOTPLUG_DMA_FIX
335 void *bulk_buffer;
336 dma_addr_t bulk_buffer_dma;
337#define TRASH_BUCKET_SIZE 0x20000
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400338#endif
Andy Yan20b09c22009-05-08 17:46:40 -0400339 struct mvs_slot_info slot_info[0];
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400340};
341
Andy Yan20b09c22009-05-08 17:46:40 -0400342struct mvs_prv_info{
343 u8 n_host;
344 u8 n_phy;
345 u16 reserve;
346 struct mvs_info *mvi[2];
347};
348
349struct mvs_wq {
350 struct delayed_work work_q;
351 struct mvs_info *mvi;
352 void *data;
353 int handler;
354 struct list_head entry;
355};
356
357struct mvs_task_exec_info {
358 struct sas_task *task;
359 struct mvs_cmd_hdr *hdr;
360 struct mvs_port *port;
361 u32 tag;
362 int n_elem;
363};
364
365
366/******************** function prototype *********************/
367void mvs_get_sas_addr(void *buf, u32 buflen);
368void mvs_tag_clear(struct mvs_info *mvi, u32 tag);
369void mvs_tag_free(struct mvs_info *mvi, u32 tag);
370void mvs_tag_set(struct mvs_info *mvi, unsigned int tag);
371int mvs_tag_alloc(struct mvs_info *mvi, u32 *tag_out);
372void mvs_tag_init(struct mvs_info *mvi);
373void mvs_iounmap(void __iomem *regs);
374int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex);
375void mvs_phys_reset(struct mvs_info *mvi, u32 phy_mask, int hard);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400376int mvs_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
377 void *funcdata);
Andy Yan20b09c22009-05-08 17:46:40 -0400378void __devinit mvs_set_sas_addr(struct mvs_info *mvi, int port_id,
379 u32 off_lo, u32 off_hi, u64 sas_addr);
380int mvs_slave_alloc(struct scsi_device *scsi_dev);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400381int mvs_slave_configure(struct scsi_device *sdev);
382void mvs_scan_start(struct Scsi_Host *shost);
383int mvs_scan_finished(struct Scsi_Host *shost, unsigned long time);
Andy Yan20b09c22009-05-08 17:46:40 -0400384int mvs_queue_command(struct sas_task *task, const int num,
385 gfp_t gfp_flags);
386int mvs_abort_task(struct sas_task *task);
387int mvs_abort_task_set(struct domain_device *dev, u8 *lun);
388int mvs_clear_aca(struct domain_device *dev, u8 *lun);
389int mvs_clear_task_set(struct domain_device *dev, u8 * lun);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400390void mvs_port_formed(struct asd_sas_phy *sas_phy);
Andy Yan20b09c22009-05-08 17:46:40 -0400391void mvs_port_deformed(struct asd_sas_phy *sas_phy);
392int mvs_dev_found(struct domain_device *dev);
393void mvs_dev_gone(struct domain_device *dev);
394int mvs_lu_reset(struct domain_device *dev, u8 *lun);
395int mvs_slot_complete(struct mvs_info *mvi, u32 rx_desc, u32 flags);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400396int mvs_I_T_nexus_reset(struct domain_device *dev);
Andy Yan20b09c22009-05-08 17:46:40 -0400397int mvs_query_task(struct sas_task *task);
398void mvs_release_task(struct mvs_info *mvi, int phy_no,
399 struct domain_device *dev);
400void mvs_int_port(struct mvs_info *mvi, int phy_no, u32 events);
401void mvs_update_phyinfo(struct mvs_info *mvi, int i, int get_st);
402int mvs_int_rx(struct mvs_info *mvi, bool self_clear);
403void mvs_hexdump(u32 size, u8 *data, u32 baseaddr);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400404#endif
Andy Yan20b09c22009-05-08 17:46:40 -0400405