blob: 23dda362dc0f35fb1b2cbd547806766c41623ea1 [file] [log] [blame]
Thomas Gleixnerf9724742019-06-04 10:11:10 +02001// SPDX-License-Identifier: GPL-2.0-only
Andi Kleena32073b2006-06-26 13:56:40 +02002/*
Ingo Molnar163b0992021-03-21 22:28:53 +01003 * Shared support code for AMD K8 northbridges and derivatives.
Thomas Gleixnerf9724742019-06-04 10:11:10 +02004 * Copyright 2006 Andi Kleen, SUSE Labs.
Andi Kleena32073b2006-06-26 13:56:40 +02005 */
Joe Perchesc767a542012-05-21 19:50:07 -07006
7#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8
Andi Kleena32073b2006-06-26 13:56:40 +02009#include <linux/types.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090010#include <linux/slab.h>
Andi Kleena32073b2006-06-26 13:56:40 +020011#include <linux/init.h>
12#include <linux/errno.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040013#include <linux/export.h>
Andi Kleena32073b2006-06-26 13:56:40 +020014#include <linux/spinlock.h>
Woods, Briandedf7dc2018-11-06 20:08:14 +000015#include <linux/pci_ids.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020016#include <asm/amd_nb.h>
Andi Kleena32073b2006-06-26 13:56:40 +020017
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060018#define PCI_DEVICE_ID_AMD_17H_ROOT 0x1450
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070019#define PCI_DEVICE_ID_AMD_17H_M10H_ROOT 0x15d0
Woods, Brianbe3518a2018-11-06 20:08:18 +000020#define PCI_DEVICE_ID_AMD_17H_M30H_ROOT 0x1480
Alexander Monakova4e918252020-05-10 20:48:40 +000021#define PCI_DEVICE_ID_AMD_17H_M60H_ROOT 0x1630
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060022#define PCI_DEVICE_ID_AMD_17H_DF_F4 0x1464
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070023#define PCI_DEVICE_ID_AMD_17H_M10H_DF_F4 0x15ec
Woods, Brianbe3518a2018-11-06 20:08:18 +000024#define PCI_DEVICE_ID_AMD_17H_M30H_DF_F4 0x1494
Alexander Monakova4e918252020-05-10 20:48:40 +000025#define PCI_DEVICE_ID_AMD_17H_M60H_DF_F4 0x144c
Marcel Bocuaf4e1c52019-07-22 20:45:10 +030026#define PCI_DEVICE_ID_AMD_17H_M70H_DF_F4 0x1444
Yazen Ghannamb3f79ae2020-01-10 01:56:49 +000027#define PCI_DEVICE_ID_AMD_19H_DF_F4 0x1654
David Bartley2ade8fc2021-05-20 10:41:30 -070028#define PCI_DEVICE_ID_AMD_19H_M50H_DF_F4 0x166e
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060029
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060030/* Protect the PCI config register pairs used for SMN and DF indirect access. */
31static DEFINE_MUTEX(smn_mutex);
32
Andi Kleena32073b2006-06-26 13:56:40 +020033static u32 *flush_words;
34
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060035static const struct pci_device_id amd_root_ids[] = {
36 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_ROOT) },
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070037 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M10H_ROOT) },
Woods, Brianbe3518a2018-11-06 20:08:18 +000038 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M30H_ROOT) },
Alexander Monakova4e918252020-05-10 20:48:40 +000039 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M60H_ROOT) },
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060040 {}
41};
42
Borislav Petkovbfc11682017-10-22 12:47:31 +020043#define PCI_DEVICE_ID_AMD_CNB17H_F4 0x1704
44
Borislav Petkov19d33352020-03-16 13:23:21 +010045static const struct pci_device_id amd_nb_misc_ids[] = {
Joerg Roedelcf169702008-09-02 13:13:40 +020046 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
47 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
Borislav Petkovcb293252011-01-19 18:22:11 +010048 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +020049 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -050050 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnan15895a72014-09-18 14:56:45 -050051 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -050052 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -060053 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060054 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070055 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Woods, Brianbe3518a2018-11-06 20:08:18 +000056 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
Alexander Monakova4e918252020-05-10 20:48:40 +000057 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M60H_DF_F3) },
Borislav Petkovbfc11682017-10-22 12:47:31 +020058 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Marcel Bocuaf4e1c52019-07-22 20:45:10 +030059 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M70H_DF_F3) },
Yazen Ghannamb3f79ae2020-01-10 01:56:49 +000060 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_19H_DF_F3) },
David Bartley2ade8fc2021-05-20 10:41:30 -070061 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_19H_M50H_DF_F3) },
Andi Kleena32073b2006-06-26 13:56:40 +020062 {}
63};
Andi Kleena32073b2006-06-26 13:56:40 +020064
Jan Beulichc391c782013-03-11 09:56:05 +000065static const struct pci_device_id amd_nb_link_ids[] = {
Borislav Petkovcb6c8522011-03-30 20:34:47 +020066 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -050067 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F4) },
Aravind Gopalakrishnan15895a72014-09-18 14:56:45 -050068 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F4) },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -050069 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F4) },
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -060070 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F4) },
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060071 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_DF_F4) },
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070072 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F4) },
Woods, Brianbe3518a2018-11-06 20:08:18 +000073 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F4) },
Alexander Monakova4e918252020-05-10 20:48:40 +000074 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M60H_DF_F4) },
Marcel Bocuaf4e1c52019-07-22 20:45:10 +030075 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M70H_DF_F4) },
Yazen Ghannamb3f79ae2020-01-10 01:56:49 +000076 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_19H_DF_F4) },
David Bartley2ade8fc2021-05-20 10:41:30 -070077 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_19H_M50H_DF_F4) },
Borislav Petkovbfc11682017-10-22 12:47:31 +020078 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CNB17H_F4) },
Hans Rosenfeld41b26102011-01-24 16:05:42 +010079 {}
80};
81
Pu Wenc6babb52018-09-25 22:46:11 +080082static const struct pci_device_id hygon_root_ids[] = {
83 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_17H_ROOT) },
84 {}
85};
86
YueHaibing025e3202019-06-14 23:54:41 +080087static const struct pci_device_id hygon_nb_misc_ids[] = {
Pu Wenc6babb52018-09-25 22:46:11 +080088 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
89 {}
90};
91
92static const struct pci_device_id hygon_nb_link_ids[] = {
93 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_17H_DF_F4) },
94 {}
95};
96
Jan Beulich24d9b702011-01-10 16:20:23 +000097const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
98 { 0x00, 0x18, 0x20 },
99 { 0xff, 0x00, 0x20 },
100 { 0xfe, 0x00, 0x20 },
101 { }
102};
103
Yazen Ghannamc7993892016-11-10 15:10:53 -0600104static struct amd_northbridge_info amd_northbridges;
105
106u16 amd_nb_num(void)
107{
108 return amd_northbridges.num;
109}
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600110EXPORT_SYMBOL_GPL(amd_nb_num);
Yazen Ghannamc7993892016-11-10 15:10:53 -0600111
112bool amd_nb_has_feature(unsigned int feature)
113{
114 return ((amd_northbridges.flags & feature) == feature);
115}
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600116EXPORT_SYMBOL_GPL(amd_nb_has_feature);
Yazen Ghannamc7993892016-11-10 15:10:53 -0600117
118struct amd_northbridge *node_to_amd_nb(int node)
119{
120 return (node < amd_northbridges.num) ? &amd_northbridges.nb[node] : NULL;
121}
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600122EXPORT_SYMBOL_GPL(node_to_amd_nb);
Andi Kleena32073b2006-06-26 13:56:40 +0200123
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200124static struct pci_dev *next_northbridge(struct pci_dev *dev,
Jan Beulich691269f2011-02-09 08:26:53 +0000125 const struct pci_device_id *ids)
Andi Kleena32073b2006-06-26 13:56:40 +0200126{
127 do {
128 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
129 if (!dev)
130 break;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200131 } while (!pci_match_id(ids, dev));
Andi Kleena32073b2006-06-26 13:56:40 +0200132 return dev;
133}
134
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600135static int __amd_smn_rw(u16 node, u32 address, u32 *value, bool write)
136{
137 struct pci_dev *root;
138 int err = -ENODEV;
139
140 if (node >= amd_northbridges.num)
141 goto out;
142
143 root = node_to_amd_nb(node)->root;
144 if (!root)
145 goto out;
146
147 mutex_lock(&smn_mutex);
148
149 err = pci_write_config_dword(root, 0x60, address);
150 if (err) {
151 pr_warn("Error programming SMN address 0x%x.\n", address);
152 goto out_unlock;
153 }
154
155 err = (write ? pci_write_config_dword(root, 0x64, *value)
156 : pci_read_config_dword(root, 0x64, value));
157 if (err)
158 pr_warn("Error %s SMN address 0x%x.\n",
159 (write ? "writing to" : "reading from"), address);
160
161out_unlock:
162 mutex_unlock(&smn_mutex);
163
164out:
165 return err;
166}
167
168int amd_smn_read(u16 node, u32 address, u32 *value)
169{
170 return __amd_smn_rw(node, address, value, false);
171}
172EXPORT_SYMBOL_GPL(amd_smn_read);
173
174int amd_smn_write(u16 node, u32 address, u32 value)
175{
176 return __amd_smn_rw(node, address, &value, true);
177}
178EXPORT_SYMBOL_GPL(amd_smn_write);
179
180/*
181 * Data Fabric Indirect Access uses FICAA/FICAD.
182 *
183 * Fabric Indirect Configuration Access Address (FICAA): Constructed based
184 * on the device's Instance Id and the PCI function and register offset of
185 * the desired register.
186 *
187 * Fabric Indirect Configuration Access Data (FICAD): There are FICAD LO
188 * and FICAD HI registers but so far we only need the LO register.
189 */
190int amd_df_indirect_read(u16 node, u8 func, u16 reg, u8 instance_id, u32 *lo)
191{
192 struct pci_dev *F4;
193 u32 ficaa;
194 int err = -ENODEV;
195
196 if (node >= amd_northbridges.num)
197 goto out;
198
199 F4 = node_to_amd_nb(node)->link;
200 if (!F4)
201 goto out;
202
203 ficaa = 1;
204 ficaa |= reg & 0x3FC;
205 ficaa |= (func & 0x7) << 11;
206 ficaa |= instance_id << 16;
207
208 mutex_lock(&smn_mutex);
209
210 err = pci_write_config_dword(F4, 0x5C, ficaa);
211 if (err) {
212 pr_warn("Error writing DF Indirect FICAA, FICAA=0x%x\n", ficaa);
213 goto out_unlock;
214 }
215
216 err = pci_read_config_dword(F4, 0x98, lo);
217 if (err)
218 pr_warn("Error reading DF Indirect FICAD LO, FICAA=0x%x.\n", ficaa);
219
220out_unlock:
221 mutex_unlock(&smn_mutex);
222
223out:
224 return err;
225}
226EXPORT_SYMBOL_GPL(amd_df_indirect_read);
227
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200228int amd_cache_northbridges(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200229{
Pu Wenc6babb52018-09-25 22:46:11 +0800230 const struct pci_device_id *misc_ids = amd_nb_misc_ids;
231 const struct pci_device_id *link_ids = amd_nb_link_ids;
232 const struct pci_device_id *root_ids = amd_root_ids;
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600233 struct pci_dev *root, *misc, *link;
Pu Wenc6babb52018-09-25 22:46:11 +0800234 struct amd_northbridge *nb;
Woods, Brian556e4c622018-11-06 20:08:16 +0000235 u16 roots_per_misc = 0;
236 u16 misc_count = 0;
237 u16 root_count = 0;
238 u16 i, j;
Ben Collins3c6df2a2007-05-23 13:57:43 -0700239
Yazen Ghannamc7993892016-11-10 15:10:53 -0600240 if (amd_northbridges.num)
Andi Kleena32073b2006-06-26 13:56:40 +0200241 return 0;
242
Pu Wenc6babb52018-09-25 22:46:11 +0800243 if (boot_cpu_data.x86_vendor == X86_VENDOR_HYGON) {
244 root_ids = hygon_root_ids;
245 misc_ids = hygon_nb_misc_ids;
246 link_ids = hygon_nb_link_ids;
247 }
248
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200249 misc = NULL;
Pu Wenc6babb52018-09-25 22:46:11 +0800250 while ((misc = next_northbridge(misc, misc_ids)) != NULL)
Woods, Brian556e4c622018-11-06 20:08:16 +0000251 misc_count++;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200252
Woods, Brian556e4c622018-11-06 20:08:16 +0000253 if (!misc_count)
Borislav Petkov1ead8522016-06-16 19:13:49 +0200254 return -ENODEV;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200255
Woods, Brian556e4c622018-11-06 20:08:16 +0000256 root = NULL;
257 while ((root = next_northbridge(root, root_ids)) != NULL)
258 root_count++;
259
260 if (root_count) {
261 roots_per_misc = root_count / misc_count;
262
263 /*
264 * There should be _exactly_ N roots for each DF/SMN
265 * interface.
266 */
267 if (!roots_per_misc || (root_count % roots_per_misc)) {
268 pr_info("Unsupported AMD DF/PCI configuration found\n");
269 return -ENODEV;
270 }
271 }
272
273 nb = kcalloc(misc_count, sizeof(struct amd_northbridge), GFP_KERNEL);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200274 if (!nb)
275 return -ENOMEM;
276
277 amd_northbridges.nb = nb;
Woods, Brian556e4c622018-11-06 20:08:16 +0000278 amd_northbridges.num = misc_count;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200279
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600280 link = misc = root = NULL;
Woods, Brian556e4c622018-11-06 20:08:16 +0000281 for (i = 0; i < amd_northbridges.num; i++) {
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600282 node_to_amd_nb(i)->root = root =
Pu Wenc6babb52018-09-25 22:46:11 +0800283 next_northbridge(root, root_ids);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200284 node_to_amd_nb(i)->misc = misc =
Pu Wenc6babb52018-09-25 22:46:11 +0800285 next_northbridge(misc, misc_ids);
Hans Rosenfeld41b26102011-01-24 16:05:42 +0100286 node_to_amd_nb(i)->link = link =
Pu Wenc6babb52018-09-25 22:46:11 +0800287 next_northbridge(link, link_ids);
Woods, Brian556e4c622018-11-06 20:08:16 +0000288
289 /*
290 * If there are more PCI root devices than data fabric/
291 * system management network interfaces, then the (N)
292 * PCI roots per DF/SMN interface are functionally the
293 * same (for DF/SMN access) and N-1 are redundant. N-1
294 * PCI roots should be skipped per DF/SMN interface so
295 * the following DF/SMN interfaces get mapped to
296 * correct PCI roots.
297 */
298 for (j = 1; j < roots_per_misc; j++)
299 root = next_northbridge(root, root_ids);
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -0500300 }
Andi Kleena32073b2006-06-26 13:56:40 +0200301
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500302 if (amd_gart_present())
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200303 amd_northbridges.flags |= AMD_NB_GART;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200304
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +0200305 /*
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -0500306 * Check for L3 cache presence.
307 */
308 if (!cpuid_edx(0x80000006))
309 return 0;
310
311 /*
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +0200312 * Some CPU families support L3 Cache Index Disable. There are some
313 * limitations because of E382 and E388 on family 0x10.
314 */
315 if (boot_cpu_data.x86 == 0x10 &&
316 boot_cpu_data.x86_model >= 0x8 &&
317 (boot_cpu_data.x86_model > 0x9 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800318 boot_cpu_data.x86_stepping >= 0x1))
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +0200319 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
320
Hans Rosenfeldb453de02011-01-24 16:05:41 +0100321 if (boot_cpu_data.x86 == 0x15)
322 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
323
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100324 /* L3 cache partitioning is supported on family 0x15 */
325 if (boot_cpu_data.x86 == 0x15)
326 amd_northbridges.flags |= AMD_NB_L3_PARTITIONING;
327
Andi Kleena32073b2006-06-26 13:56:40 +0200328 return 0;
329}
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200330EXPORT_SYMBOL_GPL(amd_cache_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +0200331
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100332/*
333 * Ignores subdevice/subvendor but as far as I can figure out
334 * they're useless anyways
335 */
336bool __init early_is_amd_nb(u32 device)
Andi Kleena32073b2006-06-26 13:56:40 +0200337{
Pu Wenc6babb52018-09-25 22:46:11 +0800338 const struct pci_device_id *misc_ids = amd_nb_misc_ids;
Jan Beulich691269f2011-02-09 08:26:53 +0000339 const struct pci_device_id *id;
Andi Kleena32073b2006-06-26 13:56:40 +0200340 u32 vendor = device & 0xffff;
Jan Beulich691269f2011-02-09 08:26:53 +0000341
Pu Wenb7a5cb42018-09-25 22:45:01 +0800342 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD &&
343 boot_cpu_data.x86_vendor != X86_VENDOR_HYGON)
344 return false;
345
Pu Wenc6babb52018-09-25 22:46:11 +0800346 if (boot_cpu_data.x86_vendor == X86_VENDOR_HYGON)
347 misc_ids = hygon_nb_misc_ids;
348
Andi Kleena32073b2006-06-26 13:56:40 +0200349 device >>= 16;
Pu Wenc6babb52018-09-25 22:46:11 +0800350 for (id = misc_ids; id->vendor; id++)
Andi Kleena32073b2006-06-26 13:56:40 +0200351 if (vendor == id->vendor && device == id->device)
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100352 return true;
353 return false;
Andi Kleena32073b2006-06-26 13:56:40 +0200354}
355
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700356struct resource *amd_get_mmconfig_range(struct resource *res)
357{
358 u32 address;
359 u64 base, msr;
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600360 unsigned int segn_busn_bits;
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700361
Pu Wenc6babb52018-09-25 22:46:11 +0800362 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD &&
363 boot_cpu_data.x86_vendor != X86_VENDOR_HYGON)
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700364 return NULL;
365
366 /* assume all cpus from fam10h have mmconfig */
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600367 if (boot_cpu_data.x86 < 0x10)
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700368 return NULL;
369
370 address = MSR_FAM10H_MMIO_CONF_BASE;
371 rdmsrl(address, msr);
372
373 /* mmconfig is not enabled */
374 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
375 return NULL;
376
377 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
378
379 segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
380 FAM10H_MMIO_CONF_BUSRANGE_MASK;
381
382 res->flags = IORESOURCE_MEM;
383 res->start = base;
384 res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1;
385 return res;
386}
387
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100388int amd_get_subcaches(int cpu)
389{
Yazen Ghannamdb970bd22020-11-09 21:06:57 +0000390 struct pci_dev *link = node_to_amd_nb(topology_die_id(cpu))->link;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100391 unsigned int mask;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100392
393 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING))
394 return 0;
395
396 pci_read_config_dword(link, 0x1d4, &mask);
397
Borislav Petkov8196dab2016-03-25 15:52:36 +0100398 return (mask >> (4 * cpu_data(cpu).cpu_core_id)) & 0xf;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100399}
400
Dan Carpenter2993ae32014-01-21 10:22:09 +0300401int amd_set_subcaches(int cpu, unsigned long mask)
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100402{
403 static unsigned int reset, ban;
Yazen Ghannamdb970bd22020-11-09 21:06:57 +0000404 struct amd_northbridge *nb = node_to_amd_nb(topology_die_id(cpu));
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100405 unsigned int reg;
Kevin Winchester141168c2011-12-20 20:52:22 -0400406 int cuid;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100407
408 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf)
409 return -EINVAL;
410
411 /* if necessary, collect reset state of L3 partitioning and BAN mode */
412 if (reset == 0) {
413 pci_read_config_dword(nb->link, 0x1d4, &reset);
414 pci_read_config_dword(nb->misc, 0x1b8, &ban);
415 ban &= 0x180000;
416 }
417
418 /* deactivate BAN mode if any subcaches are to be disabled */
419 if (mask != 0xf) {
420 pci_read_config_dword(nb->misc, 0x1b8, &reg);
421 pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000);
422 }
423
Borislav Petkov8196dab2016-03-25 15:52:36 +0100424 cuid = cpu_data(cpu).cpu_core_id;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100425 mask <<= 4 * cuid;
426 mask |= (0xf ^ (1 << cuid)) << 26;
427
428 pci_write_config_dword(nb->link, 0x1d4, mask);
429
430 /* reset BAN mode if L3 partitioning returned to reset state */
431 pci_read_config_dword(nb->link, 0x1d4, &reg);
432 if (reg == reset) {
433 pci_read_config_dword(nb->misc, 0x1b8, &reg);
434 reg &= ~0x180000;
435 pci_write_config_dword(nb->misc, 0x1b8, reg | ban);
436 }
437
438 return 0;
439}
440
Borislav Petkov09c6c302016-06-16 19:13:50 +0200441static void amd_cache_gart(void)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200442{
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100443 u16 i;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200444
Borislav Petkov09c6c302016-06-16 19:13:50 +0200445 if (!amd_nb_has_feature(AMD_NB_GART))
446 return;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200447
Yazen Ghannamc7993892016-11-10 15:10:53 -0600448 flush_words = kmalloc_array(amd_northbridges.num, sizeof(u32), GFP_KERNEL);
Borislav Petkov09c6c302016-06-16 19:13:50 +0200449 if (!flush_words) {
450 amd_northbridges.flags &= ~AMD_NB_GART;
451 pr_notice("Cannot initialize GART flush words, GART support disabled\n");
452 return;
453 }
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200454
Yazen Ghannamc7993892016-11-10 15:10:53 -0600455 for (i = 0; i != amd_northbridges.num; i++)
Borislav Petkov09c6c302016-06-16 19:13:50 +0200456 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c, &flush_words[i]);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200457}
458
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200459void amd_flush_garts(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200460{
461 int flushed, i;
462 unsigned long flags;
463 static DEFINE_SPINLOCK(gart_lock);
464
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200465 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200466 return;
467
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600468 /*
469 * Avoid races between AGP and IOMMU. In theory it's not needed
470 * but I'm not sure if the hardware won't lose flush requests
471 * when another is pending. This whole thing is so expensive anyways
472 * that it doesn't matter to serialize more. -AK
473 */
Andi Kleena32073b2006-06-26 13:56:40 +0200474 spin_lock_irqsave(&gart_lock, flags);
475 flushed = 0;
Yazen Ghannamc7993892016-11-10 15:10:53 -0600476 for (i = 0; i < amd_northbridges.num; i++) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200477 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
478 flush_words[i] | 1);
Andi Kleena32073b2006-06-26 13:56:40 +0200479 flushed++;
480 }
Yazen Ghannamc7993892016-11-10 15:10:53 -0600481 for (i = 0; i < amd_northbridges.num; i++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200482 u32 w;
483 /* Make sure the hardware actually executed the flush*/
484 for (;;) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200485 pci_read_config_dword(node_to_amd_nb(i)->misc,
Andi Kleena32073b2006-06-26 13:56:40 +0200486 0x9c, &w);
487 if (!(w & 1))
488 break;
489 cpu_relax();
490 }
491 }
492 spin_unlock_irqrestore(&gart_lock, flags);
493 if (!flushed)
Joe Perchesc767a542012-05-21 19:50:07 -0700494 pr_notice("nothing to flush?\n");
Andi Kleena32073b2006-06-26 13:56:40 +0200495}
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200496EXPORT_SYMBOL_GPL(amd_flush_garts);
Andi Kleena32073b2006-06-26 13:56:40 +0200497
Borislav Petkovbfc11682017-10-22 12:47:31 +0200498static void __fix_erratum_688(void *info)
499{
500#define MSR_AMD64_IC_CFG 0xC0011021
501
502 msr_set_bit(MSR_AMD64_IC_CFG, 3);
503 msr_set_bit(MSR_AMD64_IC_CFG, 14);
504}
505
506/* Apply erratum 688 fix so machines without a BIOS fix work. */
507static __init void fix_erratum_688(void)
508{
509 struct pci_dev *F4;
510 u32 val;
511
512 if (boot_cpu_data.x86 != 0x14)
513 return;
514
515 if (!amd_northbridges.num)
516 return;
517
518 F4 = node_to_amd_nb(0)->link;
519 if (!F4)
520 return;
521
522 if (pci_read_config_dword(F4, 0x164, &val))
523 return;
524
525 if (val & BIT(2))
526 return;
527
528 on_each_cpu(__fix_erratum_688, NULL, 0);
529
530 pr_info("x86/cpu/AMD: CPU erratum 688 worked around\n");
531}
532
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200533static __init int init_amd_nbs(void)
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100534{
Borislav Petkov09c6c302016-06-16 19:13:50 +0200535 amd_cache_northbridges();
536 amd_cache_gart();
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100537
Borislav Petkovbfc11682017-10-22 12:47:31 +0200538 fix_erratum_688();
539
Borislav Petkov09c6c302016-06-16 19:13:50 +0200540 return 0;
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100541}
542
543/* This has to go after the PCI subsystem */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200544fs_initcall(init_amd_nbs);