Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Intel Low Power Subsystem PWM controller driver |
| 4 | * |
| 5 | * Copyright (C) 2014, Intel Corporation |
| 6 | * Author: Mika Westerberg <mika.westerberg@linux.intel.com> |
| 7 | * Author: Chew Kean Ho <kean.ho.chew@intel.com> |
| 8 | * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com> |
| 9 | * Author: Chew Chiau Ee <chiau.ee.chew@intel.com> |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 10 | * Author: Alan Cox <alan@linux.intel.com> |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 11 | */ |
| 12 | |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 13 | #include <linux/delay.h> |
Thierry Reding | e0c86a3 | 2014-08-23 00:22:45 +0200 | [diff] [blame] | 14 | #include <linux/io.h> |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 15 | #include <linux/iopoll.h> |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 16 | #include <linux/kernel.h> |
| 17 | #include <linux/module.h> |
Qipeng Zha | f080be2 | 2015-10-26 12:58:27 +0200 | [diff] [blame] | 18 | #include <linux/pm_runtime.h> |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 19 | #include <linux/time.h> |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 20 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 21 | #include "pwm-lpss.h" |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 22 | |
| 23 | #define PWM 0x00000000 |
| 24 | #define PWM_ENABLE BIT(31) |
| 25 | #define PWM_SW_UPDATE BIT(30) |
| 26 | #define PWM_BASE_UNIT_SHIFT 8 |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 27 | #define PWM_ON_TIME_DIV_MASK 0x000000ff |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 28 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 29 | /* Size of each PWM register space if multiple */ |
| 30 | #define PWM_SIZE 0x400 |
| 31 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 32 | static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip) |
| 33 | { |
| 34 | return container_of(chip, struct pwm_lpss_chip, chip); |
| 35 | } |
| 36 | |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 37 | static inline u32 pwm_lpss_read(const struct pwm_device *pwm) |
| 38 | { |
| 39 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 40 | |
| 41 | return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM); |
| 42 | } |
| 43 | |
| 44 | static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value) |
| 45 | { |
| 46 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 47 | |
| 48 | writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM); |
| 49 | } |
| 50 | |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 51 | static int pwm_lpss_wait_for_update(struct pwm_device *pwm) |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 52 | { |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 53 | struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip); |
| 54 | const void __iomem *addr = lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM; |
| 55 | const unsigned int ms = 500 * USEC_PER_MSEC; |
| 56 | u32 val; |
| 57 | int err; |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 58 | |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 59 | /* |
| 60 | * PWM Configuration register has SW_UPDATE bit that is set when a new |
| 61 | * configuration is written to the register. The bit is automatically |
| 62 | * cleared at the start of the next output cycle by the IP block. |
| 63 | * |
| 64 | * If one writes a new configuration to the register while it still has |
| 65 | * the bit enabled, PWM may freeze. That is, while one can still write |
| 66 | * to the register, it won't have an effect. Thus, we try to sleep long |
| 67 | * enough that the bit gets cleared and make sure the bit is not |
| 68 | * enabled while we update the configuration. |
| 69 | */ |
| 70 | err = readl_poll_timeout(addr, val, !(val & PWM_SW_UPDATE), 40, ms); |
| 71 | if (err) |
| 72 | dev_err(pwm->chip->dev, "PWM_SW_UPDATE was not cleared\n"); |
| 73 | |
| 74 | return err; |
| 75 | } |
| 76 | |
| 77 | static inline int pwm_lpss_is_updating(struct pwm_device *pwm) |
| 78 | { |
| 79 | return (pwm_lpss_read(pwm) & PWM_SW_UPDATE) ? -EBUSY : 0; |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 80 | } |
| 81 | |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 82 | static void pwm_lpss_prepare(struct pwm_lpss_chip *lpwm, struct pwm_device *pwm, |
| 83 | int duty_ns, int period_ns) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 84 | { |
Mika Westerberg | ab248b6 | 2016-06-10 15:43:21 +0300 | [diff] [blame] | 85 | unsigned long long on_time_div; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 86 | unsigned long c = lpwm->info->clk_rate, base_unit_range; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 87 | unsigned long long base_unit, freq = NSEC_PER_SEC; |
Hans de Goede | 2153bbc | 2018-10-14 17:12:02 +0200 | [diff] [blame] | 88 | u32 orig_ctrl, ctrl; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 89 | |
| 90 | do_div(freq, period_ns); |
| 91 | |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 92 | /* |
| 93 | * The equation is: |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 94 | * base_unit = round(base_unit_range * freq / c) |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 95 | */ |
Andy Shevchenko | 684309e | 2017-01-28 17:10:39 +0200 | [diff] [blame] | 96 | base_unit_range = BIT(lpwm->info->base_unit_bits) - 1; |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 97 | freq *= base_unit_range; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 98 | |
Dan O'Donovan | e5ca424 | 2016-06-01 15:31:12 +0100 | [diff] [blame] | 99 | base_unit = DIV_ROUND_CLOSEST_ULL(freq, c); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 100 | |
Mika Westerberg | ab248b6 | 2016-06-10 15:43:21 +0300 | [diff] [blame] | 101 | on_time_div = 255ULL * duty_ns; |
| 102 | do_div(on_time_div, period_ns); |
| 103 | on_time_div = 255ULL - on_time_div; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 104 | |
Hans de Goede | 2153bbc | 2018-10-14 17:12:02 +0200 | [diff] [blame] | 105 | orig_ctrl = ctrl = pwm_lpss_read(pwm); |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 106 | ctrl &= ~PWM_ON_TIME_DIV_MASK; |
Andy Shevchenko | 684309e | 2017-01-28 17:10:39 +0200 | [diff] [blame] | 107 | ctrl &= ~(base_unit_range << PWM_BASE_UNIT_SHIFT); |
| 108 | base_unit &= base_unit_range; |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 109 | ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 110 | ctrl |= on_time_div; |
Hans de Goede | 2153bbc | 2018-10-14 17:12:02 +0200 | [diff] [blame] | 111 | |
| 112 | if (orig_ctrl != ctrl) { |
| 113 | pwm_lpss_write(pwm, ctrl); |
| 114 | pwm_lpss_write(pwm, ctrl | PWM_SW_UPDATE); |
| 115 | } |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 116 | } |
| 117 | |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 118 | static inline void pwm_lpss_cond_enable(struct pwm_device *pwm, bool cond) |
| 119 | { |
| 120 | if (cond) |
| 121 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE); |
| 122 | } |
| 123 | |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 124 | static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm, |
Uwe Kleine-König | 71523d1 | 2019-08-24 17:37:07 +0200 | [diff] [blame] | 125 | const struct pwm_state *state) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 126 | { |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 127 | struct pwm_lpss_chip *lpwm = to_lpwm(chip); |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 128 | int ret; |
Mika Westerberg | 3767067 | 2015-11-18 13:25:18 +0200 | [diff] [blame] | 129 | |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 130 | if (state->enabled) { |
| 131 | if (!pwm_is_enabled(pwm)) { |
| 132 | pm_runtime_get_sync(chip->dev); |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 133 | ret = pwm_lpss_is_updating(pwm); |
| 134 | if (ret) { |
| 135 | pm_runtime_put(chip->dev); |
| 136 | return ret; |
| 137 | } |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 138 | pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period); |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 139 | pwm_lpss_cond_enable(pwm, lpwm->info->bypass == false); |
| 140 | ret = pwm_lpss_wait_for_update(pwm); |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 141 | if (ret) { |
| 142 | pm_runtime_put(chip->dev); |
| 143 | return ret; |
| 144 | } |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 145 | pwm_lpss_cond_enable(pwm, lpwm->info->bypass == true); |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 146 | } else { |
Ilkka Koskinen | 10d56a4 | 2017-01-28 17:10:42 +0200 | [diff] [blame] | 147 | ret = pwm_lpss_is_updating(pwm); |
| 148 | if (ret) |
| 149 | return ret; |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 150 | pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period); |
Hans de Goede | b997e3e | 2017-04-06 14:54:01 +0300 | [diff] [blame] | 151 | return pwm_lpss_wait_for_update(pwm); |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 152 | } |
| 153 | } else if (pwm_is_enabled(pwm)) { |
| 154 | pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE); |
| 155 | pm_runtime_put(chip->dev); |
| 156 | } |
| 157 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 158 | return 0; |
| 159 | } |
| 160 | |
Hans de Goede | 280fec4 | 2018-10-12 12:12:29 +0200 | [diff] [blame] | 161 | /* This function gets called once from pwmchip_add to get the initial state */ |
| 162 | static void pwm_lpss_get_state(struct pwm_chip *chip, struct pwm_device *pwm, |
| 163 | struct pwm_state *state) |
| 164 | { |
| 165 | struct pwm_lpss_chip *lpwm = to_lpwm(chip); |
| 166 | unsigned long base_unit_range; |
| 167 | unsigned long long base_unit, freq, on_time_div; |
| 168 | u32 ctrl; |
| 169 | |
| 170 | base_unit_range = BIT(lpwm->info->base_unit_bits); |
| 171 | |
| 172 | ctrl = pwm_lpss_read(pwm); |
| 173 | on_time_div = 255 - (ctrl & PWM_ON_TIME_DIV_MASK); |
| 174 | base_unit = (ctrl >> PWM_BASE_UNIT_SHIFT) & (base_unit_range - 1); |
| 175 | |
| 176 | freq = base_unit * lpwm->info->clk_rate; |
| 177 | do_div(freq, base_unit_range); |
| 178 | if (freq == 0) |
| 179 | state->period = NSEC_PER_SEC; |
| 180 | else |
| 181 | state->period = NSEC_PER_SEC / (unsigned long)freq; |
| 182 | |
| 183 | on_time_div *= state->period; |
| 184 | do_div(on_time_div, 255); |
| 185 | state->duty_cycle = on_time_div; |
| 186 | |
| 187 | state->polarity = PWM_POLARITY_NORMAL; |
| 188 | state->enabled = !!(ctrl & PWM_ENABLE); |
| 189 | |
| 190 | if (state->enabled) |
| 191 | pm_runtime_get(chip->dev); |
| 192 | } |
| 193 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 194 | static const struct pwm_ops pwm_lpss_ops = { |
Andy Shevchenko | b14e8ce | 2017-01-28 17:10:41 +0200 | [diff] [blame] | 195 | .apply = pwm_lpss_apply, |
Hans de Goede | 280fec4 | 2018-10-12 12:12:29 +0200 | [diff] [blame] | 196 | .get_state = pwm_lpss_get_state, |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 197 | .owner = THIS_MODULE, |
| 198 | }; |
| 199 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 200 | struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r, |
| 201 | const struct pwm_lpss_boardinfo *info) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 202 | { |
| 203 | struct pwm_lpss_chip *lpwm; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 204 | unsigned long c; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 205 | int ret; |
| 206 | |
Hans de Goede | 1d375b5 | 2018-04-26 14:10:23 +0200 | [diff] [blame] | 207 | if (WARN_ON(info->npwm > MAX_PWMS)) |
| 208 | return ERR_PTR(-ENODEV); |
| 209 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 210 | lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 211 | if (!lpwm) |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 212 | return ERR_PTR(-ENOMEM); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 213 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 214 | lpwm->regs = devm_ioremap_resource(dev, r); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 215 | if (IS_ERR(lpwm->regs)) |
Thierry Reding | 89c0339 | 2014-05-07 10:27:57 +0200 | [diff] [blame] | 216 | return ERR_CAST(lpwm->regs); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 217 | |
qipeng.zha | 883e4d0 | 2015-11-17 17:20:15 +0800 | [diff] [blame] | 218 | lpwm->info = info; |
Andy Shevchenko | d9cd4a7 | 2016-07-04 18:36:27 +0300 | [diff] [blame] | 219 | |
| 220 | c = lpwm->info->clk_rate; |
| 221 | if (!c) |
| 222 | return ERR_PTR(-EINVAL); |
| 223 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 224 | lpwm->chip.dev = dev; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 225 | lpwm->chip.ops = &pwm_lpss_ops; |
| 226 | lpwm->chip.base = -1; |
Mika Westerberg | 4e11f5a | 2015-10-20 16:53:05 +0300 | [diff] [blame] | 227 | lpwm->chip.npwm = info->npwm; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 228 | |
| 229 | ret = pwmchip_add(&lpwm->chip); |
| 230 | if (ret) { |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 231 | dev_err(dev, "failed to add PWM chip: %d\n", ret); |
| 232 | return ERR_PTR(ret); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 233 | } |
| 234 | |
Alan Cox | 093e00bb | 2014-04-18 19:17:40 +0800 | [diff] [blame] | 235 | return lpwm; |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 236 | } |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 237 | EXPORT_SYMBOL_GPL(pwm_lpss_probe); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 238 | |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 239 | int pwm_lpss_remove(struct pwm_lpss_chip *lpwm) |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 240 | { |
Hans de Goede | 4288555 | 2018-10-12 12:12:28 +0200 | [diff] [blame] | 241 | int i; |
| 242 | |
| 243 | for (i = 0; i < lpwm->info->npwm; i++) { |
| 244 | if (pwm_is_enabled(&lpwm->chip.pwms[i])) |
| 245 | pm_runtime_put(lpwm->chip.dev); |
| 246 | } |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 247 | return pwmchip_remove(&lpwm->chip); |
| 248 | } |
Andy Shevchenko | c558e39 | 2014-08-19 19:17:35 +0300 | [diff] [blame] | 249 | EXPORT_SYMBOL_GPL(pwm_lpss_remove); |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 250 | |
Hans de Goede | 1d375b5 | 2018-04-26 14:10:23 +0200 | [diff] [blame] | 251 | int pwm_lpss_suspend(struct device *dev) |
| 252 | { |
| 253 | struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev); |
| 254 | int i; |
| 255 | |
| 256 | for (i = 0; i < lpwm->info->npwm; i++) |
| 257 | lpwm->saved_ctrl[i] = readl(lpwm->regs + i * PWM_SIZE + PWM); |
| 258 | |
| 259 | return 0; |
| 260 | } |
| 261 | EXPORT_SYMBOL_GPL(pwm_lpss_suspend); |
| 262 | |
| 263 | int pwm_lpss_resume(struct device *dev) |
| 264 | { |
| 265 | struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev); |
| 266 | int i; |
| 267 | |
| 268 | for (i = 0; i < lpwm->info->npwm; i++) |
| 269 | writel(lpwm->saved_ctrl[i], lpwm->regs + i * PWM_SIZE + PWM); |
| 270 | |
| 271 | return 0; |
| 272 | } |
| 273 | EXPORT_SYMBOL_GPL(pwm_lpss_resume); |
| 274 | |
Mika Westerberg | d16a5aa | 2014-03-20 22:04:23 +0800 | [diff] [blame] | 275 | MODULE_DESCRIPTION("PWM driver for Intel LPSS"); |
| 276 | MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); |
| 277 | MODULE_LICENSE("GPL v2"); |