blob: 75bbfe5f3bc2975479b1a27ade8eca58bab05455 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Mika Westerbergd16a5aa2014-03-20 22:04:23 +08002/*
3 * Intel Low Power Subsystem PWM controller driver
4 *
5 * Copyright (C) 2014, Intel Corporation
6 * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
7 * Author: Chew Kean Ho <kean.ho.chew@intel.com>
8 * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com>
9 * Author: Chew Chiau Ee <chiau.ee.chew@intel.com>
Alan Cox093e00bb2014-04-18 19:17:40 +080010 * Author: Alan Cox <alan@linux.intel.com>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080011 */
12
Mika Westerberg37670672015-11-18 13:25:18 +020013#include <linux/delay.h>
Thierry Redinge0c86a32014-08-23 00:22:45 +020014#include <linux/io.h>
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020015#include <linux/iopoll.h>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080016#include <linux/kernel.h>
17#include <linux/module.h>
Qipeng Zhaf080be22015-10-26 12:58:27 +020018#include <linux/pm_runtime.h>
qipeng.zha883e4d02015-11-17 17:20:15 +080019#include <linux/time.h>
Alan Cox093e00bb2014-04-18 19:17:40 +080020
Andy Shevchenkoc558e392014-08-19 19:17:35 +030021#include "pwm-lpss.h"
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080022
23#define PWM 0x00000000
24#define PWM_ENABLE BIT(31)
25#define PWM_SW_UPDATE BIT(30)
26#define PWM_BASE_UNIT_SHIFT 8
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080027#define PWM_ON_TIME_DIV_MASK 0x000000ff
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080028
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030029/* Size of each PWM register space if multiple */
30#define PWM_SIZE 0x400
31
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080032static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip)
33{
34 return container_of(chip, struct pwm_lpss_chip, chip);
35}
36
Mika Westerberg4e11f5a2015-10-20 16:53:05 +030037static inline u32 pwm_lpss_read(const struct pwm_device *pwm)
38{
39 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
40
41 return readl(lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
42}
43
44static inline void pwm_lpss_write(const struct pwm_device *pwm, u32 value)
45{
46 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
47
48 writel(value, lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM);
49}
50
Hans de Goedeb997e3e2017-04-06 14:54:01 +030051static int pwm_lpss_wait_for_update(struct pwm_device *pwm)
Mika Westerberg37670672015-11-18 13:25:18 +020052{
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020053 struct pwm_lpss_chip *lpwm = to_lpwm(pwm->chip);
54 const void __iomem *addr = lpwm->regs + pwm->hwpwm * PWM_SIZE + PWM;
55 const unsigned int ms = 500 * USEC_PER_MSEC;
56 u32 val;
57 int err;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020058
Ilkka Koskinen10d56a42017-01-28 17:10:42 +020059 /*
60 * PWM Configuration register has SW_UPDATE bit that is set when a new
61 * configuration is written to the register. The bit is automatically
62 * cleared at the start of the next output cycle by the IP block.
63 *
64 * If one writes a new configuration to the register while it still has
65 * the bit enabled, PWM may freeze. That is, while one can still write
66 * to the register, it won't have an effect. Thus, we try to sleep long
67 * enough that the bit gets cleared and make sure the bit is not
68 * enabled while we update the configuration.
69 */
70 err = readl_poll_timeout(addr, val, !(val & PWM_SW_UPDATE), 40, ms);
71 if (err)
72 dev_err(pwm->chip->dev, "PWM_SW_UPDATE was not cleared\n");
73
74 return err;
75}
76
77static inline int pwm_lpss_is_updating(struct pwm_device *pwm)
78{
79 return (pwm_lpss_read(pwm) & PWM_SW_UPDATE) ? -EBUSY : 0;
Mika Westerberg37670672015-11-18 13:25:18 +020080}
81
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +020082static void pwm_lpss_prepare(struct pwm_lpss_chip *lpwm, struct pwm_device *pwm,
83 int duty_ns, int period_ns)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080084{
Mika Westerbergab248b62016-06-10 15:43:21 +030085 unsigned long long on_time_div;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +030086 unsigned long c = lpwm->info->clk_rate, base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +080087 unsigned long long base_unit, freq = NSEC_PER_SEC;
Hans de Goede2153bbc2018-10-14 17:12:02 +020088 u32 orig_ctrl, ctrl;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080089
90 do_div(freq, period_ns);
91
qipeng.zha883e4d02015-11-17 17:20:15 +080092 /*
93 * The equation is:
Dan O'Donovane5ca4242016-06-01 15:31:12 +010094 * base_unit = round(base_unit_range * freq / c)
qipeng.zha883e4d02015-11-17 17:20:15 +080095 */
Andy Shevchenko684309e2017-01-28 17:10:39 +020096 base_unit_range = BIT(lpwm->info->base_unit_bits) - 1;
Dan O'Donovane5ca4242016-06-01 15:31:12 +010097 freq *= base_unit_range;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080098
Dan O'Donovane5ca4242016-06-01 15:31:12 +010099 base_unit = DIV_ROUND_CLOSEST_ULL(freq, c);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800100
Mika Westerbergab248b62016-06-10 15:43:21 +0300101 on_time_div = 255ULL * duty_ns;
102 do_div(on_time_div, period_ns);
103 on_time_div = 255ULL - on_time_div;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800104
Hans de Goede2153bbc2018-10-14 17:12:02 +0200105 orig_ctrl = ctrl = pwm_lpss_read(pwm);
qipeng.zha883e4d02015-11-17 17:20:15 +0800106 ctrl &= ~PWM_ON_TIME_DIV_MASK;
Andy Shevchenko684309e2017-01-28 17:10:39 +0200107 ctrl &= ~(base_unit_range << PWM_BASE_UNIT_SHIFT);
108 base_unit &= base_unit_range;
qipeng.zha883e4d02015-11-17 17:20:15 +0800109 ctrl |= (u32) base_unit << PWM_BASE_UNIT_SHIFT;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800110 ctrl |= on_time_div;
Hans de Goede2153bbc2018-10-14 17:12:02 +0200111
112 if (orig_ctrl != ctrl) {
113 pwm_lpss_write(pwm, ctrl);
114 pwm_lpss_write(pwm, ctrl | PWM_SW_UPDATE);
115 }
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800116}
117
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300118static inline void pwm_lpss_cond_enable(struct pwm_device *pwm, bool cond)
119{
120 if (cond)
121 pwm_lpss_write(pwm, pwm_lpss_read(pwm) | PWM_ENABLE);
122}
123
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200124static int pwm_lpss_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200125 const struct pwm_state *state)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800126{
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200127 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200128 int ret;
Mika Westerberg37670672015-11-18 13:25:18 +0200129
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200130 if (state->enabled) {
131 if (!pwm_is_enabled(pwm)) {
132 pm_runtime_get_sync(chip->dev);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200133 ret = pwm_lpss_is_updating(pwm);
134 if (ret) {
135 pm_runtime_put(chip->dev);
136 return ret;
137 }
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200138 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300139 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == false);
140 ret = pwm_lpss_wait_for_update(pwm);
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200141 if (ret) {
142 pm_runtime_put(chip->dev);
143 return ret;
144 }
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300145 pwm_lpss_cond_enable(pwm, lpwm->info->bypass == true);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200146 } else {
Ilkka Koskinen10d56a42017-01-28 17:10:42 +0200147 ret = pwm_lpss_is_updating(pwm);
148 if (ret)
149 return ret;
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200150 pwm_lpss_prepare(lpwm, pwm, state->duty_cycle, state->period);
Hans de Goedeb997e3e2017-04-06 14:54:01 +0300151 return pwm_lpss_wait_for_update(pwm);
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200152 }
153 } else if (pwm_is_enabled(pwm)) {
154 pwm_lpss_write(pwm, pwm_lpss_read(pwm) & ~PWM_ENABLE);
155 pm_runtime_put(chip->dev);
156 }
157
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800158 return 0;
159}
160
Hans de Goede280fec42018-10-12 12:12:29 +0200161/* This function gets called once from pwmchip_add to get the initial state */
162static void pwm_lpss_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
163 struct pwm_state *state)
164{
165 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
166 unsigned long base_unit_range;
167 unsigned long long base_unit, freq, on_time_div;
168 u32 ctrl;
169
170 base_unit_range = BIT(lpwm->info->base_unit_bits);
171
172 ctrl = pwm_lpss_read(pwm);
173 on_time_div = 255 - (ctrl & PWM_ON_TIME_DIV_MASK);
174 base_unit = (ctrl >> PWM_BASE_UNIT_SHIFT) & (base_unit_range - 1);
175
176 freq = base_unit * lpwm->info->clk_rate;
177 do_div(freq, base_unit_range);
178 if (freq == 0)
179 state->period = NSEC_PER_SEC;
180 else
181 state->period = NSEC_PER_SEC / (unsigned long)freq;
182
183 on_time_div *= state->period;
184 do_div(on_time_div, 255);
185 state->duty_cycle = on_time_div;
186
187 state->polarity = PWM_POLARITY_NORMAL;
188 state->enabled = !!(ctrl & PWM_ENABLE);
189
190 if (state->enabled)
191 pm_runtime_get(chip->dev);
192}
193
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800194static const struct pwm_ops pwm_lpss_ops = {
Andy Shevchenkob14e8ce2017-01-28 17:10:41 +0200195 .apply = pwm_lpss_apply,
Hans de Goede280fec42018-10-12 12:12:29 +0200196 .get_state = pwm_lpss_get_state,
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800197 .owner = THIS_MODULE,
198};
199
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300200struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r,
201 const struct pwm_lpss_boardinfo *info)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800202{
203 struct pwm_lpss_chip *lpwm;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300204 unsigned long c;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800205 int ret;
206
Hans de Goede1d375b52018-04-26 14:10:23 +0200207 if (WARN_ON(info->npwm > MAX_PWMS))
208 return ERR_PTR(-ENODEV);
209
Alan Cox093e00bb2014-04-18 19:17:40 +0800210 lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800211 if (!lpwm)
Alan Cox093e00bb2014-04-18 19:17:40 +0800212 return ERR_PTR(-ENOMEM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800213
Alan Cox093e00bb2014-04-18 19:17:40 +0800214 lpwm->regs = devm_ioremap_resource(dev, r);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800215 if (IS_ERR(lpwm->regs))
Thierry Reding89c03392014-05-07 10:27:57 +0200216 return ERR_CAST(lpwm->regs);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800217
qipeng.zha883e4d02015-11-17 17:20:15 +0800218 lpwm->info = info;
Andy Shevchenkod9cd4a72016-07-04 18:36:27 +0300219
220 c = lpwm->info->clk_rate;
221 if (!c)
222 return ERR_PTR(-EINVAL);
223
Alan Cox093e00bb2014-04-18 19:17:40 +0800224 lpwm->chip.dev = dev;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800225 lpwm->chip.ops = &pwm_lpss_ops;
226 lpwm->chip.base = -1;
Mika Westerberg4e11f5a2015-10-20 16:53:05 +0300227 lpwm->chip.npwm = info->npwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800228
229 ret = pwmchip_add(&lpwm->chip);
230 if (ret) {
Alan Cox093e00bb2014-04-18 19:17:40 +0800231 dev_err(dev, "failed to add PWM chip: %d\n", ret);
232 return ERR_PTR(ret);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800233 }
234
Alan Cox093e00bb2014-04-18 19:17:40 +0800235 return lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800236}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300237EXPORT_SYMBOL_GPL(pwm_lpss_probe);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800238
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300239int pwm_lpss_remove(struct pwm_lpss_chip *lpwm)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800240{
Hans de Goede42885552018-10-12 12:12:28 +0200241 int i;
242
243 for (i = 0; i < lpwm->info->npwm; i++) {
244 if (pwm_is_enabled(&lpwm->chip.pwms[i]))
245 pm_runtime_put(lpwm->chip.dev);
246 }
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800247 return pwmchip_remove(&lpwm->chip);
248}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300249EXPORT_SYMBOL_GPL(pwm_lpss_remove);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800250
Hans de Goede1d375b52018-04-26 14:10:23 +0200251int pwm_lpss_suspend(struct device *dev)
252{
253 struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev);
254 int i;
255
256 for (i = 0; i < lpwm->info->npwm; i++)
257 lpwm->saved_ctrl[i] = readl(lpwm->regs + i * PWM_SIZE + PWM);
258
259 return 0;
260}
261EXPORT_SYMBOL_GPL(pwm_lpss_suspend);
262
263int pwm_lpss_resume(struct device *dev)
264{
265 struct pwm_lpss_chip *lpwm = dev_get_drvdata(dev);
266 int i;
267
268 for (i = 0; i < lpwm->info->npwm; i++)
269 writel(lpwm->saved_ctrl[i], lpwm->regs + i * PWM_SIZE + PWM);
270
271 return 0;
272}
273EXPORT_SYMBOL_GPL(pwm_lpss_resume);
274
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800275MODULE_DESCRIPTION("PWM driver for Intel LPSS");
276MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
277MODULE_LICENSE("GPL v2");