blob: 6f94bed571c4416b917a52fe364172243a3a9fe6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 */
9#ifndef _ASM_PGTABLE_32_H
10#define _ASM_PGTABLE_32_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/addrspace.h>
13#include <asm/page.h>
14
15#include <linux/linkage.h>
16#include <asm/cachectl.h>
17#include <asm/fixmap.h>
18
Kirill A. Shutemov9849a562017-03-09 17:24:05 +030019#define __ARCH_USE_5LEVEL_HACK
Ralf Baechlec6e8b582005-02-10 12:19:59 +000020#include <asm-generic/pgtable-nopmd.h>
21
Paul Gortmakerb1f7e112015-04-27 18:47:56 -040022extern int temp_tlb_entry;
Rafał Miłecki6ee1d932014-07-17 23:26:33 +020023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024/*
Rafał Miłeckid3777322014-07-17 23:26:32 +020025 * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
26 * starting at the top and working down. This is for populating the
27 * TLB before trap_init() puts the TLB miss handler in place. It
28 * should be used only for entries matching the actual page tables,
29 * to prevent inconsistencies.
30 */
31extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
32 unsigned long entryhi, unsigned long pagemask);
33
34/*
Ralf Baechle39b74142012-01-11 15:41:47 +010035 * Basically we have the same two-level (which is the logical three level
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 * Linux page table layout folded) page tables as the i386. Some day
37 * when we have proper page coloring support we can have a 1% quicker
38 * tlb refill handling mechanism, but for now it is a bit slower but
39 * works even with the cache aliasing problem the R4k and above have.
40 */
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* PGDIR_SHIFT determines what a third-level page table entry can map */
Ralf Baechle4c8081e42007-07-31 21:47:03 +010043#define PGDIR_SHIFT (2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
45#define PGDIR_MASK (~(PGDIR_SIZE-1))
46
47/*
48 * Entries per page directory level: we use two-level, so
Ralf Baechlec6e8b582005-02-10 12:19:59 +000049 * we don't really have any PUD/PMD directory physically.
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 */
Ralf Baechle99e480d2007-08-01 15:46:18 +010051#define __PGD_ORDER (32 - 3 * PAGE_SHIFT + PGD_T_LOG2 + PTE_T_LOG2)
52#define PGD_ORDER (__PGD_ORDER >= 0 ? __PGD_ORDER : 0)
Ralf Baechlec6e8b582005-02-10 12:19:59 +000053#define PUD_ORDER aieeee_attempt_to_allocate_pud
54#define PMD_ORDER 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define PTE_ORDER 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Jack Tan52919252008-09-23 22:52:34 +080057#define PTRS_PER_PGD (USER_PTRS_PER_PGD * 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
59
60#define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080061#define FIRST_USER_ADDRESS 0UL
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Ralf Baechle70342282013-01-22 12:59:30 +010063#define VMALLOC_START MAP_BASE
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ralf Baechle2ac74012008-03-10 09:31:50 +000065#define PKMAP_BASE (0xfe000000UL)
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#ifdef CONFIG_HIGHMEM
68# define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
69#else
70# define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
71#endif
72
Ralf Baechle34adb282014-11-22 00:16:48 +010073#ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define pte_ERROR(e) \
75 printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
76#else
77#define pte_ERROR(e) \
78 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
79#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define pgd_ERROR(e) \
81 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
82
83extern void load_pgd(unsigned long pg_dir);
84
85extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
86
87/*
88 * Empty pgd/pmd entries point to the invalid_pte_table.
89 */
90static inline int pmd_none(pmd_t pmd)
91{
92 return pmd_val(pmd) == (unsigned long) invalid_pte_table;
93}
94
95#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
96
97static inline int pmd_present(pmd_t pmd)
98{
99 return pmd_val(pmd) != (unsigned long) invalid_pte_table;
100}
101
102static inline void pmd_clear(pmd_t *pmdp)
103{
104 pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
105}
106
Paul Burton7b2cb642016-04-19 09:25:05 +0100107#if defined(CONFIG_XPA)
Paul Burton745f3552016-04-19 09:25:04 +0100108
Steven J. Hillc5b36782015-02-26 18:16:38 -0600109#define pte_pfn(x) (((unsigned long)((x).pte_high >> _PFN_SHIFT)) | (unsigned long)((x).pte_low << _PAGE_PRESENT_SHIFT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110static inline pte_t
111pfn_pte(unsigned long pfn, pgprot_t prot)
112{
113 pte_t pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -0600114
115 pte.pte_low = (pfn >> _PAGE_PRESENT_SHIFT) |
116 (pgprot_val(prot) & ~_PFNX_MASK);
117 pte.pte_high = (pfn << _PFN_SHIFT) |
118 (pgprot_val(prot) & ~_PFN_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 return pte;
120}
121
Paul Burton7b2cb642016-04-19 09:25:05 +0100122#elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
123
124#define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
125
126static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
127{
128 pte_t pte;
129
130 pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
131 pte.pte_low = pgprot_val(prot);
132
133 return pte;
134}
135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#else
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#ifdef CONFIG_CPU_VR41XX
139#define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
140#define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
141#else
David Daney6dd93442010-02-10 15:12:47 -0800142#define pte_pfn(x) ((unsigned long)((x).pte >> _PFN_SHIFT))
143#define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << _PFN_SHIFT) | pgprot_val(prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#endif
Ralf Baechle34adb282014-11-22 00:16:48 +0100145#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Paul Burton745f3552016-04-19 09:25:04 +0100147#define pte_page(x) pfn_to_page(pte_pfn(x))
148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149#define __pgd_offset(address) pgd_index(address)
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000150#define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
152
153/* to find an entry in a kernel page-table-directory */
154#define pgd_offset_k(address) pgd_offset(&init_mm, address)
155
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000156#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158/* to find an entry in a page-table-directory */
Ralf Baechle21a151d2007-10-11 23:46:15 +0100159#define pgd_offset(mm, addr) ((mm)->pgd + pgd_index(addr))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161/* Find an entry in the third-level page table.. */
162#define __pte_offset(address) \
163 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
164#define pte_offset(dir, address) \
Franck Bui-Huu5b70a312006-12-05 10:39:56 +0100165 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
166#define pte_offset_kernel(dir, address) \
167 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Ralf Baechle70342282013-01-22 12:59:30 +0100169#define pte_offset_map(dir, address) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define pte_unmap(pte) ((void)(pte))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
174
175/* Swap entries must have VALID bit cleared. */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600176#define __swp_type(x) (((x).val >> 10) & 0x1f)
177#define __swp_offset(x) ((x).val >> 15)
178#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
179#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
180#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
181
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182#else
183
Paul Burton7b2cb642016-04-19 09:25:05 +0100184#if defined(CONFIG_XPA)
Steven J. Hill77a5c592014-11-13 09:52:01 -0600185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186/* Swap entries must have VALID and GLOBAL bits cleared. */
Steven J. Hillc5b36782015-02-26 18:16:38 -0600187#define __swp_type(x) (((x).val >> 4) & 0x1f)
188#define __swp_offset(x) ((x).val >> 9)
189#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 4) | ((offset) << 9) })
Steven J. Hill77a5c592014-11-13 09:52:01 -0600190#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
191#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Paul Burton7b2cb642016-04-19 09:25:05 +0100193#elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
194
195/* Swap entries must have VALID and GLOBAL bits cleared. */
196#define __swp_type(x) (((x).val >> 2) & 0x1f)
197#define __swp_offset(x) ((x).val >> 7)
198#define __swp_entry(type, offset) ((swp_entry_t) { ((type) << 2) | ((offset) << 7) })
199#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
200#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202#else
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400203/*
Steven J. Hill77a5c592014-11-13 09:52:01 -0600204 * Constraints:
205 * _PAGE_PRESENT at bit 0
206 * _PAGE_MODIFIED at bit 4
207 * _PAGE_GLOBAL at bit 6
208 * _PAGE_VALID at bit 7
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400209 */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600210#define __swp_type(x) (((x).val >> 8) & 0x1f)
211#define __swp_offset(x) ((x).val >> 13)
212#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
213#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
214#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Steven J. Hill77a5c592014-11-13 09:52:01 -0600216#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Steven J. Hill77a5c592014-11-13 09:52:01 -0600218#endif /* defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220#endif /* _ASM_PGTABLE_32_H */