blob: 169a1fccc497494708d85bbbd4ce51145f77bd53 [file] [log] [blame]
Kuninori Morimotoddb89642018-08-22 02:26:06 +00001// SPDX-License-Identifier: GPL-2.0
Magnus Dammd5ed4c22009-04-30 07:02:49 +00002/*
3 * SuperH Timer Support - MTU2
4 *
5 * Copyright (C) 2009 Magnus Damm
Magnus Dammd5ed4c22009-04-30 07:02:49 +00006 */
7
Magnus Dammd5ed4c22009-04-30 07:02:49 +00008#include <linux/clk.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +00009#include <linux/clockchips.h>
Laurent Pinchart346f5e72014-03-04 14:11:47 +010010#include <linux/delay.h>
11#include <linux/err.h>
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/io.h>
15#include <linux/ioport.h>
16#include <linux/irq.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040017#include <linux/module.h>
Laurent Pinchartcca8d052014-03-04 18:28:26 +010018#include <linux/of.h>
Laurent Pinchart346f5e72014-03-04 14:11:47 +010019#include <linux/platform_device.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010020#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020021#include <linux/pm_runtime.h>
Laurent Pinchart346f5e72014-03-04 14:11:47 +010022#include <linux/sh_timer.h>
23#include <linux/slab.h>
24#include <linux/spinlock.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000025
Bartosz Golaszewski507fd012019-10-03 11:29:12 +020026#ifdef CONFIG_SUPERH
27#include <asm/platform_early.h>
28#endif
29
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010030struct sh_mtu2_device;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010031
32struct sh_mtu2_channel {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010033 struct sh_mtu2_device *mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +010034 unsigned int index;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010035
36 void __iomem *base;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010037
Laurent Pinchart42752cc2014-03-04 12:58:30 +010038 struct clock_event_device ced;
39};
40
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010041struct sh_mtu2_device {
Laurent Pinchart42752cc2014-03-04 12:58:30 +010042 struct platform_device *pdev;
43
Magnus Dammd5ed4c22009-04-30 07:02:49 +000044 void __iomem *mapbase;
45 struct clk *clk;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010046
Laurent Pinchart8b2463d2014-03-04 15:25:56 +010047 raw_spinlock_t lock; /* Protect the shared registers */
48
Laurent Pinchartc54ccb42014-03-04 14:23:00 +010049 struct sh_mtu2_channel *channels;
50 unsigned int num_channels;
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +010051
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +010052 bool has_clockevent;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000053};
54
Magnus Dammd5ed4c22009-04-30 07:02:49 +000055#define TSTR -1 /* shared register */
56#define TCR 0 /* channel register */
57#define TMDR 1 /* channel register */
58#define TIOR 2 /* channel register */
59#define TIER 3 /* channel register */
60#define TSR 4 /* channel register */
61#define TCNT 5 /* channel register */
62#define TGR 6 /* channel register */
63
Laurent Pinchartf992c242014-03-04 15:16:25 +010064#define TCR_CCLR_NONE (0 << 5)
65#define TCR_CCLR_TGRA (1 << 5)
66#define TCR_CCLR_TGRB (2 << 5)
67#define TCR_CCLR_SYNC (3 << 5)
68#define TCR_CCLR_TGRC (5 << 5)
69#define TCR_CCLR_TGRD (6 << 5)
70#define TCR_CCLR_MASK (7 << 5)
71#define TCR_CKEG_RISING (0 << 3)
72#define TCR_CKEG_FALLING (1 << 3)
73#define TCR_CKEG_BOTH (2 << 3)
74#define TCR_CKEG_MASK (3 << 3)
75/* Values 4 to 7 are channel-dependent */
76#define TCR_TPSC_P1 (0 << 0)
77#define TCR_TPSC_P4 (1 << 0)
78#define TCR_TPSC_P16 (2 << 0)
79#define TCR_TPSC_P64 (3 << 0)
80#define TCR_TPSC_CH0_TCLKA (4 << 0)
81#define TCR_TPSC_CH0_TCLKB (5 << 0)
82#define TCR_TPSC_CH0_TCLKC (6 << 0)
83#define TCR_TPSC_CH0_TCLKD (7 << 0)
84#define TCR_TPSC_CH1_TCLKA (4 << 0)
85#define TCR_TPSC_CH1_TCLKB (5 << 0)
86#define TCR_TPSC_CH1_P256 (6 << 0)
87#define TCR_TPSC_CH1_TCNT2 (7 << 0)
88#define TCR_TPSC_CH2_TCLKA (4 << 0)
89#define TCR_TPSC_CH2_TCLKB (5 << 0)
90#define TCR_TPSC_CH2_TCLKC (6 << 0)
91#define TCR_TPSC_CH2_P1024 (7 << 0)
92#define TCR_TPSC_CH34_P256 (4 << 0)
93#define TCR_TPSC_CH34_P1024 (5 << 0)
94#define TCR_TPSC_CH34_TCLKA (6 << 0)
95#define TCR_TPSC_CH34_TCLKB (7 << 0)
96#define TCR_TPSC_MASK (7 << 0)
97
98#define TMDR_BFE (1 << 6)
99#define TMDR_BFB (1 << 5)
100#define TMDR_BFA (1 << 4)
101#define TMDR_MD_NORMAL (0 << 0)
102#define TMDR_MD_PWM_1 (2 << 0)
103#define TMDR_MD_PWM_2 (3 << 0)
104#define TMDR_MD_PHASE_1 (4 << 0)
105#define TMDR_MD_PHASE_2 (5 << 0)
106#define TMDR_MD_PHASE_3 (6 << 0)
107#define TMDR_MD_PHASE_4 (7 << 0)
108#define TMDR_MD_PWM_SYNC (8 << 0)
109#define TMDR_MD_PWM_COMP_CREST (13 << 0)
110#define TMDR_MD_PWM_COMP_TROUGH (14 << 0)
111#define TMDR_MD_PWM_COMP_BOTH (15 << 0)
112#define TMDR_MD_MASK (15 << 0)
113
114#define TIOC_IOCH(n) ((n) << 4)
115#define TIOC_IOCL(n) ((n) << 0)
116#define TIOR_OC_RETAIN (0 << 0)
117#define TIOR_OC_0_CLEAR (1 << 0)
118#define TIOR_OC_0_SET (2 << 0)
119#define TIOR_OC_0_TOGGLE (3 << 0)
120#define TIOR_OC_1_CLEAR (5 << 0)
121#define TIOR_OC_1_SET (6 << 0)
122#define TIOR_OC_1_TOGGLE (7 << 0)
123#define TIOR_IC_RISING (8 << 0)
124#define TIOR_IC_FALLING (9 << 0)
125#define TIOR_IC_BOTH (10 << 0)
126#define TIOR_IC_TCNT (12 << 0)
127#define TIOR_MASK (15 << 0)
128
129#define TIER_TTGE (1 << 7)
130#define TIER_TTGE2 (1 << 6)
131#define TIER_TCIEU (1 << 5)
132#define TIER_TCIEV (1 << 4)
133#define TIER_TGIED (1 << 3)
134#define TIER_TGIEC (1 << 2)
135#define TIER_TGIEB (1 << 1)
136#define TIER_TGIEA (1 << 0)
137
138#define TSR_TCFD (1 << 7)
139#define TSR_TCFU (1 << 5)
140#define TSR_TCFV (1 << 4)
141#define TSR_TGFD (1 << 3)
142#define TSR_TGFC (1 << 2)
143#define TSR_TGFB (1 << 1)
144#define TSR_TGFA (1 << 0)
145
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000146static unsigned long mtu2_reg_offs[] = {
147 [TCR] = 0,
148 [TMDR] = 1,
149 [TIOR] = 2,
150 [TIER] = 4,
151 [TSR] = 5,
152 [TCNT] = 6,
153 [TGR] = 8,
154};
155
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100156static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000157{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000158 unsigned long offs;
159
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100160 if (reg_nr == TSTR)
161 return ioread8(ch->mtu->mapbase + 0x280);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000162
163 offs = mtu2_reg_offs[reg_nr];
164
165 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100166 return ioread16(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000167 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100168 return ioread8(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000169}
170
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100171static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000172 unsigned long value)
173{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000174 unsigned long offs;
175
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100176 if (reg_nr == TSTR)
177 return iowrite8(value, ch->mtu->mapbase + 0x280);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000178
179 offs = mtu2_reg_offs[reg_nr];
180
181 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100182 iowrite16(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000183 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100184 iowrite8(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000185}
186
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100187static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000188{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000189 unsigned long flags, value;
190
191 /* start stop register shared by multiple timer channels */
Laurent Pinchart8b2463d2014-03-04 15:25:56 +0100192 raw_spin_lock_irqsave(&ch->mtu->lock, flags);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100193 value = sh_mtu2_read(ch, TSTR);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000194
195 if (start)
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100196 value |= 1 << ch->index;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000197 else
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100198 value &= ~(1 << ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000199
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100200 sh_mtu2_write(ch, TSTR, value);
Laurent Pinchart8b2463d2014-03-04 15:25:56 +0100201 raw_spin_unlock_irqrestore(&ch->mtu->lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000202}
203
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100204static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000205{
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100206 unsigned long periodic;
207 unsigned long rate;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000208 int ret;
209
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100210 pm_runtime_get_sync(&ch->mtu->pdev->dev);
211 dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200212
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000213 /* enable clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100214 ret = clk_enable(ch->mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000215 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100216 dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
217 ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000218 return ret;
219 }
220
221 /* make sure channel is disabled */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100222 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000223
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100224 rate = clk_get_rate(ch->mtu->clk) / 64;
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100225 periodic = (rate + HZ/2) / HZ;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000226
Laurent Pinchartf992c242014-03-04 15:16:25 +0100227 /*
228 * "Periodic Counter Operation"
229 * Clear on TGRA compare match, divide clock by 64.
230 */
231 sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64);
232 sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) |
233 TIOC_IOCL(TIOR_OC_0_CLEAR));
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100234 sh_mtu2_write(ch, TGR, periodic);
235 sh_mtu2_write(ch, TCNT, 0);
Laurent Pinchartf992c242014-03-04 15:16:25 +0100236 sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL);
237 sh_mtu2_write(ch, TIER, TIER_TGIEA);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000238
239 /* enable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100240 sh_mtu2_start_stop_ch(ch, 1);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000241
242 return 0;
243}
244
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100245static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000246{
247 /* disable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100248 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000249
250 /* stop clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100251 clk_disable(ch->mtu->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200252
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100253 dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
254 pm_runtime_put(&ch->mtu->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000255}
256
257static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
258{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100259 struct sh_mtu2_channel *ch = dev_id;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000260
261 /* acknowledge interrupt */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100262 sh_mtu2_read(ch, TSR);
Laurent Pinchartf992c242014-03-04 15:16:25 +0100263 sh_mtu2_write(ch, TSR, ~TSR_TGFA);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000264
265 /* notify clockevent layer */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100266 ch->ced.event_handler(&ch->ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000267 return IRQ_HANDLED;
268}
269
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100270static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000271{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100272 return container_of(ced, struct sh_mtu2_channel, ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000273}
274
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530275static int sh_mtu2_clock_event_shutdown(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000276{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100277 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000278
Magnus Dammfe326c52015-10-28 10:43:23 +0900279 if (clockevent_state_periodic(ced))
280 sh_mtu2_disable(ch);
281
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530282 return 0;
283}
284
285static int sh_mtu2_clock_event_set_periodic(struct clock_event_device *ced)
286{
287 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
288
289 if (clockevent_state_periodic(ced))
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100290 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000291
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530292 dev_info(&ch->mtu->pdev->dev, "ch%u: used for periodic clock events\n",
293 ch->index);
294 sh_mtu2_enable(ch);
295 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000296}
297
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200298static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
299{
Ulf Hanssonfc519892020-11-03 16:06:25 +0100300 dev_pm_genpd_suspend(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200301}
302
303static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
304{
Ulf Hanssonfc519892020-11-03 16:06:25 +0100305 dev_pm_genpd_resume(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200306}
307
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100308static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100309 const char *name)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000310{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100311 struct clock_event_device *ced = &ch->ced;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000312
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000313 ced->name = name;
314 ced->features = CLOCK_EVT_FEAT_PERIODIC;
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100315 ced->rating = 200;
Laurent Pinchart3cc95042014-03-04 15:22:19 +0100316 ced->cpumask = cpu_possible_mask;
Viresh Kumar19a9ffb2015-06-18 16:24:35 +0530317 ced->set_state_shutdown = sh_mtu2_clock_event_shutdown;
318 ced->set_state_periodic = sh_mtu2_clock_event_set_periodic;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200319 ced->suspend = sh_mtu2_clock_event_suspend;
320 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000321
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100322 dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
323 ch->index);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900324 clockevents_register_device(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000325}
326
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100327static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000328{
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100329 ch->mtu->has_clockevent = true;
330 sh_mtu2_register_clockevent(ch, name);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000331
332 return 0;
333}
334
Geert Uytterhoeven7693de92019-10-16 16:30:03 +0200335static const unsigned int sh_mtu2_channel_offsets[] = {
336 0x300, 0x380, 0x000,
337};
338
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100339static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch, unsigned int index,
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100340 struct sh_mtu2_device *mtu)
341{
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100342 char name[6];
343 int irq;
344 int ret;
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100345
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100346 ch->mtu = mtu;
347
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100348 sprintf(name, "tgi%ua", index);
349 irq = platform_get_irq_byname(mtu->pdev, name);
350 if (irq < 0) {
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100351 /* Skip channels with no declared interrupt. */
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100352 return 0;
Laurent Pinchart2e1a53262014-03-04 13:11:23 +0100353 }
354
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100355 ret = request_irq(irq, sh_mtu2_interrupt,
356 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
357 dev_name(&ch->mtu->pdev->dev), ch);
358 if (ret) {
359 dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
360 index, irq);
361 return ret;
362 }
363
Geert Uytterhoeven7693de92019-10-16 16:30:03 +0200364 ch->base = mtu->mapbase + sh_mtu2_channel_offsets[index];
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100365 ch->index = index;
366
367 return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev));
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100368}
369
370static int sh_mtu2_map_memory(struct sh_mtu2_device *mtu)
371{
372 struct resource *res;
373
374 res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
375 if (!res) {
376 dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
377 return -ENXIO;
378 }
379
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100380 mtu->mapbase = ioremap(res->start, resource_size(res));
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100381 if (mtu->mapbase == NULL)
382 return -ENXIO;
383
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100384 return 0;
385}
386
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100387static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
388 struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000389{
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100390 unsigned int i;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100391 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000392
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100393 mtu->pdev = pdev;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000394
Laurent Pinchart8b2463d2014-03-04 15:25:56 +0100395 raw_spin_lock_init(&mtu->lock);
396
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100397 /* Get hold of clock. */
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100398 mtu->clk = clk_get(&mtu->pdev->dev, "fck");
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100399 if (IS_ERR(mtu->clk)) {
400 dev_err(&mtu->pdev->dev, "cannot get clock\n");
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100401 return PTR_ERR(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000402 }
403
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100404 ret = clk_prepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100405 if (ret < 0)
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100406 goto err_clk_put;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100407
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100408 /* Map the memory resource. */
409 ret = sh_mtu2_map_memory(mtu);
410 if (ret < 0) {
411 dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
412 goto err_clk_unprepare;
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100413 }
414
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100415 /* Allocate and setup the channels. */
Geert Uytterhoeven7693de92019-10-16 16:30:03 +0200416 ret = platform_irq_count(pdev);
417 if (ret < 0)
418 goto err_unmap;
419
420 mtu->num_channels = min_t(unsigned int, ret,
421 ARRAY_SIZE(sh_mtu2_channel_offsets));
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100422
Kees Cook6396bb22018-06-12 14:03:40 -0700423 mtu->channels = kcalloc(mtu->num_channels, sizeof(*mtu->channels),
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100424 GFP_KERNEL);
425 if (mtu->channels == NULL) {
426 ret = -ENOMEM;
427 goto err_unmap;
428 }
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100429
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100430 for (i = 0; i < mtu->num_channels; ++i) {
431 ret = sh_mtu2_setup_channel(&mtu->channels[i], i, mtu);
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100432 if (ret < 0)
433 goto err_unmap;
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100434 }
435
436 platform_set_drvdata(pdev, mtu);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100437
Laurent Pinchartbd754932013-11-08 11:07:59 +0100438 return 0;
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100439
440err_unmap:
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100441 kfree(mtu->channels);
Laurent Pinchart1a5da0e2014-03-04 18:13:57 +0100442 iounmap(mtu->mapbase);
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100443err_clk_unprepare:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100444 clk_unprepare(mtu->clk);
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100445err_clk_put:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100446 clk_put(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000447 return ret;
448}
449
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800450static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000451{
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100452 struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000453 int ret;
454
Bartosz Golaszewski201e9102019-10-03 11:29:13 +0200455 if (!is_sh_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200456 pm_runtime_set_active(&pdev->dev);
457 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200458 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100459
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100460 if (mtu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900461 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200462 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000463 }
464
Laurent Pinchart810c6512014-03-04 14:10:55 +0100465 mtu = kzalloc(sizeof(*mtu), GFP_KERNEL);
Jingoo Hanc77a5652014-05-22 14:05:07 +0200466 if (mtu == NULL)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000467 return -ENOMEM;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000468
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100469 ret = sh_mtu2_setup(mtu, pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000470 if (ret) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100471 kfree(mtu);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200472 pm_runtime_idle(&pdev->dev);
473 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000474 }
Bartosz Golaszewski201e9102019-10-03 11:29:13 +0200475 if (is_sh_early_platform_device(pdev))
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200476 return 0;
477
478 out:
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100479 if (mtu->has_clockevent)
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200480 pm_runtime_irq_safe(&pdev->dev);
481 else
482 pm_runtime_idle(&pdev->dev);
483
484 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000485}
486
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800487static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000488{
489 return -EBUSY; /* cannot unregister clockevent */
490}
491
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100492static const struct platform_device_id sh_mtu2_id_table[] = {
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100493 { "sh-mtu2", 0 },
494 { },
495};
496MODULE_DEVICE_TABLE(platform, sh_mtu2_id_table);
497
Laurent Pinchartcca8d052014-03-04 18:28:26 +0100498static const struct of_device_id sh_mtu2_of_table[] __maybe_unused = {
499 { .compatible = "renesas,mtu2" },
500 { }
501};
502MODULE_DEVICE_TABLE(of, sh_mtu2_of_table);
503
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000504static struct platform_driver sh_mtu2_device_driver = {
505 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800506 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000507 .driver = {
508 .name = "sh_mtu2",
Laurent Pinchartcca8d052014-03-04 18:28:26 +0100509 .of_match_table = of_match_ptr(sh_mtu2_of_table),
Laurent Pinchartfaf3f4f2014-03-04 18:05:45 +0100510 },
511 .id_table = sh_mtu2_id_table,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000512};
513
514static int __init sh_mtu2_init(void)
515{
516 return platform_driver_register(&sh_mtu2_device_driver);
517}
518
519static void __exit sh_mtu2_exit(void)
520{
521 platform_driver_unregister(&sh_mtu2_device_driver);
522}
523
Bartosz Golaszewski507fd012019-10-03 11:29:12 +0200524#ifdef CONFIG_SUPERH
Bartosz Golaszewski201e9102019-10-03 11:29:13 +0200525sh_early_platform_init("earlytimer", &sh_mtu2_device_driver);
Bartosz Golaszewski507fd012019-10-03 11:29:12 +0200526#endif
527
Simon Horman342896a2013-03-05 15:40:42 +0900528subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000529module_exit(sh_mtu2_exit);
530
531MODULE_AUTHOR("Magnus Damm");
532MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
533MODULE_LICENSE("GPL v2");