Kuninori Morimoto | ddb8964 | 2018-08-22 02:26:06 +0000 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 2 | /* |
| 3 | * SuperH Timer Support - MTU2 |
| 4 | * |
| 5 | * Copyright (C) 2009 Magnus Damm |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 8 | #include <linux/clk.h> |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 9 | #include <linux/clockchips.h> |
Laurent Pinchart | 346f5e7 | 2014-03-04 14:11:47 +0100 | [diff] [blame] | 10 | #include <linux/delay.h> |
| 11 | #include <linux/err.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/interrupt.h> |
| 14 | #include <linux/io.h> |
| 15 | #include <linux/ioport.h> |
| 16 | #include <linux/irq.h> |
Paul Gortmaker | 7deeab5 | 2011-07-03 13:36:22 -0400 | [diff] [blame] | 17 | #include <linux/module.h> |
Laurent Pinchart | cca8d05 | 2014-03-04 18:28:26 +0100 | [diff] [blame] | 18 | #include <linux/of.h> |
Laurent Pinchart | 346f5e7 | 2014-03-04 14:11:47 +0100 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
Rafael J. Wysocki | 57d1337 | 2012-03-13 22:40:14 +0100 | [diff] [blame] | 20 | #include <linux/pm_domain.h> |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 21 | #include <linux/pm_runtime.h> |
Laurent Pinchart | 346f5e7 | 2014-03-04 14:11:47 +0100 | [diff] [blame] | 22 | #include <linux/sh_timer.h> |
| 23 | #include <linux/slab.h> |
| 24 | #include <linux/spinlock.h> |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 25 | |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 26 | #ifdef CONFIG_SUPERH |
| 27 | #include <asm/platform_early.h> |
| 28 | #endif |
| 29 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 30 | struct sh_mtu2_device; |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 31 | |
| 32 | struct sh_mtu2_channel { |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 33 | struct sh_mtu2_device *mtu; |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 34 | unsigned int index; |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 35 | |
| 36 | void __iomem *base; |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 37 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 38 | struct clock_event_device ced; |
| 39 | }; |
| 40 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 41 | struct sh_mtu2_device { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 42 | struct platform_device *pdev; |
| 43 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 44 | void __iomem *mapbase; |
| 45 | struct clk *clk; |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 46 | |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 47 | raw_spinlock_t lock; /* Protect the shared registers */ |
| 48 | |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 49 | struct sh_mtu2_channel *channels; |
| 50 | unsigned int num_channels; |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 51 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 52 | bool has_clockevent; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 53 | }; |
| 54 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 55 | #define TSTR -1 /* shared register */ |
| 56 | #define TCR 0 /* channel register */ |
| 57 | #define TMDR 1 /* channel register */ |
| 58 | #define TIOR 2 /* channel register */ |
| 59 | #define TIER 3 /* channel register */ |
| 60 | #define TSR 4 /* channel register */ |
| 61 | #define TCNT 5 /* channel register */ |
| 62 | #define TGR 6 /* channel register */ |
| 63 | |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 64 | #define TCR_CCLR_NONE (0 << 5) |
| 65 | #define TCR_CCLR_TGRA (1 << 5) |
| 66 | #define TCR_CCLR_TGRB (2 << 5) |
| 67 | #define TCR_CCLR_SYNC (3 << 5) |
| 68 | #define TCR_CCLR_TGRC (5 << 5) |
| 69 | #define TCR_CCLR_TGRD (6 << 5) |
| 70 | #define TCR_CCLR_MASK (7 << 5) |
| 71 | #define TCR_CKEG_RISING (0 << 3) |
| 72 | #define TCR_CKEG_FALLING (1 << 3) |
| 73 | #define TCR_CKEG_BOTH (2 << 3) |
| 74 | #define TCR_CKEG_MASK (3 << 3) |
| 75 | /* Values 4 to 7 are channel-dependent */ |
| 76 | #define TCR_TPSC_P1 (0 << 0) |
| 77 | #define TCR_TPSC_P4 (1 << 0) |
| 78 | #define TCR_TPSC_P16 (2 << 0) |
| 79 | #define TCR_TPSC_P64 (3 << 0) |
| 80 | #define TCR_TPSC_CH0_TCLKA (4 << 0) |
| 81 | #define TCR_TPSC_CH0_TCLKB (5 << 0) |
| 82 | #define TCR_TPSC_CH0_TCLKC (6 << 0) |
| 83 | #define TCR_TPSC_CH0_TCLKD (7 << 0) |
| 84 | #define TCR_TPSC_CH1_TCLKA (4 << 0) |
| 85 | #define TCR_TPSC_CH1_TCLKB (5 << 0) |
| 86 | #define TCR_TPSC_CH1_P256 (6 << 0) |
| 87 | #define TCR_TPSC_CH1_TCNT2 (7 << 0) |
| 88 | #define TCR_TPSC_CH2_TCLKA (4 << 0) |
| 89 | #define TCR_TPSC_CH2_TCLKB (5 << 0) |
| 90 | #define TCR_TPSC_CH2_TCLKC (6 << 0) |
| 91 | #define TCR_TPSC_CH2_P1024 (7 << 0) |
| 92 | #define TCR_TPSC_CH34_P256 (4 << 0) |
| 93 | #define TCR_TPSC_CH34_P1024 (5 << 0) |
| 94 | #define TCR_TPSC_CH34_TCLKA (6 << 0) |
| 95 | #define TCR_TPSC_CH34_TCLKB (7 << 0) |
| 96 | #define TCR_TPSC_MASK (7 << 0) |
| 97 | |
| 98 | #define TMDR_BFE (1 << 6) |
| 99 | #define TMDR_BFB (1 << 5) |
| 100 | #define TMDR_BFA (1 << 4) |
| 101 | #define TMDR_MD_NORMAL (0 << 0) |
| 102 | #define TMDR_MD_PWM_1 (2 << 0) |
| 103 | #define TMDR_MD_PWM_2 (3 << 0) |
| 104 | #define TMDR_MD_PHASE_1 (4 << 0) |
| 105 | #define TMDR_MD_PHASE_2 (5 << 0) |
| 106 | #define TMDR_MD_PHASE_3 (6 << 0) |
| 107 | #define TMDR_MD_PHASE_4 (7 << 0) |
| 108 | #define TMDR_MD_PWM_SYNC (8 << 0) |
| 109 | #define TMDR_MD_PWM_COMP_CREST (13 << 0) |
| 110 | #define TMDR_MD_PWM_COMP_TROUGH (14 << 0) |
| 111 | #define TMDR_MD_PWM_COMP_BOTH (15 << 0) |
| 112 | #define TMDR_MD_MASK (15 << 0) |
| 113 | |
| 114 | #define TIOC_IOCH(n) ((n) << 4) |
| 115 | #define TIOC_IOCL(n) ((n) << 0) |
| 116 | #define TIOR_OC_RETAIN (0 << 0) |
| 117 | #define TIOR_OC_0_CLEAR (1 << 0) |
| 118 | #define TIOR_OC_0_SET (2 << 0) |
| 119 | #define TIOR_OC_0_TOGGLE (3 << 0) |
| 120 | #define TIOR_OC_1_CLEAR (5 << 0) |
| 121 | #define TIOR_OC_1_SET (6 << 0) |
| 122 | #define TIOR_OC_1_TOGGLE (7 << 0) |
| 123 | #define TIOR_IC_RISING (8 << 0) |
| 124 | #define TIOR_IC_FALLING (9 << 0) |
| 125 | #define TIOR_IC_BOTH (10 << 0) |
| 126 | #define TIOR_IC_TCNT (12 << 0) |
| 127 | #define TIOR_MASK (15 << 0) |
| 128 | |
| 129 | #define TIER_TTGE (1 << 7) |
| 130 | #define TIER_TTGE2 (1 << 6) |
| 131 | #define TIER_TCIEU (1 << 5) |
| 132 | #define TIER_TCIEV (1 << 4) |
| 133 | #define TIER_TGIED (1 << 3) |
| 134 | #define TIER_TGIEC (1 << 2) |
| 135 | #define TIER_TGIEB (1 << 1) |
| 136 | #define TIER_TGIEA (1 << 0) |
| 137 | |
| 138 | #define TSR_TCFD (1 << 7) |
| 139 | #define TSR_TCFU (1 << 5) |
| 140 | #define TSR_TCFV (1 << 4) |
| 141 | #define TSR_TGFD (1 << 3) |
| 142 | #define TSR_TGFC (1 << 2) |
| 143 | #define TSR_TGFB (1 << 1) |
| 144 | #define TSR_TGFA (1 << 0) |
| 145 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 146 | static unsigned long mtu2_reg_offs[] = { |
| 147 | [TCR] = 0, |
| 148 | [TMDR] = 1, |
| 149 | [TIOR] = 2, |
| 150 | [TIER] = 4, |
| 151 | [TSR] = 5, |
| 152 | [TCNT] = 6, |
| 153 | [TGR] = 8, |
| 154 | }; |
| 155 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 156 | static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 157 | { |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 158 | unsigned long offs; |
| 159 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 160 | if (reg_nr == TSTR) |
| 161 | return ioread8(ch->mtu->mapbase + 0x280); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 162 | |
| 163 | offs = mtu2_reg_offs[reg_nr]; |
| 164 | |
| 165 | if ((reg_nr == TCNT) || (reg_nr == TGR)) |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 166 | return ioread16(ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 167 | else |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 168 | return ioread8(ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 169 | } |
| 170 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 171 | static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr, |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 172 | unsigned long value) |
| 173 | { |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 174 | unsigned long offs; |
| 175 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 176 | if (reg_nr == TSTR) |
| 177 | return iowrite8(value, ch->mtu->mapbase + 0x280); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 178 | |
| 179 | offs = mtu2_reg_offs[reg_nr]; |
| 180 | |
| 181 | if ((reg_nr == TCNT) || (reg_nr == TGR)) |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 182 | iowrite16(value, ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 183 | else |
Laurent Pinchart | da90a1c | 2014-03-04 14:04:24 +0100 | [diff] [blame] | 184 | iowrite8(value, ch->base + offs); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 185 | } |
| 186 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 187 | static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 188 | { |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 189 | unsigned long flags, value; |
| 190 | |
| 191 | /* start stop register shared by multiple timer channels */ |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 192 | raw_spin_lock_irqsave(&ch->mtu->lock, flags); |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 193 | value = sh_mtu2_read(ch, TSTR); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 194 | |
| 195 | if (start) |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 196 | value |= 1 << ch->index; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 197 | else |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 198 | value &= ~(1 << ch->index); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 199 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 200 | sh_mtu2_write(ch, TSTR, value); |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 201 | raw_spin_unlock_irqrestore(&ch->mtu->lock, flags); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 204 | static int sh_mtu2_enable(struct sh_mtu2_channel *ch) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 205 | { |
Laurent Pinchart | f92d62f5 | 2014-03-04 12:59:54 +0100 | [diff] [blame] | 206 | unsigned long periodic; |
| 207 | unsigned long rate; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 208 | int ret; |
| 209 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 210 | pm_runtime_get_sync(&ch->mtu->pdev->dev); |
| 211 | dev_pm_syscore_device(&ch->mtu->pdev->dev, true); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 212 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 213 | /* enable clock */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 214 | ret = clk_enable(ch->mtu->clk); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 215 | if (ret) { |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 216 | dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n", |
| 217 | ch->index); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 218 | return ret; |
| 219 | } |
| 220 | |
| 221 | /* make sure channel is disabled */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 222 | sh_mtu2_start_stop_ch(ch, 0); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 223 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 224 | rate = clk_get_rate(ch->mtu->clk) / 64; |
Laurent Pinchart | f92d62f5 | 2014-03-04 12:59:54 +0100 | [diff] [blame] | 225 | periodic = (rate + HZ/2) / HZ; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 226 | |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 227 | /* |
| 228 | * "Periodic Counter Operation" |
| 229 | * Clear on TGRA compare match, divide clock by 64. |
| 230 | */ |
| 231 | sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64); |
| 232 | sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) | |
| 233 | TIOC_IOCL(TIOR_OC_0_CLEAR)); |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 234 | sh_mtu2_write(ch, TGR, periodic); |
| 235 | sh_mtu2_write(ch, TCNT, 0); |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 236 | sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL); |
| 237 | sh_mtu2_write(ch, TIER, TIER_TGIEA); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 238 | |
| 239 | /* enable channel */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 240 | sh_mtu2_start_stop_ch(ch, 1); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 241 | |
| 242 | return 0; |
| 243 | } |
| 244 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 245 | static void sh_mtu2_disable(struct sh_mtu2_channel *ch) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 246 | { |
| 247 | /* disable channel */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 248 | sh_mtu2_start_stop_ch(ch, 0); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 249 | |
| 250 | /* stop clock */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 251 | clk_disable(ch->mtu->clk); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 252 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 253 | dev_pm_syscore_device(&ch->mtu->pdev->dev, false); |
| 254 | pm_runtime_put(&ch->mtu->pdev->dev); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 255 | } |
| 256 | |
| 257 | static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id) |
| 258 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 259 | struct sh_mtu2_channel *ch = dev_id; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 260 | |
| 261 | /* acknowledge interrupt */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 262 | sh_mtu2_read(ch, TSR); |
Laurent Pinchart | f992c24 | 2014-03-04 15:16:25 +0100 | [diff] [blame] | 263 | sh_mtu2_write(ch, TSR, ~TSR_TGFA); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 264 | |
| 265 | /* notify clockevent layer */ |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 266 | ch->ced.event_handler(&ch->ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 267 | return IRQ_HANDLED; |
| 268 | } |
| 269 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 270 | static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 271 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 272 | return container_of(ced, struct sh_mtu2_channel, ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 273 | } |
| 274 | |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 275 | static int sh_mtu2_clock_event_shutdown(struct clock_event_device *ced) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 276 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 277 | struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 278 | |
Magnus Damm | fe326c5 | 2015-10-28 10:43:23 +0900 | [diff] [blame] | 279 | if (clockevent_state_periodic(ced)) |
| 280 | sh_mtu2_disable(ch); |
| 281 | |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 282 | return 0; |
| 283 | } |
| 284 | |
| 285 | static int sh_mtu2_clock_event_set_periodic(struct clock_event_device *ced) |
| 286 | { |
| 287 | struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced); |
| 288 | |
| 289 | if (clockevent_state_periodic(ced)) |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 290 | sh_mtu2_disable(ch); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 291 | |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 292 | dev_info(&ch->mtu->pdev->dev, "ch%u: used for periodic clock events\n", |
| 293 | ch->index); |
| 294 | sh_mtu2_enable(ch); |
| 295 | return 0; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 296 | } |
| 297 | |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 298 | static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced) |
| 299 | { |
Ulf Hansson | fc51989 | 2020-11-03 16:06:25 +0100 | [diff] [blame] | 300 | dev_pm_genpd_suspend(&ced_to_sh_mtu2(ced)->mtu->pdev->dev); |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 301 | } |
| 302 | |
| 303 | static void sh_mtu2_clock_event_resume(struct clock_event_device *ced) |
| 304 | { |
Ulf Hansson | fc51989 | 2020-11-03 16:06:25 +0100 | [diff] [blame] | 305 | dev_pm_genpd_resume(&ced_to_sh_mtu2(ced)->mtu->pdev->dev); |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 306 | } |
| 307 | |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 308 | static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch, |
Laurent Pinchart | 207e21a | 2014-03-04 15:19:41 +0100 | [diff] [blame] | 309 | const char *name) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 310 | { |
Laurent Pinchart | 42752cc | 2014-03-04 12:58:30 +0100 | [diff] [blame] | 311 | struct clock_event_device *ced = &ch->ced; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 312 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 313 | ced->name = name; |
| 314 | ced->features = CLOCK_EVT_FEAT_PERIODIC; |
Laurent Pinchart | 207e21a | 2014-03-04 15:19:41 +0100 | [diff] [blame] | 315 | ced->rating = 200; |
Laurent Pinchart | 3cc9504 | 2014-03-04 15:22:19 +0100 | [diff] [blame] | 316 | ced->cpumask = cpu_possible_mask; |
Viresh Kumar | 19a9ffb | 2015-06-18 16:24:35 +0530 | [diff] [blame] | 317 | ced->set_state_shutdown = sh_mtu2_clock_event_shutdown; |
| 318 | ced->set_state_periodic = sh_mtu2_clock_event_set_periodic; |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 319 | ced->suspend = sh_mtu2_clock_event_suspend; |
| 320 | ced->resume = sh_mtu2_clock_event_resume; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 321 | |
Laurent Pinchart | d2b9317 | 2014-03-04 14:17:26 +0100 | [diff] [blame] | 322 | dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n", |
| 323 | ch->index); |
Paul Mundt | da64c2a | 2010-02-25 16:37:46 +0900 | [diff] [blame] | 324 | clockevents_register_device(ced); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 325 | } |
| 326 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 327 | static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 328 | { |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 329 | ch->mtu->has_clockevent = true; |
| 330 | sh_mtu2_register_clockevent(ch, name); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 331 | |
| 332 | return 0; |
| 333 | } |
| 334 | |
Geert Uytterhoeven | 7693de9 | 2019-10-16 16:30:03 +0200 | [diff] [blame] | 335 | static const unsigned int sh_mtu2_channel_offsets[] = { |
| 336 | 0x300, 0x380, 0x000, |
| 337 | }; |
| 338 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 339 | static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch, unsigned int index, |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 340 | struct sh_mtu2_device *mtu) |
| 341 | { |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 342 | char name[6]; |
| 343 | int irq; |
| 344 | int ret; |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 345 | |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 346 | ch->mtu = mtu; |
| 347 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 348 | sprintf(name, "tgi%ua", index); |
| 349 | irq = platform_get_irq_byname(mtu->pdev, name); |
| 350 | if (irq < 0) { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 351 | /* Skip channels with no declared interrupt. */ |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 352 | return 0; |
Laurent Pinchart | 2e1a5326 | 2014-03-04 13:11:23 +0100 | [diff] [blame] | 353 | } |
| 354 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 355 | ret = request_irq(irq, sh_mtu2_interrupt, |
| 356 | IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING, |
| 357 | dev_name(&ch->mtu->pdev->dev), ch); |
| 358 | if (ret) { |
| 359 | dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n", |
| 360 | index, irq); |
| 361 | return ret; |
| 362 | } |
| 363 | |
Geert Uytterhoeven | 7693de9 | 2019-10-16 16:30:03 +0200 | [diff] [blame] | 364 | ch->base = mtu->mapbase + sh_mtu2_channel_offsets[index]; |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 365 | ch->index = index; |
| 366 | |
| 367 | return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev)); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 368 | } |
| 369 | |
| 370 | static int sh_mtu2_map_memory(struct sh_mtu2_device *mtu) |
| 371 | { |
| 372 | struct resource *res; |
| 373 | |
| 374 | res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0); |
| 375 | if (!res) { |
| 376 | dev_err(&mtu->pdev->dev, "failed to get I/O memory\n"); |
| 377 | return -ENXIO; |
| 378 | } |
| 379 | |
Christoph Hellwig | 4bdc0d6 | 2020-01-06 09:43:50 +0100 | [diff] [blame] | 380 | mtu->mapbase = ioremap(res->start, resource_size(res)); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 381 | if (mtu->mapbase == NULL) |
| 382 | return -ENXIO; |
| 383 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 384 | return 0; |
| 385 | } |
| 386 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 387 | static int sh_mtu2_setup(struct sh_mtu2_device *mtu, |
| 388 | struct platform_device *pdev) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 389 | { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 390 | unsigned int i; |
Laurent Pinchart | 276bee0 | 2014-02-17 11:27:49 +0100 | [diff] [blame] | 391 | int ret; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 392 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 393 | mtu->pdev = pdev; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 394 | |
Laurent Pinchart | 8b2463d | 2014-03-04 15:25:56 +0100 | [diff] [blame] | 395 | raw_spin_lock_init(&mtu->lock); |
| 396 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 397 | /* Get hold of clock. */ |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 398 | mtu->clk = clk_get(&mtu->pdev->dev, "fck"); |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 399 | if (IS_ERR(mtu->clk)) { |
| 400 | dev_err(&mtu->pdev->dev, "cannot get clock\n"); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 401 | return PTR_ERR(mtu->clk); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 402 | } |
| 403 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 404 | ret = clk_prepare(mtu->clk); |
Laurent Pinchart | a4a5fc3 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 405 | if (ret < 0) |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 406 | goto err_clk_put; |
Laurent Pinchart | a4a5fc3 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 407 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 408 | /* Map the memory resource. */ |
| 409 | ret = sh_mtu2_map_memory(mtu); |
| 410 | if (ret < 0) { |
| 411 | dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n"); |
| 412 | goto err_clk_unprepare; |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 413 | } |
| 414 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 415 | /* Allocate and setup the channels. */ |
Geert Uytterhoeven | 7693de9 | 2019-10-16 16:30:03 +0200 | [diff] [blame] | 416 | ret = platform_irq_count(pdev); |
| 417 | if (ret < 0) |
| 418 | goto err_unmap; |
| 419 | |
| 420 | mtu->num_channels = min_t(unsigned int, ret, |
| 421 | ARRAY_SIZE(sh_mtu2_channel_offsets)); |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 422 | |
Kees Cook | 6396bb2 | 2018-06-12 14:03:40 -0700 | [diff] [blame] | 423 | mtu->channels = kcalloc(mtu->num_channels, sizeof(*mtu->channels), |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 424 | GFP_KERNEL); |
| 425 | if (mtu->channels == NULL) { |
| 426 | ret = -ENOMEM; |
| 427 | goto err_unmap; |
| 428 | } |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 429 | |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 430 | for (i = 0; i < mtu->num_channels; ++i) { |
| 431 | ret = sh_mtu2_setup_channel(&mtu->channels[i], i, mtu); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 432 | if (ret < 0) |
| 433 | goto err_unmap; |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | platform_set_drvdata(pdev, mtu); |
Laurent Pinchart | a4a5fc3 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 437 | |
Laurent Pinchart | bd75493 | 2013-11-08 11:07:59 +0100 | [diff] [blame] | 438 | return 0; |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 439 | |
| 440 | err_unmap: |
Laurent Pinchart | c54ccb4 | 2014-03-04 14:23:00 +0100 | [diff] [blame] | 441 | kfree(mtu->channels); |
Laurent Pinchart | 1a5da0e | 2014-03-04 18:13:57 +0100 | [diff] [blame] | 442 | iounmap(mtu->mapbase); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 443 | err_clk_unprepare: |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 444 | clk_unprepare(mtu->clk); |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 445 | err_clk_put: |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 446 | clk_put(mtu->clk); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 447 | return ret; |
| 448 | } |
| 449 | |
Greg Kroah-Hartman | 1850514 | 2012-12-21 15:11:38 -0800 | [diff] [blame] | 450 | static int sh_mtu2_probe(struct platform_device *pdev) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 451 | { |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 452 | struct sh_mtu2_device *mtu = platform_get_drvdata(pdev); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 453 | int ret; |
| 454 | |
Bartosz Golaszewski | 201e910 | 2019-10-03 11:29:13 +0200 | [diff] [blame] | 455 | if (!is_sh_early_platform_device(pdev)) { |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 456 | pm_runtime_set_active(&pdev->dev); |
| 457 | pm_runtime_enable(&pdev->dev); |
Rafael J. Wysocki | cc7ad45 | 2012-08-06 01:43:41 +0200 | [diff] [blame] | 458 | } |
Rafael J. Wysocki | 57d1337 | 2012-03-13 22:40:14 +0100 | [diff] [blame] | 459 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 460 | if (mtu) { |
Paul Mundt | 214a607 | 2010-03-10 16:26:25 +0900 | [diff] [blame] | 461 | dev_info(&pdev->dev, "kept as earlytimer\n"); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 462 | goto out; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 463 | } |
| 464 | |
Laurent Pinchart | 810c651 | 2014-03-04 14:10:55 +0100 | [diff] [blame] | 465 | mtu = kzalloc(sizeof(*mtu), GFP_KERNEL); |
Jingoo Han | c77a565 | 2014-05-22 14:05:07 +0200 | [diff] [blame] | 466 | if (mtu == NULL) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 467 | return -ENOMEM; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 468 | |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 469 | ret = sh_mtu2_setup(mtu, pdev); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 470 | if (ret) { |
Laurent Pinchart | 7dad72d | 2014-03-04 13:04:48 +0100 | [diff] [blame] | 471 | kfree(mtu); |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 472 | pm_runtime_idle(&pdev->dev); |
| 473 | return ret; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 474 | } |
Bartosz Golaszewski | 201e910 | 2019-10-03 11:29:13 +0200 | [diff] [blame] | 475 | if (is_sh_early_platform_device(pdev)) |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 476 | return 0; |
| 477 | |
| 478 | out: |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 479 | if (mtu->has_clockevent) |
Rafael J. Wysocki | 3cb6f10 | 2012-08-13 14:00:16 +0200 | [diff] [blame] | 480 | pm_runtime_irq_safe(&pdev->dev); |
| 481 | else |
| 482 | pm_runtime_idle(&pdev->dev); |
| 483 | |
| 484 | return 0; |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 485 | } |
| 486 | |
Greg Kroah-Hartman | 1850514 | 2012-12-21 15:11:38 -0800 | [diff] [blame] | 487 | static int sh_mtu2_remove(struct platform_device *pdev) |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 488 | { |
| 489 | return -EBUSY; /* cannot unregister clockevent */ |
| 490 | } |
| 491 | |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 492 | static const struct platform_device_id sh_mtu2_id_table[] = { |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 493 | { "sh-mtu2", 0 }, |
| 494 | { }, |
| 495 | }; |
| 496 | MODULE_DEVICE_TABLE(platform, sh_mtu2_id_table); |
| 497 | |
Laurent Pinchart | cca8d05 | 2014-03-04 18:28:26 +0100 | [diff] [blame] | 498 | static const struct of_device_id sh_mtu2_of_table[] __maybe_unused = { |
| 499 | { .compatible = "renesas,mtu2" }, |
| 500 | { } |
| 501 | }; |
| 502 | MODULE_DEVICE_TABLE(of, sh_mtu2_of_table); |
| 503 | |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 504 | static struct platform_driver sh_mtu2_device_driver = { |
| 505 | .probe = sh_mtu2_probe, |
Greg Kroah-Hartman | 1850514 | 2012-12-21 15:11:38 -0800 | [diff] [blame] | 506 | .remove = sh_mtu2_remove, |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 507 | .driver = { |
| 508 | .name = "sh_mtu2", |
Laurent Pinchart | cca8d05 | 2014-03-04 18:28:26 +0100 | [diff] [blame] | 509 | .of_match_table = of_match_ptr(sh_mtu2_of_table), |
Laurent Pinchart | faf3f4f | 2014-03-04 18:05:45 +0100 | [diff] [blame] | 510 | }, |
| 511 | .id_table = sh_mtu2_id_table, |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 512 | }; |
| 513 | |
| 514 | static int __init sh_mtu2_init(void) |
| 515 | { |
| 516 | return platform_driver_register(&sh_mtu2_device_driver); |
| 517 | } |
| 518 | |
| 519 | static void __exit sh_mtu2_exit(void) |
| 520 | { |
| 521 | platform_driver_unregister(&sh_mtu2_device_driver); |
| 522 | } |
| 523 | |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 524 | #ifdef CONFIG_SUPERH |
Bartosz Golaszewski | 201e910 | 2019-10-03 11:29:13 +0200 | [diff] [blame] | 525 | sh_early_platform_init("earlytimer", &sh_mtu2_device_driver); |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 526 | #endif |
| 527 | |
Simon Horman | 342896a | 2013-03-05 15:40:42 +0900 | [diff] [blame] | 528 | subsys_initcall(sh_mtu2_init); |
Magnus Damm | d5ed4c2 | 2009-04-30 07:02:49 +0000 | [diff] [blame] | 529 | module_exit(sh_mtu2_exit); |
| 530 | |
| 531 | MODULE_AUTHOR("Magnus Damm"); |
| 532 | MODULE_DESCRIPTION("SuperH MTU2 Timer Driver"); |
| 533 | MODULE_LICENSE("GPL v2"); |