blob: cdbde2e0c96efdbd455b40eb27ba48d3739869ac [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Zang Roy-r619119eb90a02007-03-09 13:27:28 +08002/*
3 * MPC85xx/86xx PCI Express structure define
4 *
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +05305 * Copyright 2007,2011 Freescale Semiconductor, Inc
Zang Roy-r619119eb90a02007-03-09 13:27:28 +08006 */
7
8#ifdef __KERNEL__
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08009#ifndef __POWERPC_FSL_PCI_H
10#define __POWERPC_FSL_PCI_H
Zang Roy-r619119eb90a02007-03-09 13:27:28 +080011
Jia Hongtaoc7417202013-03-15 14:14:58 +080012struct platform_device;
13
Varun Sethi695093e2013-07-15 10:20:57 +053014
15/* FSL PCI controller BRR1 register */
16#define PCI_FSL_BRR1 0xbf8
17#define PCI_FSL_BRR1_VER 0xffff
18
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080019#define PCIE_LTSSM 0x0404 /* PCIE Link Training and Status */
20#define PCIE_LTSSM_L0 0x16 /* L0 state */
Roy Zang6cc1b4e2012-09-03 17:22:09 +080021#define PCIE_IP_REV_2_2 0x02080202 /* PCIE IP block version Rev2.2 */
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000022#define PCIE_IP_REV_3_0 0x02080300 /* PCIE IP block version Rev3.0 */
Kumar Gala54c18192009-05-08 15:05:23 -050023#define PIWAR_EN 0x80000000 /* Enable */
24#define PIWAR_PF 0x20000000 /* prefetch */
25#define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */
26#define PIWAR_READ_SNOOP 0x00050000
27#define PIWAR_WRITE_SNOOP 0x00005000
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +053028#define PIWAR_SZ_MASK 0x0000003f
Zang Roy-r619119eb90a02007-03-09 13:27:28 +080029
Wang Dongsheng48b16182014-03-20 11:19:37 +080030#define PEX_PMCR_PTOMR 0x1
31#define PEX_PMCR_EXL2S 0x2
32
33#define PME_DISR_EN_PTOD 0x00008000
34#define PME_DISR_EN_ENL23D 0x00002000
35#define PME_DISR_EN_EXL23D 0x00001000
36
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080037/* PCI/PCI Express outbound window reg */
38struct pci_outbound_window_regs {
39 __be32 potar; /* 0x.0 - Outbound translation address register */
40 __be32 potear; /* 0x.4 - Outbound translation extended address register */
41 __be32 powbar; /* 0x.8 - Outbound window base address register */
42 u8 res1[4];
43 __be32 powar; /* 0x.10 - Outbound window attributes register */
44 u8 res2[12];
Zang Roy-r619119eb90a02007-03-09 13:27:28 +080045};
46
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080047/* PCI/PCI Express inbound window reg */
48struct pci_inbound_window_regs {
49 __be32 pitar; /* 0x.0 - Inbound translation address register */
50 u8 res1[4];
51 __be32 piwbar; /* 0x.8 - Inbound window base address register */
52 __be32 piwbear; /* 0x.c - Inbound window base extended address register */
53 __be32 piwar; /* 0x.10 - Inbound window attributes register */
54 u8 res2[12];
55};
56
57/* PCI/PCI Express IO block registers for 85xx/86xx */
58struct ccsr_pci {
59 __be32 config_addr; /* 0x.000 - PCI/PCIE Configuration Address Register */
60 __be32 config_data; /* 0x.004 - PCI/PCIE Configuration Data Register */
61 __be32 int_ack; /* 0x.008 - PCI Interrupt Acknowledge Register */
62 __be32 pex_otb_cpl_tor; /* 0x.00c - PCIE Outbound completion timeout register */
63 __be32 pex_conf_tor; /* 0x.010 - PCIE configuration timeout register */
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +053064 __be32 pex_config; /* 0x.014 - PCIE CONFIG Register */
65 __be32 pex_int_status; /* 0x.018 - PCIE interrupt status */
66 u8 res2[4];
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080067 __be32 pex_pme_mes_dr; /* 0x.020 - PCIE PME and message detect register */
68 __be32 pex_pme_mes_disr; /* 0x.024 - PCIE PME and message disable register */
69 __be32 pex_pme_mes_ier; /* 0x.028 - PCIE PME and message interrupt enable register */
70 __be32 pex_pmcr; /* 0x.02c - PCIE power management command register */
Roy Zang6cc1b4e2012-09-03 17:22:09 +080071 u8 res3[3016];
72 __be32 block_rev1; /* 0x.bf8 - PCIE Block Revision register 1 */
73 __be32 block_rev2; /* 0x.bfc - PCIE Block Revision register 2 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080074
75/* PCI/PCI Express outbound window 0-4
76 * Window 0 is the default window and is the only window enabled upon reset.
77 * The default outbound register set is used when a transaction misses
78 * in all of the other outbound windows.
79 */
80 struct pci_outbound_window_regs pow[5];
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +053081 u8 res14[96];
82 struct pci_inbound_window_regs pmit; /* 0xd00 - 0xd9c Inbound MSI */
83 u8 res6[96];
84/* PCI/PCI Express inbound window 3-0
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080085 * inbound window 1 supports only a 32-bit base address and does not
86 * define an inbound window base extended address register.
87 */
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +053088 struct pci_inbound_window_regs piw[4];
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080089
90 __be32 pex_err_dr; /* 0x.e00 - PCI/PCIE error detect register */
91 u8 res21[4];
92 __be32 pex_err_en; /* 0x.e08 - PCI/PCIE error interrupt enable register */
93 u8 res22[4];
94 __be32 pex_err_disr; /* 0x.e10 - PCI/PCIE error disable register */
95 u8 res23[12];
96 __be32 pex_err_cap_stat; /* 0x.e20 - PCI/PCIE error capture status register */
97 u8 res24[4];
98 __be32 pex_err_cap_r0; /* 0x.e28 - PCIE error capture register 0 */
99 __be32 pex_err_cap_r1; /* 0x.e2c - PCIE error capture register 0 */
100 __be32 pex_err_cap_r2; /* 0x.e30 - PCIE error capture register 0 */
101 __be32 pex_err_cap_r3; /* 0x.e34 - PCIE error capture register 0 */
Roy ZANGcc6ea0d2012-09-21 04:12:52 +0000102 u8 res_e38[200];
103 __be32 pdb_stat; /* 0x.f00 - PCIE Debug Status */
104 u8 res_f04[16];
105 __be32 pex_csr0; /* 0x.f14 - PEX Control/Status register 0*/
106#define PEX_CSR0_LTSSM_MASK 0xFC
107#define PEX_CSR0_LTSSM_SHIFT 2
108#define PEX_CSR0_LTSSM_L0 0x11
109 __be32 pex_csr1; /* 0x.f18 - PEX Control/Status register 1*/
110 u8 res_f1c[228];
111
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800112};
113
Varun Sethi52c5aff2013-01-14 16:58:00 +0530114extern int fsl_add_bridge(struct platform_device *pdev, int is_primary);
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500115extern void fsl_pcibios_fixup_bus(struct pci_bus *bus);
Wang Dongsheng48b16182014-03-20 11:19:37 +0800116extern void fsl_pcibios_fixup_phb(struct pci_controller *phb);
John Rigby76fe1ff2008-06-26 11:07:57 -0600117extern int mpc83xx_add_bridge(struct device_node *dev);
Kumar Galab8f44ec2010-08-05 02:45:08 -0500118u64 fsl_pci_immrbar_base(struct pci_controller *hose);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800119
Scott Wood07e4f802012-07-10 19:26:47 -0500120extern struct device_node *fsl_pci_primary;
121
Jia Hongtao905e75c2012-08-28 15:44:08 +0800122#ifdef CONFIG_PCI
Nick Child6c552982021-12-16 17:00:20 -0500123void __init fsl_pci_assign_primary(void);
Scott Wood07e4f802012-07-10 19:26:47 -0500124#else
Jia Hongtao905e75c2012-08-28 15:44:08 +0800125static inline void fsl_pci_assign_primary(void) {}
126#endif
127
Hongtao Jia4e0e3432013-04-28 13:20:08 +0800128#ifdef CONFIG_FSL_PCI
129extern int fsl_pci_mcheck_exception(struct pt_regs *);
130#else
131static inline int fsl_pci_mcheck_exception(struct pt_regs *regs) {return 0; }
132#endif
133
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800134#endif /* __POWERPC_FSL_PCI_H */
Zang Roy-r619119eb90a02007-03-09 13:27:28 +0800135#endif /* __KERNEL__ */