blob: 242b6210380a4f383b9b24bc5511450e71178bc8 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbi72246da2011-08-19 18:10:58 +03002/**
3 * dwc3-pci.c - PCI Specific glue layer
4 *
Alexander A. Klimov10623b82020-07-11 15:58:04 +02005 * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
Felipe Balbi72246da2011-08-19 18:10:58 +03009 */
10
11#include <linux/kernel.h>
Stephen Rothwell46a57282011-08-23 15:08:54 +100012#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030013#include <linux/slab.h>
14#include <linux/pci.h>
Manu Gautam8eed00b2017-09-27 16:49:21 +053015#include <linux/workqueue.h>
Felipe Balbie9af9222016-05-17 10:15:02 +030016#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030017#include <linux/platform_device.h>
Heikki Krogerusa89d9772015-05-13 15:26:50 +030018#include <linux/gpio/consumer.h>
Hans de Goede57410222018-06-10 16:01:20 +020019#include <linux/gpio/machine.h>
Heikki Krogerusa89d9772015-05-13 15:26:50 +030020#include <linux/acpi.h>
Heikki Krogeruscf483052016-04-22 11:17:39 +030021#include <linux/delay.h>
Huang Rui8f317b42014-10-28 19:54:24 +080022
John Youn9a5a0782015-09-25 23:47:53 -070023#define PCI_DEVICE_ID_INTEL_BYT 0x0f37
24#define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
25#define PCI_DEVICE_ID_INTEL_BSW 0x22b7
26#define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
27#define PCI_DEVICE_ID_INTEL_SPTH 0xa130
Heikki Krogerusb4c580a2015-10-21 14:37:04 +030028#define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
Heikki Krogerus1ffb4d52016-04-01 17:13:10 +030029#define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
Heikki Krogerusb4c580a2015-10-21 14:37:04 +030030#define PCI_DEVICE_ID_INTEL_APL 0x5aaa
Heikki Krogerus4491ed52016-04-01 17:13:11 +030031#define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
Heikki Krogerus3c3caae2019-12-12 12:37:13 +030032#define PCI_DEVICE_ID_INTEL_CMLLP 0x02ee
33#define PCI_DEVICE_ID_INTEL_CMLH 0x06ee
Heikki Krogerus8f8983a2016-04-01 17:13:12 +030034#define PCI_DEVICE_ID_INTEL_GLK 0x31aa
Heikki Krogerus68217952016-04-01 17:13:13 +030035#define PCI_DEVICE_ID_INTEL_CNPLP 0x9dee
36#define PCI_DEVICE_ID_INTEL_CNPH 0xa36e
Heikki Krogerusf5ae8862020-01-17 12:30:33 +030037#define PCI_DEVICE_ID_INTEL_CNPV 0xa3b0
Heikki Krogerus00908692017-06-15 12:57:30 +030038#define PCI_DEVICE_ID_INTEL_ICLLP 0x34ee
Felipe Balbidbb05692018-06-11 11:21:12 +030039#define PCI_DEVICE_ID_INTEL_EHLLP 0x4b7e
Felipe Balbib3649de2017-12-13 16:03:22 +020040#define PCI_DEVICE_ID_INTEL_TGPLP 0xa0ee
Heikki Krogerusc3f595a2020-06-25 10:34:32 +030041#define PCI_DEVICE_ID_INTEL_TGPH 0x43ee
Heikki Krogeruse25d1e82020-06-30 15:24:59 +030042#define PCI_DEVICE_ID_INTEL_JSP 0x4dee
Felipe Balbi72246da2011-08-19 18:10:58 +030043
Andy Shevchenko94116f82017-06-05 19:40:46 +030044#define PCI_INTEL_BXT_DSM_GUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
Felipe Balbi9cecca72016-10-24 10:40:18 +030045#define PCI_INTEL_BXT_FUNC_PMU_PWR 4
46#define PCI_INTEL_BXT_STATE_D0 0
47#define PCI_INTEL_BXT_STATE_D3 3
48
Hans de Goede7740d042018-06-10 16:01:21 +020049#define GP_RWBAR 1
50#define GP_RWREG1 0xa0
51#define GP_RWREG1_ULPI_REFCLK_DISABLE (1 << 17)
52
Felipe Balbi0f817ae2016-10-24 10:29:01 +030053/**
54 * struct dwc3_pci - Driver private structure
55 * @dwc3: child dwc3 platform_device
56 * @pci: our link to PCI bus
Andy Shevchenko94116f82017-06-05 19:40:46 +030057 * @guid: _DSM GUID
Felipe Balbi9cecca72016-10-24 10:40:18 +030058 * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
Andy Shevchenko87d852d2018-07-20 19:54:01 +030059 * @wakeup_work: work for asynchronous resume
Felipe Balbi0f817ae2016-10-24 10:29:01 +030060 */
61struct dwc3_pci {
62 struct platform_device *dwc3;
63 struct pci_dev *pci;
Felipe Balbi9cecca72016-10-24 10:40:18 +030064
Andy Shevchenko94116f82017-06-05 19:40:46 +030065 guid_t guid;
Felipe Balbi9cecca72016-10-24 10:40:18 +030066
67 unsigned int has_dsm_for_pm:1;
Manu Gautam8eed00b2017-09-27 16:49:21 +053068 struct work_struct wakeup_work;
Felipe Balbi0f817ae2016-10-24 10:29:01 +030069};
70
Heikki Krogerusa89d9772015-05-13 15:26:50 +030071static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
72static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
73
74static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
75 { "reset-gpios", &reset_gpios, 1 },
76 { "cs-gpios", &cs_gpios, 1 },
77 { },
78};
79
Hans de Goede57410222018-06-10 16:01:20 +020080static struct gpiod_lookup_table platform_bytcr_gpios = {
81 .dev_id = "0000:00:16.0",
82 .table = {
83 GPIO_LOOKUP("INT33FC:00", 54, "reset", GPIO_ACTIVE_HIGH),
84 GPIO_LOOKUP("INT33FC:02", 14, "cs", GPIO_ACTIVE_HIGH),
85 {}
86 },
87};
88
Hans de Goede7740d042018-06-10 16:01:21 +020089static int dwc3_byt_enable_ulpi_refclock(struct pci_dev *pci)
90{
91 void __iomem *reg;
92 u32 value;
93
94 reg = pcim_iomap(pci, GP_RWBAR, 0);
Wei Yongjunb497fff2018-07-31 14:38:52 +000095 if (!reg)
96 return -ENOMEM;
Hans de Goede7740d042018-06-10 16:01:21 +020097
98 value = readl(reg + GP_RWREG1);
99 if (!(value & GP_RWREG1_ULPI_REFCLK_DISABLE))
100 goto unmap; /* ULPI refclk already enabled */
101
102 value &= ~GP_RWREG1_ULPI_REFCLK_DISABLE;
103 writel(value, reg + GP_RWREG1);
104 /* This comes from the Intel Android x86 tree w/o any explanation */
105 msleep(100);
106unmap:
107 pcim_iounmap(pci, reg);
108 return 0;
109}
110
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300111static const struct property_entry dwc3_pci_intel_properties[] = {
112 PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
113 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
114 {}
115};
116
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300117static const struct property_entry dwc3_pci_mrfld_properties[] = {
118 PROPERTY_ENTRY_STRING("dr_mode", "otg"),
Andy Shevchenko066c0952020-05-04 12:33:52 +0300119 PROPERTY_ENTRY_STRING("linux,extcon-name", "mrfld_bcove_pwrsrc"),
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300120 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
121 {}
122};
123
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300124static const struct property_entry dwc3_pci_amd_properties[] = {
125 PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
126 PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
127 PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
128 PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
129 PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
130 PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
131 PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
132 PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
133 PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
134 PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
135 PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
136 /* FIXME these quirks should be removed when AMD NL tapes out */
137 PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
138 PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
139 PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
140 PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
141 {}
142};
143
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300144static int dwc3_pci_quirks(struct dwc3_pci *dwc)
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200145{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300146 struct pci_dev *pdev = dwc->pci;
147
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300148 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Felipe Balbi9cecca72016-10-24 10:40:18 +0300149 if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
Raymond Tana609ce22020-08-21 16:11:01 +0300150 pdev->device == PCI_DEVICE_ID_INTEL_BXT_M ||
151 pdev->device == PCI_DEVICE_ID_INTEL_EHLLP) {
Andy Shevchenko94116f82017-06-05 19:40:46 +0300152 guid_parse(PCI_INTEL_BXT_DSM_GUID, &dwc->guid);
Felipe Balbi9cecca72016-10-24 10:40:18 +0300153 dwc->has_dsm_for_pm = true;
154 }
155
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300156 if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
157 struct gpio_desc *gpio;
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300158 int ret;
Uwe Kleine-König2df033c2015-07-06 11:09:48 +0200159
Hans de Goede7740d042018-06-10 16:01:21 +0200160 /* On BYT the FW does not always enable the refclock */
161 ret = dwc3_byt_enable_ulpi_refclock(pdev);
162 if (ret)
163 return ret;
164
Andy Shevchenko4a56e412017-03-22 16:08:07 +0200165 ret = devm_acpi_dev_add_driver_gpios(&pdev->dev,
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300166 acpi_dwc3_byt_gpios);
Andy Shevchenko4a56e412017-03-22 16:08:07 +0200167 if (ret)
168 dev_dbg(&pdev->dev, "failed to add mapping table\n");
Uwe Kleine-König2df033c2015-07-06 11:09:48 +0200169
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300170 /*
Hans de Goede57410222018-06-10 16:01:20 +0200171 * A lot of BYT devices lack ACPI resource entries for
172 * the GPIOs, add a fallback mapping to the reference
173 * design GPIOs which all boards seem to use.
174 */
175 gpiod_add_lookup_table(&platform_bytcr_gpios);
176
177 /*
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300178 * These GPIOs will turn on the USB2 PHY. Note that we have to
179 * put the gpio descriptors again here because the phy driver
180 * might want to grab them, too.
181 */
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100182 gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300183 if (IS_ERR(gpio))
184 return PTR_ERR(gpio);
185
Heikki Krogerusa89d9772015-05-13 15:26:50 +0300186 gpiod_set_value_cansleep(gpio, 1);
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100187 gpiod_put(gpio);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300188
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100189 gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300190 if (IS_ERR(gpio))
191 return PTR_ERR(gpio);
192
193 if (gpio) {
194 gpiod_set_value_cansleep(gpio, 1);
Stephan Gerhold3004cfd2018-12-06 19:42:28 +0100195 gpiod_put(gpio);
Felipe Balbie6fe66f2016-06-07 12:49:52 +0300196 usleep_range(10000, 11000);
197 }
Heikki Krogerusa89d9772015-05-13 15:26:50 +0300198 }
199 }
200
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200201 return 0;
202}
Felipe Balbi72246da2011-08-19 18:10:58 +0300203
Manu Gautam8eed00b2017-09-27 16:49:21 +0530204#ifdef CONFIG_PM
205static void dwc3_pci_resume_work(struct work_struct *work)
206{
207 struct dwc3_pci *dwc = container_of(work, struct dwc3_pci, wakeup_work);
208 struct platform_device *dwc3 = dwc->dwc3;
209 int ret;
210
211 ret = pm_runtime_get_sync(&dwc3->dev);
Aditya Pakki26559712020-06-13 22:15:25 -0500212 if (ret) {
213 pm_runtime_put_sync_autosuspend(&dwc3->dev);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530214 return;
Aditya Pakki26559712020-06-13 22:15:25 -0500215 }
Manu Gautam8eed00b2017-09-27 16:49:21 +0530216
217 pm_runtime_mark_last_busy(&dwc3->dev);
218 pm_runtime_put_sync_autosuspend(&dwc3->dev);
219}
220#endif
221
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300222static int dwc3_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
Felipe Balbi72246da2011-08-19 18:10:58 +0300223{
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300224 struct property_entry *p = (struct property_entry *)id->driver_data;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300225 struct dwc3_pci *dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300226 struct resource res[2];
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300227 int ret;
Chanho Park802ca852012-02-15 18:27:55 +0900228 struct device *dev = &pci->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300229
Andy Shevchenkof1c7e712014-05-15 15:53:33 +0300230 ret = pcim_enable_device(pci);
Felipe Balbi72246da2011-08-19 18:10:58 +0300231 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900232 dev_err(dev, "failed to enable pci device\n");
233 return -ENODEV;
Felipe Balbi72246da2011-08-19 18:10:58 +0300234 }
235
Felipe Balbi72246da2011-08-19 18:10:58 +0300236 pci_set_master(pci);
237
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300238 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
239 if (!dwc)
Andy Shevchenkof1c7e712014-05-15 15:53:33 +0300240 return -ENOMEM;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300241
242 dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
243 if (!dwc->dwc3)
244 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245
246 memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
247
248 res[0].start = pci_resource_start(pci, 0);
249 res[0].end = pci_resource_end(pci, 0);
250 res[0].name = "dwc_usb3";
251 res[0].flags = IORESOURCE_MEM;
252
253 res[1].start = pci->irq;
254 res[1].name = "dwc_usb3";
255 res[1].flags = IORESOURCE_IRQ;
256
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300257 ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300258 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900259 dev_err(dev, "couldn't add resources to dwc3 device\n");
Thinh Nguyencabdf832018-03-19 13:07:35 -0700260 goto err;
Felipe Balbi72246da2011-08-19 18:10:58 +0300261 }
262
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300263 dwc->pci = pci;
264 dwc->dwc3->dev.parent = dev;
265 ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
Felipe Balbi72246da2011-08-19 18:10:58 +0300266
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300267 ret = platform_device_add_properties(dwc->dwc3, p);
268 if (ret < 0)
Navid Emamdoost9bbfcee2019-09-29 21:41:45 -0500269 goto err;
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300270
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300271 ret = dwc3_pci_quirks(dwc);
Heikki Krogerus474799f2016-04-22 11:17:37 +0300272 if (ret)
273 goto err;
274
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300275 ret = platform_device_add(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300276 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900277 dev_err(dev, "failed to register dwc3 device\n");
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200278 goto err;
Felipe Balbi72246da2011-08-19 18:10:58 +0300279 }
280
Felipe Balbie9af9222016-05-17 10:15:02 +0300281 device_init_wakeup(dev, true);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300282 pci_set_drvdata(pci, dwc);
Felipe Balbie9af9222016-05-17 10:15:02 +0300283 pm_runtime_put(dev);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530284#ifdef CONFIG_PM
285 INIT_WORK(&dwc->wakeup_work, dwc3_pci_resume_work);
286#endif
Felipe Balbie9af9222016-05-17 10:15:02 +0300287
Felipe Balbi72246da2011-08-19 18:10:58 +0300288 return 0;
Heikki Krogerus2cd9ddf2015-01-12 14:20:14 +0200289err:
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300290 platform_device_put(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300291 return ret;
292}
293
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500294static void dwc3_pci_remove(struct pci_dev *pci)
Felipe Balbi72246da2011-08-19 18:10:58 +0300295{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300296 struct dwc3_pci *dwc = pci_get_drvdata(pci);
Kuppuswamy Sathyanarayanan7b412b02018-10-17 11:40:26 -0700297 struct pci_dev *pdev = dwc->pci;
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300298
Kuppuswamy Sathyanarayanan7b412b02018-10-17 11:40:26 -0700299 if (pdev->device == PCI_DEVICE_ID_INTEL_BYT)
300 gpiod_remove_lookup_table(&platform_bytcr_gpios);
Manu Gautam8eed00b2017-09-27 16:49:21 +0530301#ifdef CONFIG_PM
302 cancel_work_sync(&dwc->wakeup_work);
303#endif
Felipe Balbie9af9222016-05-17 10:15:02 +0300304 device_init_wakeup(&pci->dev, false);
305 pm_runtime_get(&pci->dev);
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300306 platform_device_unregister(dwc->dwc3);
Felipe Balbi72246da2011-08-19 18:10:58 +0300307}
308
Jingoo Han782df202013-11-28 14:15:46 +0900309static const struct pci_device_id dwc3_pci_id_table[] = {
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300310 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BSW),
311 (kernel_ulong_t) &dwc3_pci_intel_properties },
312
313 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BYT),
314 (kernel_ulong_t) &dwc3_pci_intel_properties, },
315
316 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_MRFLD),
Andy Shevchenkoc31d9832018-07-26 14:48:57 +0300317 (kernel_ulong_t) &dwc3_pci_mrfld_properties, },
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300318
Heikki Krogerus3c3caae2019-12-12 12:37:13 +0300319 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLLP),
320 (kernel_ulong_t) &dwc3_pci_intel_properties, },
321
Felipe Balbi7ae622c2019-01-31 11:04:19 +0200322 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CMLH),
323 (kernel_ulong_t) &dwc3_pci_intel_properties, },
324
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300325 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTLP),
326 (kernel_ulong_t) &dwc3_pci_intel_properties, },
327
328 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SPTH),
329 (kernel_ulong_t) &dwc3_pci_intel_properties, },
330
331 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT),
332 (kernel_ulong_t) &dwc3_pci_intel_properties, },
333
334 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_BXT_M),
335 (kernel_ulong_t) &dwc3_pci_intel_properties, },
336
337 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_APL),
338 (kernel_ulong_t) &dwc3_pci_intel_properties, },
339
340 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_KBP),
341 (kernel_ulong_t) &dwc3_pci_intel_properties, },
342
343 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_GLK),
344 (kernel_ulong_t) &dwc3_pci_intel_properties, },
345
346 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPLP),
347 (kernel_ulong_t) &dwc3_pci_intel_properties, },
348
349 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPH),
350 (kernel_ulong_t) &dwc3_pci_intel_properties, },
351
Heikki Krogerusf5ae8862020-01-17 12:30:33 +0300352 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CNPV),
353 (kernel_ulong_t) &dwc3_pci_intel_properties, },
354
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300355 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICLLP),
356 (kernel_ulong_t) &dwc3_pci_intel_properties, },
357
Felipe Balbidbb05692018-06-11 11:21:12 +0300358 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_EHLLP),
359 (kernel_ulong_t) &dwc3_pci_intel_properties, },
360
Felipe Balbib3649de2017-12-13 16:03:22 +0200361 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPLP),
362 (kernel_ulong_t) &dwc3_pci_intel_properties, },
363
Heikki Krogerusc3f595a2020-06-25 10:34:32 +0300364 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_TGPH),
365 (kernel_ulong_t) &dwc3_pci_intel_properties, },
366
Heikki Krogeruse25d1e82020-06-30 15:24:59 +0300367 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_JSP),
368 (kernel_ulong_t) &dwc3_pci_intel_properties, },
369
Andy Shevchenko1a7b12f2018-07-26 14:48:56 +0300370 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_NL_USB),
371 (kernel_ulong_t) &dwc3_pci_amd_properties, },
Felipe Balbi72246da2011-08-19 18:10:58 +0300372 { } /* Terminating Entry */
373};
374MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
375
Felipe Balbi36daf3a2016-11-16 13:16:22 +0200376#if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
377static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
378{
379 union acpi_object *obj;
380 union acpi_object tmp;
381 union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
382
383 if (!dwc->has_dsm_for_pm)
384 return 0;
385
386 tmp.type = ACPI_TYPE_INTEGER;
387 tmp.integer.value = param;
388
Andy Shevchenko94116f82017-06-05 19:40:46 +0300389 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), &dwc->guid,
Felipe Balbi36daf3a2016-11-16 13:16:22 +0200390 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
391 if (!obj) {
392 dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
393 return -EIO;
394 }
395
396 ACPI_FREE(obj);
397
398 return 0;
399}
400#endif /* CONFIG_PM || CONFIG_PM_SLEEP */
401
Felipe Balbie9af9222016-05-17 10:15:02 +0300402#ifdef CONFIG_PM
403static int dwc3_pci_runtime_suspend(struct device *dev)
404{
Felipe Balbi9cecca72016-10-24 10:40:18 +0300405 struct dwc3_pci *dwc = dev_get_drvdata(dev);
406
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +0200407 if (device_can_wakeup(dev))
Felipe Balbi9cecca72016-10-24 10:40:18 +0300408 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
Felipe Balbie9af9222016-05-17 10:15:02 +0300409
410 return -EBUSY;
411}
412
Felipe Balbif6c274e2016-07-28 10:16:12 +0300413static int dwc3_pci_runtime_resume(struct device *dev)
414{
Felipe Balbi0f817ae2016-10-24 10:29:01 +0300415 struct dwc3_pci *dwc = dev_get_drvdata(dev);
Felipe Balbi9cecca72016-10-24 10:40:18 +0300416 int ret;
417
418 ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
419 if (ret)
420 return ret;
Felipe Balbif6c274e2016-07-28 10:16:12 +0300421
Manu Gautam8eed00b2017-09-27 16:49:21 +0530422 queue_work(pm_wq, &dwc->wakeup_work);
423
424 return 0;
Felipe Balbif6c274e2016-07-28 10:16:12 +0300425}
Felipe Balbi696118c2016-09-07 13:39:37 +0300426#endif /* CONFIG_PM */
Felipe Balbif6c274e2016-07-28 10:16:12 +0300427
Felipe Balbi696118c2016-09-07 13:39:37 +0300428#ifdef CONFIG_PM_SLEEP
Felipe Balbi9cecca72016-10-24 10:40:18 +0300429static int dwc3_pci_suspend(struct device *dev)
Felipe Balbie9af9222016-05-17 10:15:02 +0300430{
Felipe Balbi9cecca72016-10-24 10:40:18 +0300431 struct dwc3_pci *dwc = dev_get_drvdata(dev);
432
433 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
434}
435
436static int dwc3_pci_resume(struct device *dev)
437{
438 struct dwc3_pci *dwc = dev_get_drvdata(dev);
439
440 return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
Felipe Balbie9af9222016-05-17 10:15:02 +0300441}
Felipe Balbi696118c2016-09-07 13:39:37 +0300442#endif /* CONFIG_PM_SLEEP */
Felipe Balbie9af9222016-05-17 10:15:02 +0300443
Doug Wilson95aa9322017-08-08 16:50:16 +0530444static const struct dev_pm_ops dwc3_pci_dev_pm_ops = {
Felipe Balbi9cecca72016-10-24 10:40:18 +0300445 SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
Felipe Balbif6c274e2016-07-28 10:16:12 +0300446 SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
Felipe Balbie9af9222016-05-17 10:15:02 +0300447 NULL)
448};
449
Felipe Balbi72246da2011-08-19 18:10:58 +0300450static struct pci_driver dwc3_pci_driver = {
Felipe Balbi0949e992011-10-12 10:44:56 +0300451 .name = "dwc3-pci",
Felipe Balbi72246da2011-08-19 18:10:58 +0300452 .id_table = dwc3_pci_id_table,
453 .probe = dwc3_pci_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500454 .remove = dwc3_pci_remove,
Felipe Balbie9af9222016-05-17 10:15:02 +0300455 .driver = {
456 .pm = &dwc3_pci_dev_pm_ops,
457 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300458};
459
460MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +0300461MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +0300462MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
463
Greg Kroah-Hartman95656332011-11-18 10:14:24 -0800464module_pci_driver(dwc3_pci_driver);