blob: b7525b433f3e2b1a75ff55c0d80bf26bdbe68394 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Russell Kingd84b4712006-08-21 19:23:38 +01003 * linux/arch/arm/mm/context.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
Will Deaconb5466f82012-06-15 14:47:31 +01006 * Copyright (C) 2012 ARM Limited
7 *
8 * Author: Will Deacon <will.deacon@arm.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10#include <linux/init.h>
11#include <linux/sched.h>
12#include <linux/mm.h>
Catalin Marinas11805bc2010-01-26 19:09:42 +010013#include <linux/smp.h>
14#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#include <asm/mmu_context.h>
Will Deaconb5466f82012-06-15 14:47:31 +010017#include <asm/smp_plat.h>
Will Deacon575320d2012-07-06 15:43:03 +010018#include <asm/thread_notify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/tlbflush.h>
Cyril Chemparathy1fc84ae2012-07-16 17:20:17 -040020#include <asm/proc-fns.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Will Deaconb5466f82012-06-15 14:47:31 +010022/*
23 * On ARMv6, we have the following structure in the Context ID:
24 *
25 * 31 7 0
26 * +-------------------------+-----------+
27 * | process ID | ASID |
28 * +-------------------------+-----------+
29 * | context ID |
30 * +-------------------------------------+
31 *
32 * The ASID is used to tag entries in the CPU caches and TLBs.
33 * The context ID is used by debuggers and trace logic, and
34 * should be unique within all running processes.
Ben Dooks9520a5b2013-02-11 12:25:06 +010035 *
Will Deacon5d497502013-12-17 19:17:54 +010036 * In big endian operation, the two 32 bit words are swapped if accessed
37 * by non-64-bit operations.
Will Deaconb5466f82012-06-15 14:47:31 +010038 */
39#define ASID_FIRST_VERSION (1ULL << ASID_BITS)
Marc Zyngierb8e4a472013-06-21 12:06:55 +010040#define NUM_USER_ASIDS ASID_FIRST_VERSION
Will Deaconb5466f82012-06-15 14:47:31 +010041
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050042static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
Will Deaconbf51bb82012-08-01 14:57:49 +010043static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION);
44static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS);
Will Deaconb5466f82012-06-15 14:47:31 +010045
Marc Zyngier0d0752b2013-06-21 12:07:27 +010046static DEFINE_PER_CPU(atomic64_t, active_asids);
Will Deaconb5466f82012-06-15 14:47:31 +010047static DEFINE_PER_CPU(u64, reserved_asids);
48static cpumask_t tlb_flush_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Marc Zyngier0d0752b2013-06-21 12:07:27 +010050#ifdef CONFIG_ARM_ERRATA_798181
51void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
52 cpumask_t *mask)
53{
54 int cpu;
55 unsigned long flags;
56 u64 context_id, asid;
57
58 raw_spin_lock_irqsave(&cpu_asid_lock, flags);
59 context_id = mm->context.id.counter;
60 for_each_online_cpu(cpu) {
61 if (cpu == this_cpu)
62 continue;
63 /*
64 * We only need to send an IPI if the other CPUs are
65 * running the same ASID as the one being invalidated.
66 */
67 asid = per_cpu(active_asids, cpu).counter;
68 if (asid == 0)
69 asid = per_cpu(reserved_asids, cpu);
70 if (context_id == asid)
71 cpumask_set_cpu(cpu, mask);
72 }
73 raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
74}
75#endif
76
Catalin Marinas14d8c952011-11-22 17:30:31 +000077#ifdef CONFIG_ARM_LPAE
Will Deacone1a58482013-12-17 19:17:11 +010078/*
79 * With LPAE, the ASID and page tables are updated atomicly, so there is
80 * no need for a reserved set of tables (the active ASID tracking prevents
81 * any issues across a rollover).
82 */
83#define cpu_set_reserved_ttbr0()
Catalin Marinas14d8c952011-11-22 17:30:31 +000084#else
Will Deaconb5466f82012-06-15 14:47:31 +010085static void cpu_set_reserved_ttbr0(void)
Will Deacon3c5f7e72011-05-31 15:38:43 +010086{
87 u32 ttb;
Will Deacone1a58482013-12-17 19:17:11 +010088 /*
89 * Copy TTBR1 into TTBR0.
90 * This points at swapper_pg_dir, which contains only global
91 * entries so any speculative walks are perfectly safe.
92 */
Will Deacon3c5f7e72011-05-31 15:38:43 +010093 asm volatile(
94 " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n"
95 " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n"
96 : "=r" (ttb));
97 isb();
98}
Catalin Marinas14d8c952011-11-22 17:30:31 +000099#endif
100
Will Deacon575320d2012-07-06 15:43:03 +0100101#ifdef CONFIG_PID_IN_CONTEXTIDR
102static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
103 void *t)
104{
105 u32 contextidr;
106 pid_t pid;
107 struct thread_info *thread = t;
108
109 if (cmd != THREAD_NOTIFY_SWITCH)
110 return NOTIFY_DONE;
111
112 pid = task_pid_nr(thread->task) << ASID_BITS;
113 asm volatile(
114 " mrc p15, 0, %0, c13, c0, 1\n"
Will Deaconae3790b2012-08-24 15:21:52 +0100115 " and %0, %0, %2\n"
116 " orr %0, %0, %1\n"
117 " mcr p15, 0, %0, c13, c0, 1\n"
Will Deacon575320d2012-07-06 15:43:03 +0100118 : "=r" (contextidr), "+r" (pid)
Will Deaconae3790b2012-08-24 15:21:52 +0100119 : "I" (~ASID_MASK));
Will Deacon575320d2012-07-06 15:43:03 +0100120 isb();
121
122 return NOTIFY_OK;
123}
124
125static struct notifier_block contextidr_notifier_block = {
126 .notifier_call = contextidr_notifier,
127};
128
129static int __init contextidr_notifier_init(void)
130{
131 return thread_register_notifier(&contextidr_notifier_block);
132}
133arch_initcall(contextidr_notifier_init);
134#endif
135
Will Deaconb5466f82012-06-15 14:47:31 +0100136static void flush_context(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137{
Will Deaconb5466f82012-06-15 14:47:31 +0100138 int i;
Will Deaconbf51bb82012-08-01 14:57:49 +0100139 u64 asid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
Will Deaconbf51bb82012-08-01 14:57:49 +0100141 /* Update the list of reserved ASIDs and the ASID bitmap. */
142 bitmap_clear(asid_map, 0, NUM_USER_ASIDS);
143 for_each_possible_cpu(i) {
Will Deacon8e648062015-01-29 16:41:46 +0100144 asid = atomic64_xchg(&per_cpu(active_asids, i), 0);
145 /*
146 * If this CPU has already been through a
147 * rollover, but hasn't run another task in
148 * the meantime, we must preserve its reserved
149 * ASID, as this is the only trace we have of
150 * the process it is still running.
151 */
152 if (asid == 0)
153 asid = per_cpu(reserved_asids, i);
154 __set_bit(asid & ~ASID_MASK, asid_map);
Will Deaconbf51bb82012-08-01 14:57:49 +0100155 per_cpu(reserved_asids, i) = asid;
156 }
Will Deaconb5466f82012-06-15 14:47:31 +0100157
158 /* Queue a TLB invalidate and flush the I-cache if necessary. */
Will Deaconf0915782013-02-11 13:47:48 +0000159 cpumask_setall(&tlb_flush_pending);
Will Deaconb5466f82012-06-15 14:47:31 +0100160
161 if (icache_is_vivt_asid_tagged())
Catalin Marinas11805bc2010-01-26 19:09:42 +0100162 __flush_icache_all();
Catalin Marinas11805bc2010-01-26 19:09:42 +0100163}
164
Will Deacon40ee0682015-12-02 14:31:25 +0100165static bool check_update_reserved_asid(u64 asid, u64 newasid)
Catalin Marinas11805bc2010-01-26 19:09:42 +0100166{
Will Deaconb5466f82012-06-15 14:47:31 +0100167 int cpu;
Will Deacon40ee0682015-12-02 14:31:25 +0100168 bool hit = false;
169
170 /*
171 * Iterate over the set of reserved ASIDs looking for a match.
172 * If we find one, then we can update our mm to use newasid
173 * (i.e. the same ASID in the current generation) but we can't
174 * exit the loop early, since we need to ensure that all copies
175 * of the old ASID are updated to reflect the mm. Failure to do
176 * so could result in us missing the reserved ASID in a future
177 * generation.
178 */
179 for_each_possible_cpu(cpu) {
180 if (per_cpu(reserved_asids, cpu) == asid) {
181 hit = true;
182 per_cpu(reserved_asids, cpu) = newasid;
183 }
184 }
185
186 return hit;
Will Deaconb5466f82012-06-15 14:47:31 +0100187}
Catalin Marinas11805bc2010-01-26 19:09:42 +0100188
Will Deacon8a4e3a92013-02-28 17:47:36 +0100189static u64 new_context(struct mm_struct *mm, unsigned int cpu)
Will Deaconb5466f82012-06-15 14:47:31 +0100190{
Will Deacona7a04102013-12-17 19:17:31 +0100191 static u32 cur_idx = 1;
Will Deacon8a4e3a92013-02-28 17:47:36 +0100192 u64 asid = atomic64_read(&mm->context.id);
Will Deaconbf51bb82012-08-01 14:57:49 +0100193 u64 generation = atomic64_read(&asid_generation);
Will Deaconb5466f82012-06-15 14:47:31 +0100194
Will Deacona3912632014-11-14 11:37:34 +0100195 if (asid != 0) {
Will Deacon40ee0682015-12-02 14:31:25 +0100196 u64 newasid = generation | (asid & ~ASID_MASK);
197
Catalin Marinas11805bc2010-01-26 19:09:42 +0100198 /*
Will Deacona3912632014-11-14 11:37:34 +0100199 * If our current ASID was active during a rollover, we
200 * can continue to use it and this was just a false alarm.
Catalin Marinas11805bc2010-01-26 19:09:42 +0100201 */
Will Deacon40ee0682015-12-02 14:31:25 +0100202 if (check_update_reserved_asid(asid, newasid))
203 return newasid;
Will Deacona3912632014-11-14 11:37:34 +0100204
Will Deaconb5466f82012-06-15 14:47:31 +0100205 /*
Will Deacona3912632014-11-14 11:37:34 +0100206 * We had a valid ASID in a previous life, so try to re-use
207 * it if possible.,
Will Deaconb5466f82012-06-15 14:47:31 +0100208 */
Will Deacona3912632014-11-14 11:37:34 +0100209 asid &= ~ASID_MASK;
210 if (!__test_and_set_bit(asid, asid_map))
Will Deacon40ee0682015-12-02 14:31:25 +0100211 return newasid;
Catalin Marinas11805bc2010-01-26 19:09:42 +0100212 }
Catalin Marinas11805bc2010-01-26 19:09:42 +0100213
Will Deacona3912632014-11-14 11:37:34 +0100214 /*
215 * Allocate a free ASID. If we can't find one, take a note of the
216 * currently active ASIDs and mark the TLBs as requiring flushes.
217 * We always count from ASID #1, as we reserve ASID #0 to switch
218 * via TTBR0 and to avoid speculative page table walks from hitting
219 * in any partial walk caches, which could be populated from
220 * overlapping level-1 descriptors used to map both the module
221 * area and the userspace stack.
222 */
223 asid = find_next_zero_bit(asid_map, NUM_USER_ASIDS, cur_idx);
224 if (asid == NUM_USER_ASIDS) {
225 generation = atomic64_add_return(ASID_FIRST_VERSION,
226 &asid_generation);
227 flush_context(cpu);
228 asid = find_next_zero_bit(asid_map, NUM_USER_ASIDS, 1);
229 }
230
231 __set_bit(asid, asid_map);
232 cur_idx = asid;
Will Deacona3912632014-11-14 11:37:34 +0100233 cpumask_clear(mm_cpumask(mm));
Will Deacon40ee0682015-12-02 14:31:25 +0100234 return asid | generation;
Catalin Marinas11805bc2010-01-26 19:09:42 +0100235}
236
Will Deaconb5466f82012-06-15 14:47:31 +0100237void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
Will Deaconb5466f82012-06-15 14:47:31 +0100239 unsigned long flags;
240 unsigned int cpu = smp_processor_id();
Will Deacon8a4e3a92013-02-28 17:47:36 +0100241 u64 asid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Nicolas Pitre3e996752012-11-25 03:24:32 +0100243 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
244 __check_vmalloc_seq(mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
246 /*
Will Deacon5d497502013-12-17 19:17:54 +0100247 * We cannot update the pgd and the ASID atomicly with classic
248 * MMU, so switch exclusively to global mappings to avoid
249 * speculative page table walking with the wrong TTBR.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 */
Will Deaconb5466f82012-06-15 14:47:31 +0100251 cpu_set_reserved_ttbr0();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Will Deacon8a4e3a92013-02-28 17:47:36 +0100253 asid = atomic64_read(&mm->context.id);
254 if (!((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS)
255 && atomic64_xchg(&per_cpu(active_asids, cpu), asid))
Will Deacon4b883162012-07-27 12:31:35 +0100256 goto switch_mm_fastpath;
257
Will Deaconb5466f82012-06-15 14:47:31 +0100258 raw_spin_lock_irqsave(&cpu_asid_lock, flags);
259 /* Check that our ASID belongs to the current generation. */
Will Deacon8a4e3a92013-02-28 17:47:36 +0100260 asid = atomic64_read(&mm->context.id);
261 if ((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) {
262 asid = new_context(mm, cpu);
263 atomic64_set(&mm->context.id, asid);
264 }
Will Deaconb5466f82012-06-15 14:47:31 +0100265
Will Deacon89c7e4b2013-02-28 17:48:40 +0100266 if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending)) {
267 local_flush_bp_all();
Will Deaconb5466f82012-06-15 14:47:31 +0100268 local_flush_tlb_all();
Will Deacon89c7e4b2013-02-28 17:48:40 +0100269 }
Will Deacon37f47e32013-02-28 17:47:20 +0100270
Will Deacon8a4e3a92013-02-28 17:47:36 +0100271 atomic64_set(&per_cpu(active_asids, cpu), asid);
Will Deacon37f47e32013-02-28 17:47:20 +0100272 cpumask_set_cpu(cpu, mm_cpumask(mm));
Will Deaconb5466f82012-06-15 14:47:31 +0100273 raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
274
Will Deacon4b883162012-07-27 12:31:35 +0100275switch_mm_fastpath:
Will Deaconb5466f82012-06-15 14:47:31 +0100276 cpu_switch_mm(mm->pgd, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}