blob: a3ad2fe185b9c517923fc0a26897af0e289dcdd6 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/pci.h>
3#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09004#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/ioport.h>
Matthew Wilcox7ea7e982006-10-19 09:41:28 -06006#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Adrian Bunk48b19142005-11-06 01:45:08 +01008#include "pci.h"
9
Linus Torvalds1da177e2005-04-16 15:20:36 -070010/*
11 * This interrupt-safe spinlock protects all accesses to PCI
12 * configuration space.
13 */
14
Jan Kiszkaa2e27782011-11-04 09:46:00 +010015DEFINE_RAW_SPINLOCK(pci_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -060018 * Wrappers for all PCI configuration access functions. They just check
19 * alignment, do locking and call the low-level functions pointed to
20 * by pci_dev->ops.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
23#define PCI_byte_BAD 0
24#define PCI_word_BAD (pos & 1)
25#define PCI_dword_BAD (pos & 3)
26
Thomas Gleixner714fe382017-03-16 22:50:06 +010027#ifdef CONFIG_PCI_LOCKLESS_CONFIG
28# define pci_lock_config(f) do { (void)(f); } while (0)
29# define pci_unlock_config(f) do { (void)(f); } while (0)
30#else
31# define pci_lock_config(f) raw_spin_lock_irqsave(&pci_lock, f)
32# define pci_unlock_config(f) raw_spin_unlock_irqrestore(&pci_lock, f)
33#endif
34
Bogicevic Sasaff3ce482015-12-27 13:21:11 -080035#define PCI_OP_READ(size, type, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070036int pci_bus_read_config_##size \
37 (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \
38{ \
39 int res; \
40 unsigned long flags; \
41 u32 data = 0; \
42 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
Thomas Gleixner714fe382017-03-16 22:50:06 +010043 pci_lock_config(flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 res = bus->ops->read(bus, devfn, pos, len, &data); \
45 *value = (type)data; \
Thomas Gleixner714fe382017-03-16 22:50:06 +010046 pci_unlock_config(flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 return res; \
48}
49
Bogicevic Sasaff3ce482015-12-27 13:21:11 -080050#define PCI_OP_WRITE(size, type, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070051int pci_bus_write_config_##size \
52 (struct pci_bus *bus, unsigned int devfn, int pos, type value) \
53{ \
54 int res; \
55 unsigned long flags; \
56 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
Thomas Gleixner714fe382017-03-16 22:50:06 +010057 pci_lock_config(flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 res = bus->ops->write(bus, devfn, pos, len, value); \
Thomas Gleixner714fe382017-03-16 22:50:06 +010059 pci_unlock_config(flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 return res; \
61}
62
63PCI_OP_READ(byte, u8, 1)
64PCI_OP_READ(word, u16, 2)
65PCI_OP_READ(dword, u32, 4)
66PCI_OP_WRITE(byte, u8, 1)
67PCI_OP_WRITE(word, u16, 2)
68PCI_OP_WRITE(dword, u32, 4)
69
70EXPORT_SYMBOL(pci_bus_read_config_byte);
71EXPORT_SYMBOL(pci_bus_read_config_word);
72EXPORT_SYMBOL(pci_bus_read_config_dword);
73EXPORT_SYMBOL(pci_bus_write_config_byte);
74EXPORT_SYMBOL(pci_bus_write_config_word);
75EXPORT_SYMBOL(pci_bus_write_config_dword);
Brian Kinge04b0ea2005-09-27 01:21:55 -070076
Rob Herring1f94a942015-01-09 20:34:39 -060077int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
78 int where, int size, u32 *val)
79{
80 void __iomem *addr;
81
82 addr = bus->ops->map_bus(bus, devfn, where);
83 if (!addr) {
84 *val = ~0;
85 return PCIBIOS_DEVICE_NOT_FOUND;
86 }
87
88 if (size == 1)
89 *val = readb(addr);
90 else if (size == 2)
91 *val = readw(addr);
92 else
93 *val = readl(addr);
94
95 return PCIBIOS_SUCCESSFUL;
96}
97EXPORT_SYMBOL_GPL(pci_generic_config_read);
98
99int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
100 int where, int size, u32 val)
101{
102 void __iomem *addr;
103
104 addr = bus->ops->map_bus(bus, devfn, where);
105 if (!addr)
106 return PCIBIOS_DEVICE_NOT_FOUND;
107
108 if (size == 1)
109 writeb(val, addr);
110 else if (size == 2)
111 writew(val, addr);
112 else
113 writel(val, addr);
114
115 return PCIBIOS_SUCCESSFUL;
116}
117EXPORT_SYMBOL_GPL(pci_generic_config_write);
118
119int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
120 int where, int size, u32 *val)
121{
122 void __iomem *addr;
123
124 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
125 if (!addr) {
126 *val = ~0;
127 return PCIBIOS_DEVICE_NOT_FOUND;
128 }
129
130 *val = readl(addr);
131
132 if (size <= 2)
133 *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
134
135 return PCIBIOS_SUCCESSFUL;
136}
137EXPORT_SYMBOL_GPL(pci_generic_config_read32);
138
139int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
140 int where, int size, u32 val)
141{
142 void __iomem *addr;
143 u32 mask, tmp;
144
145 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
146 if (!addr)
147 return PCIBIOS_DEVICE_NOT_FOUND;
148
149 if (size == 4) {
150 writel(val, addr);
151 return PCIBIOS_SUCCESSFUL;
Rob Herring1f94a942015-01-09 20:34:39 -0600152 }
153
Bjorn Helgaasfb265922016-10-31 16:00:01 -0500154 /*
155 * In general, hardware that supports only 32-bit writes on PCI is
156 * not spec-compliant. For example, software may perform a 16-bit
157 * write. If the hardware only supports 32-bit accesses, we must
158 * do a 32-bit read, merge in the 16 bits we intend to write,
159 * followed by a 32-bit write. If the 16 bits we *don't* intend to
160 * write happen to have any RW1C (write-one-to-clear) bits set, we
161 * just inadvertently cleared something we shouldn't have.
162 */
163 dev_warn_ratelimited(&bus->dev, "%d-byte config write to %04x:%02x:%02x.%d offset %#x may corrupt adjacent RW1C bits\n",
164 size, pci_domain_nr(bus), bus->number,
165 PCI_SLOT(devfn), PCI_FUNC(devfn), where);
166
167 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
Rob Herring1f94a942015-01-09 20:34:39 -0600168 tmp = readl(addr) & mask;
169 tmp |= val << ((where & 0x3) * 8);
170 writel(tmp, addr);
171
172 return PCIBIOS_SUCCESSFUL;
173}
174EXPORT_SYMBOL_GPL(pci_generic_config_write32);
175
Huang Yinga72b46c2009-04-24 10:45:17 +0800176/**
177 * pci_bus_set_ops - Set raw operations of pci bus
178 * @bus: pci bus struct
179 * @ops: new raw operations
180 *
181 * Return previous raw operations
182 */
183struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
184{
185 struct pci_ops *old_ops;
186 unsigned long flags;
187
Thomas Gleixner511dd982010-02-17 14:35:19 +0000188 raw_spin_lock_irqsave(&pci_lock, flags);
Huang Yinga72b46c2009-04-24 10:45:17 +0800189 old_ops = bus->ops;
190 bus->ops = ops;
Thomas Gleixner511dd982010-02-17 14:35:19 +0000191 raw_spin_unlock_irqrestore(&pci_lock, flags);
Huang Yinga72b46c2009-04-24 10:45:17 +0800192 return old_ops;
193}
194EXPORT_SYMBOL(pci_bus_set_ops);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800195
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600196/*
197 * The following routines are to prevent the user from accessing PCI config
198 * space when it's unsafe to do so. Some devices require this during BIST and
199 * we're required to prevent it during D-state transitions.
200 *
201 * We have a bit per device to indicate it's blocked and a global wait queue
202 * for callers to sleep on until devices are unblocked.
203 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100204static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700205
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100206static noinline void pci_wait_cfg(struct pci_dev *dev)
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600207{
208 DECLARE_WAITQUEUE(wait, current);
209
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100210 __add_wait_queue(&pci_cfg_wait, &wait);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600211 do {
212 set_current_state(TASK_UNINTERRUPTIBLE);
Thomas Gleixner511dd982010-02-17 14:35:19 +0000213 raw_spin_unlock_irq(&pci_lock);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600214 schedule();
Thomas Gleixner511dd982010-02-17 14:35:19 +0000215 raw_spin_lock_irq(&pci_lock);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100216 } while (dev->block_cfg_access);
217 __remove_wait_queue(&pci_cfg_wait, &wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700218}
219
Greg Thelen34e32072011-04-17 08:20:32 -0700220/* Returns 0 on success, negative values indicate error. */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800221#define PCI_USER_READ_CONFIG(size, type) \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700222int pci_user_read_config_##size \
223 (struct pci_dev *dev, int pos, type *val) \
224{ \
Gavin Shand97ffe22014-05-21 15:23:30 +1000225 int ret = PCIBIOS_SUCCESSFUL; \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700226 u32 data = -1; \
Greg Thelen34e32072011-04-17 08:20:32 -0700227 if (PCI_##size##_BAD) \
228 return -EINVAL; \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000229 raw_spin_lock_irq(&pci_lock); \
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100230 if (unlikely(dev->block_cfg_access)) \
231 pci_wait_cfg(dev); \
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600232 ret = dev->bus->ops->read(dev->bus, dev->devfn, \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700233 pos, sizeof(type), &data); \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000234 raw_spin_unlock_irq(&pci_lock); \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700235 *val = (type)data; \
Gavin Shand97ffe22014-05-21 15:23:30 +1000236 return pcibios_err_to_errno(ret); \
Alex Williamsonc63587d2012-06-11 05:27:19 +0000237} \
238EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700239
Greg Thelen34e32072011-04-17 08:20:32 -0700240/* Returns 0 on success, negative values indicate error. */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800241#define PCI_USER_WRITE_CONFIG(size, type) \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700242int pci_user_write_config_##size \
243 (struct pci_dev *dev, int pos, type val) \
244{ \
Gavin Shand97ffe22014-05-21 15:23:30 +1000245 int ret = PCIBIOS_SUCCESSFUL; \
Greg Thelen34e32072011-04-17 08:20:32 -0700246 if (PCI_##size##_BAD) \
247 return -EINVAL; \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000248 raw_spin_lock_irq(&pci_lock); \
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100249 if (unlikely(dev->block_cfg_access)) \
250 pci_wait_cfg(dev); \
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600251 ret = dev->bus->ops->write(dev->bus, dev->devfn, \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700252 pos, sizeof(type), val); \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000253 raw_spin_unlock_irq(&pci_lock); \
Gavin Shand97ffe22014-05-21 15:23:30 +1000254 return pcibios_err_to_errno(ret); \
Alex Williamsonc63587d2012-06-11 05:27:19 +0000255} \
256EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700257
258PCI_USER_READ_CONFIG(byte, u8)
259PCI_USER_READ_CONFIG(word, u16)
260PCI_USER_READ_CONFIG(dword, u32)
261PCI_USER_WRITE_CONFIG(byte, u8)
262PCI_USER_WRITE_CONFIG(word, u16)
263PCI_USER_WRITE_CONFIG(dword, u32)
264
265/**
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100266 * pci_cfg_access_lock - Lock PCI config reads/writes
Brian Kinge04b0ea2005-09-27 01:21:55 -0700267 * @dev: pci device struct
268 *
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100269 * When access is locked, any userspace reads or writes to config
270 * space and concurrent lock requests will sleep until access is
Brian Norris0b131b12017-03-27 17:46:14 -0700271 * allowed via pci_cfg_access_unlock() again.
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600272 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100273void pci_cfg_access_lock(struct pci_dev *dev)
Brian Kinge04b0ea2005-09-27 01:21:55 -0700274{
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100275 might_sleep();
Brian Kinge04b0ea2005-09-27 01:21:55 -0700276
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100277 raw_spin_lock_irq(&pci_lock);
278 if (dev->block_cfg_access)
279 pci_wait_cfg(dev);
280 dev->block_cfg_access = 1;
281 raw_spin_unlock_irq(&pci_lock);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700282}
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100283EXPORT_SYMBOL_GPL(pci_cfg_access_lock);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700284
285/**
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100286 * pci_cfg_access_trylock - try to lock PCI config reads/writes
Brian Kinge04b0ea2005-09-27 01:21:55 -0700287 * @dev: pci device struct
288 *
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100289 * Same as pci_cfg_access_lock, but will return 0 if access is
290 * already locked, 1 otherwise. This function can be used from
291 * atomic contexts.
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600292 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100293bool pci_cfg_access_trylock(struct pci_dev *dev)
294{
295 unsigned long flags;
296 bool locked = true;
297
298 raw_spin_lock_irqsave(&pci_lock, flags);
299 if (dev->block_cfg_access)
300 locked = false;
301 else
302 dev->block_cfg_access = 1;
303 raw_spin_unlock_irqrestore(&pci_lock, flags);
304
305 return locked;
306}
307EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
308
309/**
310 * pci_cfg_access_unlock - Unlock PCI config reads/writes
311 * @dev: pci device struct
312 *
313 * This function allows PCI config accesses to resume.
314 */
315void pci_cfg_access_unlock(struct pci_dev *dev)
Brian Kinge04b0ea2005-09-27 01:21:55 -0700316{
317 unsigned long flags;
318
Thomas Gleixner511dd982010-02-17 14:35:19 +0000319 raw_spin_lock_irqsave(&pci_lock, flags);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600320
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -0600321 /*
322 * This indicates a problem in the caller, but we don't need
323 * to kill them, unlike a double-block above.
324 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100325 WARN_ON(!dev->block_cfg_access);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600326
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100327 dev->block_cfg_access = 0;
Thomas Gleixner511dd982010-02-17 14:35:19 +0000328 raw_spin_unlock_irqrestore(&pci_lock, flags);
Bjorn Helgaascdcb33f2017-01-13 18:05:12 -0600329
330 wake_up_all(&pci_cfg_wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700331}
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100332EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800333
334static inline int pcie_cap_version(const struct pci_dev *dev)
335{
Myron Stowe1c531d82013-01-25 17:55:45 -0700336 return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800337}
338
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500339static bool pcie_downstream_port(const struct pci_dev *dev)
340{
341 int type = pci_pcie_type(dev);
342
343 return type == PCI_EXP_TYPE_ROOT_PORT ||
Bjorn Helgaas9b70ae42017-04-19 07:44:51 -0500344 type == PCI_EXP_TYPE_DOWNSTREAM ||
345 type == PCI_EXP_TYPE_PCIE_BRIDGE;
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500346}
347
Yinghai Lu7a1562d2014-11-11 12:09:46 -0800348bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800349{
350 int type = pci_pcie_type(dev);
351
Bjorn Helgaasc8b303d2013-08-28 11:33:53 -0600352 return type == PCI_EXP_TYPE_ENDPOINT ||
Bjorn Helgaasd3694d42013-08-27 09:54:40 -0600353 type == PCI_EXP_TYPE_LEG_END ||
354 type == PCI_EXP_TYPE_ROOT_PORT ||
355 type == PCI_EXP_TYPE_UPSTREAM ||
356 type == PCI_EXP_TYPE_DOWNSTREAM ||
357 type == PCI_EXP_TYPE_PCI_BRIDGE ||
358 type == PCI_EXP_TYPE_PCIE_BRIDGE;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800359}
360
361static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
362{
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500363 return pcie_downstream_port(dev) &&
Bjorn Helgaas6d3a1742013-08-28 12:01:03 -0600364 pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800365}
366
367static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev)
368{
369 int type = pci_pcie_type(dev);
370
Bjorn Helgaasc8b303d2013-08-28 11:33:53 -0600371 return type == PCI_EXP_TYPE_ROOT_PORT ||
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800372 type == PCI_EXP_TYPE_RC_EC;
373}
374
375static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
376{
377 if (!pci_is_pcie(dev))
378 return false;
379
380 switch (pos) {
Alex Williamson969daa32013-02-14 11:35:42 -0700381 case PCI_EXP_FLAGS:
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800382 return true;
383 case PCI_EXP_DEVCAP:
384 case PCI_EXP_DEVCTL:
385 case PCI_EXP_DEVSTA:
Bjorn Helgaasfed24512013-08-28 12:03:42 -0600386 return true;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800387 case PCI_EXP_LNKCAP:
388 case PCI_EXP_LNKCTL:
389 case PCI_EXP_LNKSTA:
390 return pcie_cap_has_lnkctl(dev);
391 case PCI_EXP_SLTCAP:
392 case PCI_EXP_SLTCTL:
393 case PCI_EXP_SLTSTA:
394 return pcie_cap_has_sltctl(dev);
395 case PCI_EXP_RTCTL:
396 case PCI_EXP_RTCAP:
397 case PCI_EXP_RTSTA:
398 return pcie_cap_has_rtctl(dev);
399 case PCI_EXP_DEVCAP2:
400 case PCI_EXP_DEVCTL2:
401 case PCI_EXP_LNKCAP2:
402 case PCI_EXP_LNKCTL2:
403 case PCI_EXP_LNKSTA2:
404 return pcie_cap_version(dev) > 1;
405 default:
406 return false;
407 }
408}
409
410/*
411 * Note that these accessor functions are only for the "PCI Express
412 * Capability" (see PCIe spec r3.0, sec 7.8). They do not apply to the
413 * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
414 */
415int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
416{
417 int ret;
418
419 *val = 0;
420 if (pos & 1)
421 return -EINVAL;
422
423 if (pcie_capability_reg_implemented(dev, pos)) {
424 ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
425 /*
426 * Reset *val to 0 if pci_read_config_word() fails, it may
427 * have been written as 0xFFFF if hardware error happens
428 * during pci_read_config_word().
429 */
430 if (ret)
431 *val = 0;
432 return ret;
433 }
434
435 /*
436 * For Functions that do not implement the Slot Capabilities,
437 * Slot Status, and Slot Control registers, these spaces must
438 * be hardwired to 0b, with the exception of the Presence Detect
439 * State bit in the Slot Status register of Downstream Ports,
440 * which must be hardwired to 1b. (PCIe Base Spec 3.0, sec 7.8)
441 */
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500442 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
443 pos == PCI_EXP_SLTSTA)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800444 *val = PCI_EXP_SLTSTA_PDS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800445
446 return 0;
447}
448EXPORT_SYMBOL(pcie_capability_read_word);
449
450int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
451{
452 int ret;
453
454 *val = 0;
455 if (pos & 3)
456 return -EINVAL;
457
458 if (pcie_capability_reg_implemented(dev, pos)) {
459 ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
460 /*
461 * Reset *val to 0 if pci_read_config_dword() fails, it may
462 * have been written as 0xFFFFFFFF if hardware error happens
463 * during pci_read_config_dword().
464 */
465 if (ret)
466 *val = 0;
467 return ret;
468 }
469
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500470 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
471 pos == PCI_EXP_SLTSTA)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800472 *val = PCI_EXP_SLTSTA_PDS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800473
474 return 0;
475}
476EXPORT_SYMBOL(pcie_capability_read_dword);
477
478int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
479{
480 if (pos & 1)
481 return -EINVAL;
482
483 if (!pcie_capability_reg_implemented(dev, pos))
484 return 0;
485
486 return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
487}
488EXPORT_SYMBOL(pcie_capability_write_word);
489
490int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
491{
492 if (pos & 3)
493 return -EINVAL;
494
495 if (!pcie_capability_reg_implemented(dev, pos))
496 return 0;
497
498 return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
499}
500EXPORT_SYMBOL(pcie_capability_write_dword);
501
502int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
503 u16 clear, u16 set)
504{
505 int ret;
506 u16 val;
507
508 ret = pcie_capability_read_word(dev, pos, &val);
509 if (!ret) {
510 val &= ~clear;
511 val |= set;
512 ret = pcie_capability_write_word(dev, pos, val);
513 }
514
515 return ret;
516}
517EXPORT_SYMBOL(pcie_capability_clear_and_set_word);
518
519int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
520 u32 clear, u32 set)
521{
522 int ret;
523 u32 val;
524
525 ret = pcie_capability_read_dword(dev, pos, &val);
526 if (!ret) {
527 val &= ~clear;
528 val |= set;
529 ret = pcie_capability_write_dword(dev, pos, val);
530 }
531
532 return ret;
533}
534EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);
Keith Buschd3881e52017-02-07 14:32:33 -0500535
536int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
537{
Keith Busch4b103882017-03-29 22:49:06 -0500538 if (pci_dev_is_disconnected(dev)) {
539 *val = ~0;
Brian Norris449e2f92017-05-23 12:36:58 -0700540 return PCIBIOS_DEVICE_NOT_FOUND;
Keith Busch4b103882017-03-29 22:49:06 -0500541 }
Keith Buschd3881e52017-02-07 14:32:33 -0500542 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
543}
544EXPORT_SYMBOL(pci_read_config_byte);
545
546int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
547{
Keith Busch4b103882017-03-29 22:49:06 -0500548 if (pci_dev_is_disconnected(dev)) {
549 *val = ~0;
Brian Norris449e2f92017-05-23 12:36:58 -0700550 return PCIBIOS_DEVICE_NOT_FOUND;
Keith Busch4b103882017-03-29 22:49:06 -0500551 }
Keith Buschd3881e52017-02-07 14:32:33 -0500552 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
553}
554EXPORT_SYMBOL(pci_read_config_word);
555
556int pci_read_config_dword(const struct pci_dev *dev, int where,
557 u32 *val)
558{
Keith Busch4b103882017-03-29 22:49:06 -0500559 if (pci_dev_is_disconnected(dev)) {
560 *val = ~0;
Brian Norris449e2f92017-05-23 12:36:58 -0700561 return PCIBIOS_DEVICE_NOT_FOUND;
Keith Busch4b103882017-03-29 22:49:06 -0500562 }
Keith Buschd3881e52017-02-07 14:32:33 -0500563 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
564}
565EXPORT_SYMBOL(pci_read_config_dword);
566
567int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
568{
Keith Busch4b103882017-03-29 22:49:06 -0500569 if (pci_dev_is_disconnected(dev))
Brian Norris449e2f92017-05-23 12:36:58 -0700570 return PCIBIOS_DEVICE_NOT_FOUND;
Keith Buschd3881e52017-02-07 14:32:33 -0500571 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
572}
573EXPORT_SYMBOL(pci_write_config_byte);
574
575int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
576{
Keith Busch4b103882017-03-29 22:49:06 -0500577 if (pci_dev_is_disconnected(dev))
Brian Norris449e2f92017-05-23 12:36:58 -0700578 return PCIBIOS_DEVICE_NOT_FOUND;
Keith Buschd3881e52017-02-07 14:32:33 -0500579 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
580}
581EXPORT_SYMBOL(pci_write_config_word);
582
583int pci_write_config_dword(const struct pci_dev *dev, int where,
584 u32 val)
585{
Keith Busch4b103882017-03-29 22:49:06 -0500586 if (pci_dev_is_disconnected(dev))
Brian Norris449e2f92017-05-23 12:36:58 -0700587 return PCIBIOS_DEVICE_NOT_FOUND;
Keith Buschd3881e52017-02-07 14:32:33 -0500588 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
589}
590EXPORT_SYMBOL(pci_write_config_dword);