blob: 9ab9adce06fdda94abf4282c825420e8a15891ee [file] [log] [blame]
Thomas Gleixner9f806852019-05-29 07:18:08 -07001// SPDX-License-Identifier: GPL-2.0-only
Denis Turischeve82c60a2010-02-19 11:26:25 +01002/*
3 * lpc_sch.c - LPC interface for Intel Poulsbo SCH
4 *
5 * LPC bridge function of the Intel SCH contains many other
6 * functional units, such as Interrupt controllers, Timers,
7 * Power Management, System Management, GPIO, RTC, and LPC
8 * Configuration Registers.
9 *
10 * Copyright (c) 2010 CompuLab Ltd
Andy Shevchenko85de80e2014-09-02 13:45:22 +030011 * Copyright (c) 2014 Intel Corp.
Denis Turischeve82c60a2010-02-19 11:26:25 +010012 * Author: Denis Turischev <denis@compulab.co.il>
Denis Turischeve82c60a2010-02-19 11:26:25 +010013 */
14
Denis Turischeve82c60a2010-02-19 11:26:25 +010015#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/errno.h>
18#include <linux/acpi.h>
19#include <linux/pci.h>
20#include <linux/mfd/core.h>
21
22#define SMBASE 0x40
23#define SMBUS_IO_SIZE 64
24
Randy Dunlapcdff1ed2021-09-06 17:19:49 -070025#define GPIO_BASE 0x44
Denis Turischeve82c60a2010-02-19 11:26:25 +010026#define GPIO_IO_SIZE 64
Seth Heasley8ee3c2a2012-04-17 14:09:22 -070027#define GPIO_IO_SIZE_CENTERTON 128
Denis Turischeve82c60a2010-02-19 11:26:25 +010028
Alexander Stein19921ef2011-06-16 13:05:49 +020029#define WDTBASE 0x84
30#define WDT_IO_SIZE 64
31
Andy Shevchenkob24512c2014-09-02 13:45:19 +030032enum sch_chipsets {
33 LPC_SCH = 0, /* Intel Poulsbo SCH */
34 LPC_ITC, /* Intel Tunnel Creek */
35 LPC_CENTERTON, /* Intel Centerton */
Andy Shevchenkoec689a82014-09-02 13:45:21 +030036 LPC_QUARK_X1000, /* Intel Quark X1000 */
Denis Turischeve82c60a2010-02-19 11:26:25 +010037};
38
Andy Shevchenkob24512c2014-09-02 13:45:19 +030039struct lpc_sch_info {
40 unsigned int io_size_smbus;
41 unsigned int io_size_gpio;
42 unsigned int io_size_wdt;
Denis Turischeve82c60a2010-02-19 11:26:25 +010043};
44
Andy Shevchenkob24512c2014-09-02 13:45:19 +030045static struct lpc_sch_info sch_chipset_info[] = {
46 [LPC_SCH] = {
47 .io_size_smbus = SMBUS_IO_SIZE,
48 .io_size_gpio = GPIO_IO_SIZE,
49 },
50 [LPC_ITC] = {
51 .io_size_smbus = SMBUS_IO_SIZE,
52 .io_size_gpio = GPIO_IO_SIZE,
53 .io_size_wdt = WDT_IO_SIZE,
54 },
55 [LPC_CENTERTON] = {
56 .io_size_smbus = SMBUS_IO_SIZE,
57 .io_size_gpio = GPIO_IO_SIZE_CENTERTON,
58 .io_size_wdt = WDT_IO_SIZE,
Andy Shevchenkoec689a82014-09-02 13:45:21 +030059 },
60 [LPC_QUARK_X1000] = {
61 .io_size_gpio = GPIO_IO_SIZE,
Ong Boon Leongc68a8652015-01-14 16:20:20 +080062 .io_size_wdt = WDT_IO_SIZE,
Andy Shevchenkob24512c2014-09-02 13:45:19 +030063 },
Alexander Stein19921ef2011-06-16 13:05:49 +020064};
65
Jingoo Han36fcd062013-12-03 08:15:39 +090066static const struct pci_device_id lpc_sch_ids[] = {
Andy Shevchenkob24512c2014-09-02 13:45:19 +030067 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SCH_LPC), LPC_SCH },
68 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ITC_LPC), LPC_ITC },
69 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CENTERTON_ILB), LPC_CENTERTON },
Andy Shevchenkoec689a82014-09-02 13:45:21 +030070 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB), LPC_QUARK_X1000 },
Denis Turischeve82c60a2010-02-19 11:26:25 +010071 { 0, }
72};
73MODULE_DEVICE_TABLE(pci, lpc_sch_ids);
74
Andy Shevchenkob24512c2014-09-02 13:45:19 +030075#define LPC_NO_RESOURCE 1
76#define LPC_SKIP_RESOURCE 2
77
78static int lpc_sch_get_io(struct pci_dev *pdev, int where, const char *name,
79 struct resource *res, int size)
Denis Turischeve82c60a2010-02-19 11:26:25 +010080{
81 unsigned int base_addr_cfg;
82 unsigned short base_addr;
Andy Shevchenkob24512c2014-09-02 13:45:19 +030083
84 if (size == 0)
85 return LPC_NO_RESOURCE;
86
87 pci_read_config_dword(pdev, where, &base_addr_cfg);
88 base_addr = 0;
89 if (!(base_addr_cfg & (1 << 31)))
90 dev_warn(&pdev->dev, "Decode of the %s I/O range disabled\n",
91 name);
92 else
93 base_addr = (unsigned short)base_addr_cfg;
94
95 if (base_addr == 0) {
96 dev_warn(&pdev->dev, "I/O space for %s uninitialized\n", name);
97 return LPC_SKIP_RESOURCE;
98 }
99
100 res->start = base_addr;
101 res->end = base_addr + size - 1;
102 res->flags = IORESOURCE_IO;
103
104 return 0;
105}
106
107static int lpc_sch_populate_cell(struct pci_dev *pdev, int where,
Andy Shevchenko922e8ce2021-03-03 18:49:44 +0200108 const char *name, int size, int id,
109 struct mfd_cell *cell)
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300110{
111 struct resource *res;
Alexander Stein19921ef2011-06-16 13:05:49 +0200112 int ret;
Denis Turischeve82c60a2010-02-19 11:26:25 +0100113
Andy Shevchenko922e8ce2021-03-03 18:49:44 +0200114 res = devm_kzalloc(&pdev->dev, sizeof(*res), GFP_KERNEL);
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300115 if (!res)
116 return -ENOMEM;
Denis Turischeve82c60a2010-02-19 11:26:25 +0100117
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300118 ret = lpc_sch_get_io(pdev, where, name, res, size);
119 if (ret)
120 return ret;
Denis Turischeve82c60a2010-02-19 11:26:25 +0100121
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300122 memset(cell, 0, sizeof(*cell));
Denis Turischeve82c60a2010-02-19 11:26:25 +0100123
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300124 cell->name = name;
125 cell->resources = res;
126 cell->num_resources = 1;
127 cell->ignore_resource_conflicts = true;
128 cell->id = id;
Alexander Stein19921ef2011-06-16 13:05:49 +0200129
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300130 return 0;
131}
Alexander Stein19921ef2011-06-16 13:05:49 +0200132
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300133static int lpc_sch_probe(struct pci_dev *dev, const struct pci_device_id *id)
134{
135 struct mfd_cell lpc_sch_cells[3];
136 struct lpc_sch_info *info = &sch_chipset_info[id->driver_data];
137 unsigned int cells = 0;
138 int ret;
139
140 ret = lpc_sch_populate_cell(dev, SMBASE, "isch_smbus",
Andy Shevchenko922e8ce2021-03-03 18:49:44 +0200141 info->io_size_smbus,
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300142 id->device, &lpc_sch_cells[cells]);
143 if (ret < 0)
144 return ret;
145 if (ret == 0)
146 cells++;
147
Randy Dunlapcdff1ed2021-09-06 17:19:49 -0700148 ret = lpc_sch_populate_cell(dev, GPIO_BASE, "sch_gpio",
Andy Shevchenko922e8ce2021-03-03 18:49:44 +0200149 info->io_size_gpio,
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300150 id->device, &lpc_sch_cells[cells]);
151 if (ret < 0)
152 return ret;
153 if (ret == 0)
154 cells++;
155
156 ret = lpc_sch_populate_cell(dev, WDTBASE, "ie6xx_wdt",
Andy Shevchenko922e8ce2021-03-03 18:49:44 +0200157 info->io_size_wdt,
Andy Shevchenkob24512c2014-09-02 13:45:19 +0300158 id->device, &lpc_sch_cells[cells]);
159 if (ret < 0)
160 return ret;
161 if (ret == 0)
162 cells++;
Darren Hart5829e9b2013-02-08 15:20:36 -0800163
164 if (cells == 0) {
165 dev_err(&dev->dev, "All decode registers disabled.\n");
166 return -ENODEV;
167 }
168
Andy Shevchenkobde3e702014-11-03 19:29:23 +0200169 return mfd_add_devices(&dev->dev, 0, lpc_sch_cells, cells, NULL, 0, NULL);
Denis Turischeve82c60a2010-02-19 11:26:25 +0100170}
171
Bill Pemberton4740f732012-11-19 13:26:01 -0500172static void lpc_sch_remove(struct pci_dev *dev)
Denis Turischeve82c60a2010-02-19 11:26:25 +0100173{
174 mfd_remove_devices(&dev->dev);
175}
176
177static struct pci_driver lpc_sch_driver = {
178 .name = "lpc_sch",
179 .id_table = lpc_sch_ids,
180 .probe = lpc_sch_probe,
Bill Pemberton84449212012-11-19 13:20:24 -0500181 .remove = lpc_sch_remove,
Denis Turischeve82c60a2010-02-19 11:26:25 +0100182};
183
Axel Lin38a36f52012-04-03 09:09:19 +0800184module_pci_driver(lpc_sch_driver);
Denis Turischeve82c60a2010-02-19 11:26:25 +0100185
186MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
187MODULE_DESCRIPTION("LPC interface for Intel Poulsbo SCH");
188MODULE_LICENSE("GPL");