blob: d63645a521c40dd36d13aeb85d1dff2c3071b73e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
Michal Wajdeczko16586fc2017-05-09 09:20:21 +000058#include "intel_uncore.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020060#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010061#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
Chris Wilsond501b1d2016-04-13 17:35:02 +010065#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000066#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020067#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010071#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010072#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070073
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020074#include "i915_vma.h"
75
Zhi Wang0ad35fe2016-06-16 08:07:00 -040076#include "intel_gvt.h"
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* General customization:
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
Daniel Vetterd0604a22017-07-31 10:08:11 +020083#define DRIVER_DATE "20170731"
84#define DRIVER_TIMESTAMP 1501488491
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Rob Clarke2c719b2014-12-15 13:56:32 -050086/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020095 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 unlikely(__ret_warn_on); \
99})
100
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200103
Imre Deak4fec15d2016-03-16 13:39:08 +0200104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530141{
142 return fp.val >> 16;
143}
144
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
166 WARN_ON(val >> 32);
167 fp.val = clamp_t(uint32_t, val, 0, ~0);
168 return fp;
169}
170
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
184 WARN_ON(intermediate_val >> 32);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530185 return clamp_t(uint32_t, intermediate_val, 0, ~0);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530195 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530196}
197
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530199{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530204 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530205}
206
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
214 WARN_ON(interm_val >> 32);
215 return clamp_t(uint32_t, interm_val, 0, ~0);
216}
217
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530222
223 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530224 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530225}
226
Kumar, Mahesh6ea593c02017-07-05 20:01:47 +0530227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
Jani Nikula42a8ca42015-08-27 16:23:30 +0300246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
Jani Nikula87ad3212016-01-14 12:53:34 +0200251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
Jesse Barnes317c35d2008-08-25 15:11:06 -0700261enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200262 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700263 PIPE_A = 0,
264 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800265 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700268};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800269#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700270
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200278 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200279};
Jani Nikulada205632016-03-15 21:51:10 +0200280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200296 default:
297 return "<invalid>";
298 }
299}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200300
Jani Nikula4d1de972016-03-18 17:05:42 +0200301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
Damien Lespiau84139d12014-03-28 00:18:32 +0530306/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200307 * Global legacy plane identifier. Valid only for primary/sprite
308 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530309 */
Jesse Barnes80824002009-09-10 15:28:06 -0700310enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200311 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700312 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800313 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700314};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800315#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800316
Ville Syrjälä580503c2016-10-31 22:37:00 +0200317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300318
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200333 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300342enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700343 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300353#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200362 DPIO_PHY1,
363 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800364};
365
Paulo Zanonib97186f2013-05-03 12:15:36 -0300366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300376 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300392 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200393 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300394 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100399 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100400 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300401 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300402
403 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300404};
405
406#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
407#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
408 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300409#define POWER_DOMAIN_TRANSCODER(tran) \
410 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
411 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300412
Egbert Eich1d843f92013-02-25 12:06:49 -0500413enum hpd_pin {
414 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500415 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
416 HPD_CRT,
417 HPD_SDVO_B,
418 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700419 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500420 HPD_PORT_B,
421 HPD_PORT_C,
422 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800423 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500424 HPD_NUM_PINS
425};
426
Jani Nikulac91711f2015-05-28 15:43:48 +0300427#define for_each_hpd_pin(__pin) \
428 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
429
Lyude317eaa92017-02-03 21:18:25 -0500430#define HPD_STORM_DEFAULT_THRESHOLD 5
431
Jani Nikula5fcece82015-05-27 15:03:42 +0300432struct i915_hotplug {
433 struct work_struct hotplug_work;
434
435 struct {
436 unsigned long last_jiffies;
437 int count;
438 enum {
439 HPD_ENABLED = 0,
440 HPD_DISABLED = 1,
441 HPD_MARK_DISABLED = 2
442 } state;
443 } stats[HPD_NUM_PINS];
444 u32 event_bits;
445 struct delayed_work reenable_work;
446
447 struct intel_digital_port *irq_port[I915_MAX_PORTS];
448 u32 long_port_mask;
449 u32 short_port_mask;
450 struct work_struct dig_port_work;
451
Lyude19625e82016-06-21 17:03:44 -0400452 struct work_struct poll_init_work;
453 bool poll_enabled;
454
Lyude317eaa92017-02-03 21:18:25 -0500455 unsigned int hpd_storm_threshold;
456
Jani Nikula5fcece82015-05-27 15:03:42 +0300457 /*
458 * if we get a HPD irq from DP and a HPD irq from non-DP
459 * the non-DP HPD could block the workqueue on a mode config
460 * mutex getting, that userspace may have taken. However
461 * userspace is waiting on the DP workqueue to run which is
462 * blocked behind the non-DP one.
463 */
464 struct workqueue_struct *dp_wq;
465};
466
Chris Wilson2a2d5482012-12-03 11:49:06 +0000467#define I915_GEM_GPU_DOMAINS \
468 (I915_GEM_DOMAIN_RENDER | \
469 I915_GEM_DOMAIN_SAMPLER | \
470 I915_GEM_DOMAIN_COMMAND | \
471 I915_GEM_DOMAIN_INSTRUCTION | \
472 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700473
Damien Lespiau055e3932014-08-18 13:49:10 +0100474#define for_each_pipe(__dev_priv, __p) \
475 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200476#define for_each_pipe_masked(__dev_priv, __p, __mask) \
477 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
478 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700479#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000480 for ((__p) = 0; \
481 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
482 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000483#define for_each_sprite(__dev_priv, __p, __s) \
484 for ((__s) = 0; \
485 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
486 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800487
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200488#define for_each_port_masked(__port, __ports_mask) \
489 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
490 for_each_if ((__ports_mask) & (1 << (__port)))
491
Damien Lespiaud79b8142014-05-13 23:32:23 +0100492#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100493 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100494
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300495#define for_each_intel_plane(dev, intel_plane) \
496 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100497 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300498 base.head)
499
Matt Roperc107acf2016-05-12 07:06:01 -0700500#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100501 list_for_each_entry(intel_plane, \
502 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700503 base.head) \
504 for_each_if ((plane_mask) & \
505 (1 << drm_plane_index(&intel_plane->base)))
506
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300507#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
508 list_for_each_entry(intel_plane, \
509 &(dev)->mode_config.plane_list, \
510 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200511 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300512
Chris Wilson91c8a322016-07-05 10:40:23 +0100513#define for_each_intel_crtc(dev, intel_crtc) \
514 list_for_each_entry(intel_crtc, \
515 &(dev)->mode_config.crtc_list, \
516 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100517
Chris Wilson91c8a322016-07-05 10:40:23 +0100518#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
519 list_for_each_entry(intel_crtc, \
520 &(dev)->mode_config.crtc_list, \
521 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700522 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
523
Damien Lespiaub2784e12014-08-05 11:29:37 +0100524#define for_each_intel_encoder(dev, intel_encoder) \
525 list_for_each_entry(intel_encoder, \
526 &(dev)->mode_config.encoder_list, \
527 base.head)
528
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100529#define for_each_intel_connector_iter(intel_connector, iter) \
530 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
531
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200532#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
533 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200534 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200535
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800536#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
537 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200538 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800539
Borun Fub04c5bd2014-07-12 10:02:27 +0530540#define for_each_power_domain(domain, mask) \
541 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200542 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530543
Imre Deak75ccb2e2017-02-17 17:39:43 +0200544#define for_each_power_well(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
546 (__power_well) - (__dev_priv)->power_domains.power_wells < \
547 (__dev_priv)->power_domains.power_well_count; \
548 (__power_well)++)
549
550#define for_each_power_well_rev(__dev_priv, __power_well) \
551 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
552 (__dev_priv)->power_domains.power_well_count - 1; \
553 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
554 (__power_well)--)
555
556#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
557 for_each_power_well(__dev_priv, __power_well) \
558 for_each_if ((__power_well)->domains & (__domain_mask))
559
560#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
561 for_each_power_well_rev(__dev_priv, __power_well) \
562 for_each_if ((__power_well)->domains & (__domain_mask))
563
Ville Syrjäläff32c542017-03-02 19:14:57 +0200564#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
565 for ((__i) = 0; \
566 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
567 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
568 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
569 (__i)++) \
570 for_each_if (plane_state)
571
Daniel Vettere7b903d2013-06-05 13:34:14 +0200572struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100573struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100574struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200575
Chris Wilsona6f766f2015-04-27 13:41:20 +0100576struct drm_i915_file_private {
577 struct drm_i915_private *dev_priv;
578 struct drm_file *file;
579
580 struct {
581 spinlock_t lock;
582 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100583/* 20ms is a fairly arbitrary limit (greater than the average frame time)
584 * chosen to prevent the CPU getting more than a frame ahead of the GPU
585 * (when using lax throttling for the frontbuffer). We also use it to
586 * offer free GPU waitboosts for severely congested workloads.
587 */
588#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100589 } mm;
590 struct idr context_idr;
591
Chris Wilson2e1b8732015-04-27 13:41:22 +0100592 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100593 atomic_t boosts;
Chris Wilson2e1b8732015-04-27 13:41:22 +0100594 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100595
Chris Wilsonc80ff162016-07-27 09:07:27 +0100596 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200597
598/* Client can have a maximum of 3 contexts banned before
599 * it is denied of creating new contexts. As one context
600 * ban needs 4 consecutive hangs, and more if there is
601 * progress in between, this is a last resort stop gap measure
602 * to limit the badly behaving clients access to gpu.
603 */
604#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100605 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100606};
607
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100608/* Used by dp and fdi links */
609struct intel_link_m_n {
610 uint32_t tu;
611 uint32_t gmch_m;
612 uint32_t gmch_n;
613 uint32_t link_m;
614 uint32_t link_n;
615};
616
617void intel_link_compute_m_n(int bpp, int nlanes,
618 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +0300619 struct intel_link_m_n *m_n,
620 bool reduce_m_n);
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/* Interface history:
623 *
624 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100625 * 1.2: Add Power Management
626 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100627 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000628 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000629 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
630 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 */
632#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000633#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634#define DRIVER_PATCHLEVEL 0
635
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700636struct opregion_header;
637struct opregion_acpi;
638struct opregion_swsci;
639struct opregion_asle;
640
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100641struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000642 struct opregion_header *header;
643 struct opregion_acpi *acpi;
644 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300645 u32 swsci_gbda_sub_functions;
646 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000647 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200648 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200649 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200650 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000651 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200652 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100653};
Chris Wilson44834a62010-08-19 16:09:23 +0100654#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100655
Chris Wilson6ef3d422010-08-04 20:26:07 +0100656struct intel_overlay;
657struct intel_overlay_error_state;
658
yakui_zhao9b9d1722009-05-31 17:17:17 +0800659struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100660 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800661 u8 dvo_port;
662 u8 slave_addr;
663 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100664 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400665 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800666};
667
Jani Nikula7bd688c2013-11-08 16:48:56 +0200668struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200669struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100670struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200671struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000672struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100673struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200674struct intel_limit;
675struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200676struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100677
Jesse Barnese70236a2009-09-21 10:42:27 -0700678struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200679 void (*get_cdclk)(struct drm_i915_private *dev_priv,
680 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200681 void (*set_cdclk)(struct drm_i915_private *dev_priv,
682 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200683 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100684 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800685 int (*compute_intermediate_wm)(struct drm_device *dev,
686 struct intel_crtc *intel_crtc,
687 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100688 void (*initial_watermarks)(struct intel_atomic_state *state,
689 struct intel_crtc_state *cstate);
690 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
691 struct intel_crtc_state *cstate);
692 void (*optimize_watermarks)(struct intel_atomic_state *state,
693 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700694 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200695 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200696 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100697 /* Returns the active state of the crtc, and if the crtc is active,
698 * fills out the pipe-config with the hw state. */
699 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200700 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000701 void (*get_initial_plane_config)(struct intel_crtc *,
702 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200703 int (*crtc_compute_clock)(struct intel_crtc *crtc,
704 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200705 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
706 struct drm_atomic_state *old_state);
707 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
708 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200709 void (*update_crtcs)(struct drm_atomic_state *state,
710 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200711 void (*audio_codec_enable)(struct drm_connector *connector,
712 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300713 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200714 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200715 void (*fdi_link_train)(struct intel_crtc *crtc,
716 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200717 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100718 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700719 /* clock updates for mode set */
720 /* cursor updates */
721 /* render clock increase/decrease */
722 /* display clock increase/decrease */
723 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000724
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200725 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
726 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700727};
728
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200729#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
730#define CSR_VERSION_MAJOR(version) ((version) >> 16)
731#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
732
Daniel Vettereb805622015-05-04 14:58:44 +0200733struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200734 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200735 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530736 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200737 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200738 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200739 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200740 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200741 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200742 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200743 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200744};
745
Joonas Lahtinen604db652016-10-05 13:50:16 +0300746#define DEV_INFO_FOR_EACH_FLAG(func) \
747 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200748 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200749 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300750 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200751 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800752 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300753 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300754 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300755 func(has_dp_mst); \
Michel Thierry142bc7d2017-06-20 10:57:46 +0100756 func(has_reset_engine); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300757 func(has_fbc); \
758 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800759 func(has_full_ppgtt); \
760 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300761 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300762 func(has_gmch_display); \
763 func(has_guc); \
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000764 func(has_guc_ct); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300765 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300766 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300767 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300768 func(has_logical_ring_contexts); \
769 func(has_overlay); \
770 func(has_pipe_cxsr); \
771 func(has_pooled_eu); \
772 func(has_psr); \
773 func(has_rc6); \
774 func(has_rc6p); \
775 func(has_resource_streamer); \
776 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300777 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000778 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300779 func(cursor_needs_physical); \
780 func(hws_needs_physical); \
781 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800782 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200783
Imre Deak915490d2016-08-31 19:13:01 +0300784struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300785 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300786 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300787 u8 eu_total;
788 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300789 u8 min_eu_in_pool;
790 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
791 u8 subslice_7eu[3];
792 u8 has_slice_pg:1;
793 u8 has_subslice_pg:1;
794 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300795};
796
Imre Deak57ec1712016-08-31 19:13:05 +0300797static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
798{
799 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
800}
801
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200802/* Keep in gen based order, and chronological order within a gen */
803enum intel_platform {
804 INTEL_PLATFORM_UNINITIALIZED = 0,
805 INTEL_I830,
806 INTEL_I845G,
807 INTEL_I85X,
808 INTEL_I865G,
809 INTEL_I915G,
810 INTEL_I915GM,
811 INTEL_I945G,
812 INTEL_I945GM,
813 INTEL_G33,
814 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200815 INTEL_I965G,
816 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200817 INTEL_G45,
818 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200819 INTEL_IRONLAKE,
820 INTEL_SANDYBRIDGE,
821 INTEL_IVYBRIDGE,
822 INTEL_VALLEYVIEW,
823 INTEL_HASWELL,
824 INTEL_BROADWELL,
825 INTEL_CHERRYVIEW,
826 INTEL_SKYLAKE,
827 INTEL_BROXTON,
828 INTEL_KABYLAKE,
829 INTEL_GEMINILAKE,
Rodrigo Vivi71851fa2017-06-08 08:49:58 -0700830 INTEL_COFFEELAKE,
Rodrigo Vivi413f3c12017-06-06 13:30:30 -0700831 INTEL_CANNONLAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200832 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200833};
834
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500835struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200836 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100837 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100838 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000839 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530840 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100841 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100842 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200843 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700844 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100845 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300846#define DEFINE_FLAG(name) u8 name:1
847 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
848#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530849 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200850 /* Register offsets for the various display pipes and transcoders */
851 int pipe_offsets[I915_MAX_TRANSCODERS];
852 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200853 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300854 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600855
856 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300857 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000858
859 struct color_luts {
860 u16 degamma_lut_size;
861 u16 gamma_lut_size;
862 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500863};
864
Chris Wilson2bd160a2016-08-15 10:48:45 +0100865struct intel_display_error_state;
866
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000867struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100868 struct kref ref;
869 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100870 struct timeval boottime;
871 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100872
Chris Wilson9f267eb2016-10-12 10:05:19 +0100873 struct drm_i915_private *i915;
874
Chris Wilson2bd160a2016-08-15 10:48:45 +0100875 char error_msg[128];
876 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000877 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000878 bool wakelock;
879 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100880 int iommu;
881 u32 reset_count;
882 u32 suspend_count;
883 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000884 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100885
886 /* Generic register state */
887 u32 eir;
888 u32 pgtbl_er;
889 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000890 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100891 u32 ccid;
892 u32 derrmr;
893 u32 forcewake;
894 u32 error; /* gen6+ */
895 u32 err_int; /* gen7 */
896 u32 fault_data0; /* gen8, gen9 */
897 u32 fault_data1; /* gen8, gen9 */
898 u32 done_reg;
899 u32 gac_eco;
900 u32 gam_ecochk;
901 u32 gab_ctl;
902 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300903
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000904 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100905 u64 fence[I915_MAX_NUM_FENCES];
906 struct intel_overlay_error_state *overlay;
907 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100908 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530909 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100910
911 struct drm_i915_error_engine {
912 int engine_id;
913 /* Software tracked state */
914 bool waiting;
915 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200916 unsigned long hangcheck_timestamp;
917 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100918 enum intel_engine_hangcheck_action hangcheck_action;
919 struct i915_address_space *vm;
920 int num_requests;
Michel Thierry702c8f82017-06-20 10:57:48 +0100921 u32 reset_count;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100922
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100923 /* position of active request inside the ring */
924 u32 rq_head, rq_post, rq_tail;
925
Chris Wilson2bd160a2016-08-15 10:48:45 +0100926 /* our own tracking of ring head and tail */
927 u32 cpu_ring_head;
928 u32 cpu_ring_tail;
929
930 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100931
932 /* Register state */
933 u32 start;
934 u32 tail;
935 u32 head;
936 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100937 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100938 u32 hws;
939 u32 ipeir;
940 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100941 u32 bbstate;
942 u32 instpm;
943 u32 instps;
944 u32 seqno;
945 u64 bbaddr;
946 u64 acthd;
947 u32 fault_reg;
948 u64 faddr;
949 u32 rc_psmi; /* sleep state */
950 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300951 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100952
Chris Wilson4fa60532017-01-29 09:24:33 +0000953 struct drm_i915_error_context {
954 char comm[TASK_COMM_LEN];
955 pid_t pid;
956 u32 handle;
957 u32 hw_id;
958 int ban_score;
959 int active;
960 int guilty;
961 } context;
962
Chris Wilson2bd160a2016-08-15 10:48:45 +0100963 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100964 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100965 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100966 int page_count;
967 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100968 u32 *pages[0];
969 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
970
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100971 struct drm_i915_error_object **user_bo;
972 long user_bo_count;
973
Chris Wilson2bd160a2016-08-15 10:48:45 +0100974 struct drm_i915_error_object *wa_ctx;
975
976 struct drm_i915_error_request {
977 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100978 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100979 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200980 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100981 u32 seqno;
982 u32 head;
983 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100984 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100985
986 struct drm_i915_error_waiter {
987 char comm[TASK_COMM_LEN];
988 pid_t pid;
989 u32 seqno;
990 } *waiters;
991
992 struct {
993 u32 gfx_mode;
994 union {
995 u64 pdp[4];
996 u32 pp_dir_base;
997 };
998 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100999 } engine[I915_NUM_ENGINES];
1000
1001 struct drm_i915_error_buffer {
1002 u32 size;
1003 u32 name;
1004 u32 rseqno[I915_NUM_ENGINES], wseqno;
1005 u64 gtt_offset;
1006 u32 read_domains;
1007 u32 write_domain;
1008 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1009 u32 tiling:2;
1010 u32 dirty:1;
1011 u32 purgeable:1;
1012 u32 userptr:1;
1013 s32 engine:4;
1014 u32 cache_level:3;
1015 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1016 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1017 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1018};
1019
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001020enum i915_cache_level {
1021 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001022 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1023 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1024 caches, eg sampler/render caches, and the
1025 large Last-Level-Cache. LLC is coherent with
1026 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001027 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001028};
1029
Chris Wilson85fd4f52016-12-05 14:29:36 +00001030#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1031
Paulo Zanonia4001f12015-02-13 17:23:44 -02001032enum fb_op_origin {
1033 ORIGIN_GTT,
1034 ORIGIN_CPU,
1035 ORIGIN_CS,
1036 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001037 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001038};
1039
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001040struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001041 /* This is always the inner lock when overlapping with struct_mutex and
1042 * it's the outer lock when overlapping with stolen_lock. */
1043 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001044 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001045 unsigned int possible_framebuffer_bits;
1046 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001047 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001048 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001049
Ben Widawskyc4213882014-06-19 12:06:10 -07001050 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001051 struct drm_mm_node *compressed_llb;
1052
Rodrigo Vivida46f932014-08-01 02:04:45 -07001053 bool false_color;
1054
Paulo Zanonid029bca2015-10-15 10:44:46 -03001055 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001056 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001057
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001058 bool underrun_detected;
1059 struct work_struct underrun_work;
1060
Paulo Zanoni525a4f92017-07-14 16:38:22 -03001061 /*
1062 * Due to the atomic rules we can't access some structures without the
1063 * appropriate locking, so we cache information here in order to avoid
1064 * these problems.
1065 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001066 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001067 struct i915_vma *vma;
1068
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001069 struct {
1070 unsigned int mode_flags;
1071 uint32_t hsw_bdw_pixel_rate;
1072 } crtc;
1073
1074 struct {
1075 unsigned int rotation;
1076 int src_w;
1077 int src_h;
1078 bool visible;
1079 } plane;
1080
1081 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001082 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001083 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001084 } fb;
1085 } state_cache;
1086
Paulo Zanoni525a4f92017-07-14 16:38:22 -03001087 /*
1088 * This structure contains everything that's relevant to program the
1089 * hardware registers. When we want to figure out if we need to disable
1090 * and re-enable FBC for a new configuration we just check if there's
1091 * something different in the struct. The genx_fbc_activate functions
1092 * are supposed to read from it in order to program the registers.
1093 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001094 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001095 struct i915_vma *vma;
1096
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001097 struct {
1098 enum pipe pipe;
1099 enum plane plane;
1100 unsigned int fence_y_offset;
1101 } crtc;
1102
1103 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001104 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001105 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001106 } fb;
1107
1108 int cfb_size;
1109 } params;
1110
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001111 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001112 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001113 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001114 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001115 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001116
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001117 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001118};
1119
Chris Wilsonfe88d122016-12-31 11:20:12 +00001120/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301121 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1122 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1123 * parsing for same resolution.
1124 */
1125enum drrs_refresh_rate_type {
1126 DRRS_HIGH_RR,
1127 DRRS_LOW_RR,
1128 DRRS_MAX_RR, /* RR count */
1129};
1130
1131enum drrs_support_type {
1132 DRRS_NOT_SUPPORTED = 0,
1133 STATIC_DRRS_SUPPORT = 1,
1134 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301135};
1136
Daniel Vetter2807cf62014-07-11 10:30:11 -07001137struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301138struct i915_drrs {
1139 struct mutex mutex;
1140 struct delayed_work work;
1141 struct intel_dp *dp;
1142 unsigned busy_frontbuffer_bits;
1143 enum drrs_refresh_rate_type refresh_rate_type;
1144 enum drrs_support_type type;
1145};
1146
Rodrigo Vivia031d702013-10-03 16:15:06 -03001147struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001148 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001149 bool sink_support;
1150 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001151 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001152 bool active;
1153 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001154 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301155 bool psr2_support;
1156 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001157 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301158 bool y_cord_support;
1159 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301160 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001161};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001162
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001163enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001164 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001165 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +03001166 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1167 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301168 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001169 PCH_KBP, /* Kabypoint PCH */
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07001170 PCH_CNP, /* Cannonpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001171 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001172};
1173
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001174enum intel_sbi_destination {
1175 SBI_ICLK,
1176 SBI_MPHY,
1177};
1178
Keith Packard435793d2011-07-12 14:56:22 -07001179#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001180#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001181#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001182#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -07001183#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -07001184
Dave Airlie8be48d92010-03-30 05:34:14 +00001185struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001186struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001187
Daniel Vetterc2b91522012-02-14 22:37:19 +01001188struct intel_gmbus {
1189 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001190#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001191 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001192 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001194 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001195 struct drm_i915_private *dev_priv;
1196};
1197
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001198struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001199 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001200 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001201 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001202 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001203 u32 saveSWF0[16];
1204 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001205 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001206 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001207 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001208 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001209};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001210
Imre Deakddeea5b2014-05-05 15:19:56 +03001211struct vlv_s0ix_state {
1212 /* GAM */
1213 u32 wr_watermark;
1214 u32 gfx_prio_ctrl;
1215 u32 arb_mode;
1216 u32 gfx_pend_tlb0;
1217 u32 gfx_pend_tlb1;
1218 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1219 u32 media_max_req_count;
1220 u32 gfx_max_req_count;
1221 u32 render_hwsp;
1222 u32 ecochk;
1223 u32 bsd_hwsp;
1224 u32 blt_hwsp;
1225 u32 tlb_rd_addr;
1226
1227 /* MBC */
1228 u32 g3dctl;
1229 u32 gsckgctl;
1230 u32 mbctl;
1231
1232 /* GCP */
1233 u32 ucgctl1;
1234 u32 ucgctl3;
1235 u32 rcgctl1;
1236 u32 rcgctl2;
1237 u32 rstctl;
1238 u32 misccpctl;
1239
1240 /* GPM */
1241 u32 gfxpause;
1242 u32 rpdeuhwtc;
1243 u32 rpdeuc;
1244 u32 ecobus;
1245 u32 pwrdwnupctl;
1246 u32 rp_down_timeout;
1247 u32 rp_deucsw;
1248 u32 rcubmabdtmr;
1249 u32 rcedata;
1250 u32 spare2gh;
1251
1252 /* Display 1 CZ domain */
1253 u32 gt_imr;
1254 u32 gt_ier;
1255 u32 pm_imr;
1256 u32 pm_ier;
1257 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1258
1259 /* GT SA CZ domain */
1260 u32 tilectl;
1261 u32 gt_fifoctl;
1262 u32 gtlc_wake_ctrl;
1263 u32 gtlc_survive;
1264 u32 pmwgicz;
1265
1266 /* Display 2 CZ domain */
1267 u32 gu_ctl0;
1268 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001269 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001270 u32 clock_gate_dis2;
1271};
1272
Chris Wilsonbf225f22014-07-10 20:31:18 +01001273struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001274 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001275 u32 render_c0;
1276 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001277};
1278
Daniel Vetterc85aa882012-11-02 19:55:03 +01001279struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001280 /*
1281 * work, interrupts_enabled and pm_iir are protected by
1282 * dev_priv->irq_lock
1283 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001284 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001285 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001286 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001287
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001288 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301289 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301290
Ben Widawskyb39fb292014-03-19 18:31:11 -07001291 /* Frequencies are stored in potentially platform dependent multiples.
1292 * In other words, *_freq needs to be multiplied by X to be interesting.
1293 * Soft limits are those which are used for the dynamic reclocking done
1294 * by the driver (raise frequencies under heavy loads, and lower for
1295 * lighter loads). Hard limits are those imposed by the hardware.
1296 *
1297 * A distinction is made for overclocking, which is never enabled by
1298 * default, and is considered to be above the hard limit if it's
1299 * possible at all.
1300 */
1301 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1302 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1303 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1304 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1305 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001306 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001307 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001308 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1309 u8 rp1_freq; /* "less than" RP0 power/freqency */
1310 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001311 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001312
Chris Wilson8fb55192015-04-07 16:20:28 +01001313 u8 up_threshold; /* Current %busy required to uplock */
1314 u8 down_threshold; /* Current %busy required to downclock */
1315
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001316 int last_adj;
1317 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1318
Chris Wilsonc0951f02013-10-10 21:58:50 +01001319 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001320 struct delayed_work autoenable_work;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001321 atomic_t num_waiters;
1322 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001323
Chris Wilsonbf225f22014-07-10 20:31:18 +01001324 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001325 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001326
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001327 /*
1328 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001329 * Must be taken after struct_mutex if nested. Note that
1330 * this lock may be held for long periods of time when
1331 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001332 */
1333 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001334};
1335
Daniel Vetter1a240d42012-11-29 22:18:51 +01001336/* defined intel_pm.c */
1337extern spinlock_t mchdev_lock;
1338
Daniel Vetterc85aa882012-11-02 19:55:03 +01001339struct intel_ilk_power_mgmt {
1340 u8 cur_delay;
1341 u8 min_delay;
1342 u8 max_delay;
1343 u8 fmax;
1344 u8 fstart;
1345
1346 u64 last_count1;
1347 unsigned long last_time1;
1348 unsigned long chipset_power;
1349 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001350 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001351 unsigned long gfx_power;
1352 u8 corr;
1353
1354 int c_m;
1355 int r_t;
1356};
1357
Imre Deakc6cb5822014-03-04 19:22:55 +02001358struct drm_i915_private;
1359struct i915_power_well;
1360
1361struct i915_power_well_ops {
1362 /*
1363 * Synchronize the well's hw state to match the current sw state, for
1364 * example enable/disable it based on the current refcount. Called
1365 * during driver init and resume time, possibly after first calling
1366 * the enable/disable handlers.
1367 */
1368 void (*sync_hw)(struct drm_i915_private *dev_priv,
1369 struct i915_power_well *power_well);
1370 /*
1371 * Enable the well and resources that depend on it (for example
1372 * interrupts located on the well). Called after the 0->1 refcount
1373 * transition.
1374 */
1375 void (*enable)(struct drm_i915_private *dev_priv,
1376 struct i915_power_well *power_well);
1377 /*
1378 * Disable the well and resources that depend on it. Called after
1379 * the 1->0 refcount transition.
1380 */
1381 void (*disable)(struct drm_i915_private *dev_priv,
1382 struct i915_power_well *power_well);
1383 /* Returns the hw enabled state. */
1384 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1385 struct i915_power_well *power_well);
1386};
1387
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001388/* Power well structure for haswell */
1389struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001390 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001391 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001392 /* power well enable/disable usage count */
1393 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001394 /* cached hw enabled state */
1395 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001396 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001397 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +03001398 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001399 /*
1400 * Arbitraty data associated with this power well. Platform and power
1401 * well specific.
1402 */
Imre Deakb5565a22017-07-06 17:40:29 +03001403 union {
1404 struct {
1405 enum dpio_phy phy;
1406 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +03001407 struct {
1408 /* Mask of pipes whose IRQ logic is backed by the pw */
1409 u8 irq_pipe_mask;
1410 /* The pw is backing the VGA functionality */
1411 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +03001412 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +03001413 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +03001414 };
Imre Deakc6cb5822014-03-04 19:22:55 +02001415 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001416};
1417
Imre Deak83c00f52013-10-25 17:36:47 +03001418struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001419 /*
1420 * Power wells needed for initialization at driver init and suspend
1421 * time are on. They are kept on until after the first modeset.
1422 */
1423 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001424 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001425 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001426
Imre Deak83c00f52013-10-25 17:36:47 +03001427 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001428 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001429 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001430};
1431
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001432#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001433struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001434 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001435 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001436 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001437};
1438
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001439struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001440 /** Memory allocator for GTT stolen memory */
1441 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001442 /** Protects the usage of the GTT stolen memory allocator. This is
1443 * always the inner lock when overlapping with struct_mutex. */
1444 struct mutex stolen_lock;
1445
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001446 /** List of all objects in gtt_space. Used to restore gtt
1447 * mappings on resume */
1448 struct list_head bound_list;
1449 /**
1450 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001451 * are idle and not used by the GPU). These objects may or may
1452 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001453 */
1454 struct list_head unbound_list;
1455
Chris Wilson275f0392016-10-24 13:42:14 +01001456 /** List of all objects in gtt_space, currently mmaped by userspace.
1457 * All objects within this list must also be on bound_list.
1458 */
1459 struct list_head userfault_list;
1460
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001461 /**
1462 * List of objects which are pending destruction.
1463 */
1464 struct llist_head free_list;
1465 struct work_struct free_work;
1466
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001467 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001468 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001469
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001470 /** PPGTT used for aliasing the PPGTT with the GTT */
1471 struct i915_hw_ppgtt *aliasing_ppgtt;
1472
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01001473 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001474 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001475 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001476
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001477 /** LRU list of objects with fence regs on them. */
1478 struct list_head fence_list;
1479
Chris Wilson8a2421b2017-06-16 15:05:22 +01001480 /**
1481 * Workqueue to fault in userptr pages, flushed by the execbuf
1482 * when required but otherwise left to userspace to try again
1483 * on EAGAIN.
1484 */
1485 struct workqueue_struct *userptr_wq;
1486
Chris Wilson94312822017-05-03 10:39:18 +01001487 u64 unordered_timeline;
1488
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001489 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001490 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001491
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001492 /** Bit 6 swizzling required for X tiling */
1493 uint32_t bit_6_swizzle_x;
1494 /** Bit 6 swizzling required for Y tiling */
1495 uint32_t bit_6_swizzle_y;
1496
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001497 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001498 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001499 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001500 u32 object_count;
1501};
1502
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001503struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001504 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001505 unsigned bytes;
1506 unsigned size;
1507 int err;
1508 u8 *buf;
1509 loff_t start;
1510 loff_t pos;
1511};
1512
Chris Wilsonb52992c2016-10-28 13:58:24 +01001513#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1514#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1515
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001516#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1517#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1518
Daniel Vetter99584db2012-11-14 17:14:04 +01001519struct i915_gpu_error {
1520 /* For hangcheck timer */
1521#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1522#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001523
Chris Wilson737b1502015-01-26 18:03:03 +02001524 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001525
1526 /* For reset and error_state handling. */
1527 spinlock_t lock;
1528 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001529 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001530
1531 unsigned long missed_irq_rings;
1532
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001533 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001534 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001535 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001536 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001537 *
Michel Thierry56306c62017-04-18 13:23:16 -07001538 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001539 * meaning that any waiters holding onto the struct_mutex should
1540 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001541 *
1542 * If reset is not completed succesfully, the I915_WEDGE bit is
1543 * set meaning that hardware is terminally sour and there is no
1544 * recovery. All waiters on the reset_queue will be woken when
1545 * that happens.
1546 *
1547 * This counter is used by the wait_seqno code to notice that reset
1548 * event happened and it needs to restart the entire ioctl (since most
1549 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001550 *
1551 * This is important for lock-free wait paths, where no contended lock
1552 * naturally enforces the correct ordering between the bail-out of the
1553 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001554 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001555 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001556
Chris Wilson8c185ec2017-03-16 17:13:02 +00001557 /**
1558 * flags: Control various stages of the GPU reset
1559 *
1560 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1561 * other users acquiring the struct_mutex. To do this we set the
1562 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1563 * and then check for that bit before acquiring the struct_mutex (in
1564 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1565 * secondary role in preventing two concurrent global reset attempts.
1566 *
1567 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1568 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1569 * but it may be held by some long running waiter (that we cannot
1570 * interrupt without causing trouble). Once we are ready to do the GPU
1571 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1572 * they already hold the struct_mutex and want to participate they can
1573 * inspect the bit and do the reset directly, otherwise the worker
1574 * waits for the struct_mutex.
1575 *
Michel Thierry142bc7d2017-06-20 10:57:46 +01001576 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1577 * acquire the struct_mutex to reset an engine, we need an explicit
1578 * flag to prevent two concurrent reset attempts in the same engine.
1579 * As the number of engines continues to grow, allocate the flags from
1580 * the most significant bits.
1581 *
Chris Wilson8c185ec2017-03-16 17:13:02 +00001582 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1583 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1584 * i915_gem_request_alloc(), this bit is checked and the sequence
1585 * aborted (with -EIO reported to userspace) if set.
1586 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001587 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001588#define I915_RESET_BACKOFF 0
1589#define I915_RESET_HANDOFF 1
Chris Wilson8af29b02016-09-09 14:11:47 +01001590#define I915_WEDGED (BITS_PER_LONG - 1)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001591#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001592
Michel Thierry702c8f82017-06-20 10:57:48 +01001593 /** Number of times an engine has been reset */
1594 u32 reset_engine_count[I915_NUM_ENGINES];
1595
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001596 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001597 * Waitqueue to signal when a hang is detected. Used to for waiters
1598 * to release the struct_mutex for the reset to procede.
1599 */
1600 wait_queue_head_t wait_queue;
1601
1602 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001603 * Waitqueue to signal when the reset has completed. Used by clients
1604 * that wait for dev_priv->mm.wedged to settle.
1605 */
1606 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001607
Chris Wilson094f9a52013-09-25 17:34:55 +01001608 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001609 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001610};
1611
Zhang Ruib8efb172013-02-05 15:41:53 +08001612enum modeset_restore {
1613 MODESET_ON_LID_OPEN,
1614 MODESET_DONE,
1615 MODESET_SUSPENDED,
1616};
1617
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001618#define DP_AUX_A 0x40
1619#define DP_AUX_B 0x10
1620#define DP_AUX_C 0x20
1621#define DP_AUX_D 0x30
1622
Xiong Zhang11c1b652015-08-17 16:04:04 +08001623#define DDC_PIN_B 0x05
1624#define DDC_PIN_C 0x04
1625#define DDC_PIN_D 0x06
1626
Paulo Zanoni6acab152013-09-12 17:06:24 -03001627struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001628 /*
1629 * This is an index in the HDMI/DVI DDI buffer translation table.
1630 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1631 * populate this field.
1632 */
1633#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001634 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001635
1636 uint8_t supports_dvi:1;
1637 uint8_t supports_hdmi:1;
1638 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001639 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001640
1641 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001642 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001643
1644 uint8_t dp_boost_level;
1645 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001646};
1647
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001648enum psr_lines_to_wait {
1649 PSR_0_LINES_TO_WAIT = 0,
1650 PSR_1_LINE_TO_WAIT,
1651 PSR_4_LINES_TO_WAIT,
1652 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301653};
1654
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001655struct intel_vbt_data {
1656 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1657 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1658
1659 /* Feature bits */
1660 unsigned int int_tv_support:1;
1661 unsigned int lvds_dither:1;
1662 unsigned int lvds_vbt:1;
1663 unsigned int int_crt_support:1;
1664 unsigned int lvds_use_ssc:1;
1665 unsigned int display_clock_mode:1;
1666 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001667 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001668 int lvds_ssc_freq;
1669 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1670
Pradeep Bhat83a72802014-03-28 10:14:57 +05301671 enum drrs_support_type drrs_type;
1672
Jani Nikula6aa23e62016-03-24 17:50:20 +02001673 struct {
1674 int rate;
1675 int lanes;
1676 int preemphasis;
1677 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001678 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001679 bool initialized;
1680 bool support;
1681 int bpp;
1682 struct edp_power_seq pps;
1683 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001684
Jani Nikulaf00076d2013-12-14 20:38:29 -02001685 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001686 bool full_link;
1687 bool require_aux_wakeup;
1688 int idle_frames;
1689 enum psr_lines_to_wait lines_to_wait;
1690 int tp1_wakeup_time;
1691 int tp2_tp3_wakeup_time;
1692 } psr;
1693
1694 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001695 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001696 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001697 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001698 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001699 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001700 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001701 } backlight;
1702
Shobhit Kumard17c5442013-08-27 15:12:25 +03001703 /* MIPI DSI */
1704 struct {
1705 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301706 struct mipi_config *config;
1707 struct mipi_pps_data *pps;
1708 u8 seq_version;
1709 u32 size;
1710 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001711 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001712 } dsi;
1713
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001714 int crt_ddc_pin;
1715
1716 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001717 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001718
1719 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001720 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001721};
1722
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001723enum intel_ddb_partitioning {
1724 INTEL_DDB_PART_1_2,
1725 INTEL_DDB_PART_5_6, /* IVB+ */
1726};
1727
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001728struct intel_wm_level {
1729 bool enable;
1730 uint32_t pri_val;
1731 uint32_t spr_val;
1732 uint32_t cur_val;
1733 uint32_t fbc_val;
1734};
1735
Imre Deak820c1982013-12-17 14:46:36 +02001736struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001737 uint32_t wm_pipe[3];
1738 uint32_t wm_lp[3];
1739 uint32_t wm_lp_spr[3];
1740 uint32_t wm_linetime[3];
1741 bool enable_fbc_wm;
1742 enum intel_ddb_partitioning partitioning;
1743};
1744
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001745struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001746 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001747 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001748};
1749
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001750struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001751 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001752 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001753 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001754};
1755
1756struct vlv_wm_ddl_values {
1757 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001758};
1759
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001760struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001761 struct g4x_pipe_wm pipe[3];
1762 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001763 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001764 uint8_t level;
1765 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001766};
1767
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001768struct g4x_wm_values {
1769 struct g4x_pipe_wm pipe[2];
1770 struct g4x_sr_wm sr;
1771 struct g4x_sr_wm hpll;
1772 bool cxsr;
1773 bool hpll_en;
1774 bool fbc_en;
1775};
1776
Damien Lespiauc1939242014-11-04 17:06:41 +00001777struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001778 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001779};
1780
1781static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1782{
Damien Lespiau16160e32014-11-04 17:06:53 +00001783 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001784}
1785
Damien Lespiau08db6652014-11-04 17:06:52 +00001786static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1787 const struct skl_ddb_entry *e2)
1788{
1789 if (e1->start == e2->start && e1->end == e2->end)
1790 return true;
1791
1792 return false;
1793}
1794
Damien Lespiauc1939242014-11-04 17:06:41 +00001795struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001796 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001797 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001798};
1799
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001800struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001801 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001802 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001803};
1804
1805struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001806 bool plane_en;
1807 uint16_t plane_res_b;
1808 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001809};
1810
Paulo Zanonic67a4702013-08-19 13:18:09 -03001811/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001812 * This struct helps tracking the state needed for runtime PM, which puts the
1813 * device in PCI D3 state. Notice that when this happens, nothing on the
1814 * graphics device works, even register access, so we don't get interrupts nor
1815 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001816 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001817 * Every piece of our code that needs to actually touch the hardware needs to
1818 * either call intel_runtime_pm_get or call intel_display_power_get with the
1819 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001820 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001821 * Our driver uses the autosuspend delay feature, which means we'll only really
1822 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001823 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001824 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001825 *
1826 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1827 * goes back to false exactly before we reenable the IRQs. We use this variable
1828 * to check if someone is trying to enable/disable IRQs while they're supposed
1829 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001830 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001831 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001832 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001833 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001834struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001835 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001836 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001837 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001838};
1839
Daniel Vetter926321d2013-10-16 13:30:34 +02001840enum intel_pipe_crc_source {
1841 INTEL_PIPE_CRC_SOURCE_NONE,
1842 INTEL_PIPE_CRC_SOURCE_PLANE1,
1843 INTEL_PIPE_CRC_SOURCE_PLANE2,
1844 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001845 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001846 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1847 INTEL_PIPE_CRC_SOURCE_TV,
1848 INTEL_PIPE_CRC_SOURCE_DP_B,
1849 INTEL_PIPE_CRC_SOURCE_DP_C,
1850 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001851 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001852 INTEL_PIPE_CRC_SOURCE_MAX,
1853};
1854
Shuang He8bf1e9f2013-10-15 18:55:27 +01001855struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001856 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001857 uint32_t crc[5];
1858};
1859
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001860#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001861struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001862 spinlock_t lock;
1863 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001864 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001865 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001866 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001867 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001868 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001869};
1870
Daniel Vetterf99d7062014-06-19 16:01:59 +02001871struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001872 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001873
1874 /*
1875 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1876 * scheduled flips.
1877 */
1878 unsigned busy_bits;
1879 unsigned flip_bits;
1880};
1881
Mika Kuoppala72253422014-10-07 17:21:26 +03001882struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001883 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001884 u32 value;
1885 /* bitmask representing WA bits */
1886 u32 mask;
1887};
1888
Arun Siluvery33136b02016-01-21 21:43:47 +00001889/*
1890 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1891 * allowing it for RCS as we don't foresee any requirement of having
1892 * a whitelist for other engines. When it is really required for
1893 * other engines then the limit need to be increased.
1894 */
1895#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001896
1897struct i915_workarounds {
1898 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1899 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001900 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001901};
1902
Yu Zhangcf9d2892015-02-10 19:05:47 +08001903struct i915_virtual_gpu {
1904 bool active;
1905};
1906
Matt Roperaa363132015-09-24 15:53:18 -07001907/* used in computing the new watermarks state */
1908struct intel_wm_config {
1909 unsigned int num_pipes_active;
1910 bool sprites_enabled;
1911 bool sprites_scaled;
1912};
1913
Robert Braggd7965152016-11-07 19:49:52 +00001914struct i915_oa_format {
1915 u32 format;
1916 int size;
1917};
1918
Robert Bragg8a3003d2016-11-07 19:49:51 +00001919struct i915_oa_reg {
1920 i915_reg_t addr;
1921 u32 value;
1922};
1923
Robert Braggeec688e2016-11-07 19:49:47 +00001924struct i915_perf_stream;
1925
Robert Bragg16d98b32016-12-07 21:40:33 +00001926/**
1927 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1928 */
Robert Braggeec688e2016-11-07 19:49:47 +00001929struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001930 /**
1931 * @enable: Enables the collection of HW samples, either in response to
1932 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1933 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001934 */
1935 void (*enable)(struct i915_perf_stream *stream);
1936
Robert Bragg16d98b32016-12-07 21:40:33 +00001937 /**
1938 * @disable: Disables the collection of HW samples, either in response
1939 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1940 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001941 */
1942 void (*disable)(struct i915_perf_stream *stream);
1943
Robert Bragg16d98b32016-12-07 21:40:33 +00001944 /**
1945 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001946 * once there is something ready to read() for the stream
1947 */
1948 void (*poll_wait)(struct i915_perf_stream *stream,
1949 struct file *file,
1950 poll_table *wait);
1951
Robert Bragg16d98b32016-12-07 21:40:33 +00001952 /**
1953 * @wait_unlocked: For handling a blocking read, wait until there is
1954 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001955 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001956 */
1957 int (*wait_unlocked)(struct i915_perf_stream *stream);
1958
Robert Bragg16d98b32016-12-07 21:40:33 +00001959 /**
1960 * @read: Copy buffered metrics as records to userspace
1961 * **buf**: the userspace, destination buffer
1962 * **count**: the number of bytes to copy, requested by userspace
1963 * **offset**: zero at the start of the read, updated as the read
1964 * proceeds, it represents how many bytes have been copied so far and
1965 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001966 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001967 * Copy as many buffered i915 perf samples and records for this stream
1968 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001969 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001970 * Only write complete records; returning -%ENOSPC if there isn't room
1971 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001972 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001973 * Return any error condition that results in a short read such as
1974 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1975 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001976 */
1977 int (*read)(struct i915_perf_stream *stream,
1978 char __user *buf,
1979 size_t count,
1980 size_t *offset);
1981
Robert Bragg16d98b32016-12-07 21:40:33 +00001982 /**
1983 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001984 *
1985 * The stream will always be disabled before this is called.
1986 */
1987 void (*destroy)(struct i915_perf_stream *stream);
1988};
1989
Robert Bragg16d98b32016-12-07 21:40:33 +00001990/**
1991 * struct i915_perf_stream - state for a single open stream FD
1992 */
Robert Braggeec688e2016-11-07 19:49:47 +00001993struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001994 /**
1995 * @dev_priv: i915 drm device
1996 */
Robert Braggeec688e2016-11-07 19:49:47 +00001997 struct drm_i915_private *dev_priv;
1998
Robert Bragg16d98b32016-12-07 21:40:33 +00001999 /**
2000 * @link: Links the stream into ``&drm_i915_private->streams``
2001 */
Robert Braggeec688e2016-11-07 19:49:47 +00002002 struct list_head link;
2003
Robert Bragg16d98b32016-12-07 21:40:33 +00002004 /**
2005 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2006 * properties given when opening a stream, representing the contents
2007 * of a single sample as read() by userspace.
2008 */
Robert Braggeec688e2016-11-07 19:49:47 +00002009 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00002010
2011 /**
2012 * @sample_size: Considering the configured contents of a sample
2013 * combined with the required header size, this is the total size
2014 * of a single sample record.
2015 */
Robert Braggd7965152016-11-07 19:49:52 +00002016 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002017
Robert Bragg16d98b32016-12-07 21:40:33 +00002018 /**
2019 * @ctx: %NULL if measuring system-wide across all contexts or a
2020 * specific context that is being monitored.
2021 */
Robert Braggeec688e2016-11-07 19:49:47 +00002022 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002023
2024 /**
2025 * @enabled: Whether the stream is currently enabled, considering
2026 * whether the stream was opened in a disabled state and based
2027 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2028 */
Robert Braggeec688e2016-11-07 19:49:47 +00002029 bool enabled;
2030
Robert Bragg16d98b32016-12-07 21:40:33 +00002031 /**
2032 * @ops: The callbacks providing the implementation of this specific
2033 * type of configured stream.
2034 */
Robert Braggd7965152016-11-07 19:49:52 +00002035 const struct i915_perf_stream_ops *ops;
2036};
2037
Robert Bragg16d98b32016-12-07 21:40:33 +00002038/**
2039 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2040 */
Robert Braggd7965152016-11-07 19:49:52 +00002041struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002042 /**
2043 * @init_oa_buffer: Resets the head and tail pointers of the
2044 * circular buffer for periodic OA reports.
2045 *
2046 * Called when first opening a stream for OA metrics, but also may be
2047 * called in response to an OA buffer overflow or other error
2048 * condition.
2049 *
2050 * Note it may be necessary to clear the full OA buffer here as part of
2051 * maintaining the invariable that new reports must be written to
2052 * zeroed memory for us to be able to reliable detect if an expected
2053 * report has not yet landed in memory. (At least on Haswell the OA
2054 * buffer tail pointer is not synchronized with reports being visible
2055 * to the CPU)
2056 */
Robert Braggd7965152016-11-07 19:49:52 +00002057 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002058
2059 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002060 * @select_metric_set: The auto generated code that checks whether a
2061 * requested OA config is applicable to the system and if so sets up
2062 * the mux, oa and flex eu register config pointers according to the
2063 * current dev_priv->perf.oa.metrics_set.
2064 */
2065 int (*select_metric_set)(struct drm_i915_private *dev_priv);
2066
2067 /**
2068 * @enable_metric_set: Selects and applies any MUX configuration to set
2069 * up the Boolean and Custom (B/C) counters that are part of the
2070 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00002071 * disabling EU clock gating as required.
2072 */
Robert Braggd7965152016-11-07 19:49:52 +00002073 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002074
2075 /**
2076 * @disable_metric_set: Remove system constraints associated with using
2077 * the OA unit.
2078 */
Robert Braggd7965152016-11-07 19:49:52 +00002079 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002080
2081 /**
2082 * @oa_enable: Enable periodic sampling
2083 */
Robert Braggd7965152016-11-07 19:49:52 +00002084 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002085
2086 /**
2087 * @oa_disable: Disable periodic sampling
2088 */
Robert Braggd7965152016-11-07 19:49:52 +00002089 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002090
2091 /**
2092 * @read: Copy data from the circular OA buffer into a given userspace
2093 * buffer.
2094 */
Robert Braggd7965152016-11-07 19:49:52 +00002095 int (*read)(struct i915_perf_stream *stream,
2096 char __user *buf,
2097 size_t count,
2098 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002099
2100 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002101 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00002102 *
Robert Bragg19f81df2017-06-13 12:23:03 +01002103 * In particular this enables us to share all the fiddly code for
2104 * handling the OA unit tail pointer race that affects multiple
2105 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00002106 */
Robert Bragg19f81df2017-06-13 12:23:03 +01002107 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002108};
2109
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002110struct intel_cdclk_state {
2111 unsigned int cdclk, vco, ref;
2112};
2113
Jani Nikula77fec552014-03-31 14:27:22 +03002114struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002115 struct drm_device drm;
2116
Chris Wilsonefab6d82015-04-07 16:20:57 +01002117 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002118 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002119 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002120 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01002121 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002122
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002123 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002124
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002125 void __iomem *regs;
2126
Chris Wilson907b28c2013-07-19 20:36:52 +01002127 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002128
Yu Zhangcf9d2892015-02-10 19:05:47 +08002129 struct i915_virtual_gpu vgpu;
2130
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002131 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002132
Anusha Srivatsabd132852017-01-18 08:05:53 -08002133 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002134 struct intel_guc guc;
2135
Daniel Vettereb805622015-05-04 14:58:44 +02002136 struct intel_csr csr;
2137
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002138 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002139
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002140 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2141 * controller on different i2c buses. */
2142 struct mutex gmbus_mutex;
2143
2144 /**
2145 * Base address of the gmbus and gpio block.
2146 */
2147 uint32_t gpio_mmio_base;
2148
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302149 /* MMIO base address for MIPI regs */
2150 uint32_t mipi_mmio_base;
2151
Ville Syrjälä443a3892015-11-11 20:34:15 +02002152 uint32_t psr_mmio_base;
2153
Imre Deak44cb7342016-08-10 14:07:29 +03002154 uint32_t pps_mmio_base;
2155
Daniel Vetter28c70f12012-12-01 13:53:45 +01002156 wait_queue_head_t gmbus_wait_queue;
2157
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002158 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002159 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302160 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002161 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162
Daniel Vetterba8286f2014-09-11 07:43:25 +02002163 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002164 struct resource mch_res;
2165
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002166 /* protects the irq masks */
2167 spinlock_t irq_lock;
2168
Imre Deakf8b79e52014-03-04 19:23:07 +02002169 bool display_irqs_enabled;
2170
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002171 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2172 struct pm_qos_request pm_qos;
2173
Ville Syrjäläa5805162015-05-26 20:42:30 +03002174 /* Sideband mailbox protection */
2175 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002176
2177 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002178 union {
2179 u32 irq_mask;
2180 u32 de_irq_mask[I915_MAX_PIPES];
2181 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002182 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302183 u32 pm_imr;
2184 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302185 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302186 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002187 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002188
Jani Nikula5fcece82015-05-27 15:03:42 +03002189 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002190 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302191 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002192 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002193 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002194
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002195 bool preserve_bios_swizzle;
2196
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002197 /* overlay */
2198 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002199
Jani Nikula58c68772013-11-08 16:48:54 +02002200 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002201 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002202
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002203 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002204 bool no_aux_handshake;
2205
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002206 /* protects panel power sequencer state */
2207 struct mutex pps_mutex;
2208
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002209 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002210 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2211
2212 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002213 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002214 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002215
Mika Kaholaadafdc62015-08-18 14:36:59 +03002216 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002217 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002218 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002219 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002220
Ville Syrjälä63911d72016-05-13 23:41:32 +03002221 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002222 /*
2223 * The current logical cdclk state.
2224 * See intel_atomic_state.cdclk.logical
2225 *
2226 * For reading holding any crtc lock is sufficient,
2227 * for writing must hold all of them.
2228 */
2229 struct intel_cdclk_state logical;
2230 /*
2231 * The current actual cdclk state.
2232 * See intel_atomic_state.cdclk.actual
2233 */
2234 struct intel_cdclk_state actual;
2235 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002236 struct intel_cdclk_state hw;
2237 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002238
Daniel Vetter645416f2013-09-02 16:22:25 +02002239 /**
2240 * wq - Driver workqueue for GEM.
2241 *
2242 * NOTE: Work items scheduled here are not allowed to grab any modeset
2243 * locks, for otherwise the flushing done in the pageflip code will
2244 * result in deadlocks.
2245 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002246 struct workqueue_struct *wq;
2247
2248 /* Display functions */
2249 struct drm_i915_display_funcs display;
2250
2251 /* PCH chipset type */
2252 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002253 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002254
2255 unsigned long quirks;
2256
Zhang Ruib8efb172013-02-05 15:41:53 +08002257 enum modeset_restore modeset_restore;
2258 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002259 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002260 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002261
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002262 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002263 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002264
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002265 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002266 DECLARE_HASHTABLE(mm_structs, 7);
2267 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002268
Daniel Vetter87813422012-05-02 11:49:32 +02002269 /* Kernel Modesetting */
2270
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002271 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2272 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002273
Daniel Vetterc4597872013-10-21 21:04:07 +02002274#ifdef CONFIG_DEBUG_FS
2275 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2276#endif
2277
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002278 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002279 int num_shared_dpll;
2280 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002281 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002282
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002283 /*
2284 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2285 * Must be global rather than per dpll, because on some platforms
2286 * plls share registers.
2287 */
2288 struct mutex dpll_lock;
2289
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002290 unsigned int active_crtcs;
2291 unsigned int min_pixclk[I915_MAX_PIPES];
2292
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002293 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002294
Mika Kuoppala72253422014-10-07 17:21:26 +03002295 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002296
Daniel Vetterf99d7062014-06-19 16:01:59 +02002297 struct i915_frontbuffer_tracking fb_tracking;
2298
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002299 struct intel_atomic_helper {
2300 struct llist_head free_list;
2301 struct work_struct free_work;
2302 } atomic_helper;
2303
Jesse Barnes652c3932009-08-17 13:31:43 -07002304 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002305
Zhenyu Wangc48044112009-12-17 14:48:43 +08002306 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002307
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002308 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002309
Ben Widawsky59124502013-07-04 11:02:05 -07002310 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002311 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002312
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002313 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002314 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002315
Daniel Vetter20e4d402012-08-08 23:35:39 +02002316 /* ilk-only ips/rps state. Everything in here is protected by the global
2317 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002318 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002319
Imre Deak83c00f52013-10-25 17:36:47 +03002320 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002321
Rodrigo Vivia031d702013-10-03 16:15:06 -03002322 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002323
Daniel Vetter99584db2012-11-14 17:14:04 +01002324 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002325
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002326 struct drm_i915_gem_object *vlv_pctx;
2327
Dave Airlie8be48d92010-03-30 05:34:14 +00002328 /* list of fbdev register on this device */
2329 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002330 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00002331
2332 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002333 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002334
Imre Deak58fddc22015-01-08 17:54:14 +02002335 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002336 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002337 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002338 /**
2339 * av_mutex - mutex for audio/video sync
2340 *
2341 */
2342 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002343
Chris Wilson829a0af2017-06-20 12:05:45 +01002344 struct {
2345 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002346 struct llist_head free_list;
2347 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01002348
2349 /* The hw wants to have a stable context identifier for the
2350 * lifetime of the context (for OA, PASID, faults, etc).
2351 * This is limited in execlists to 21 bits.
2352 */
2353 struct ida hw_ida;
2354#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2355 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002356
Damien Lespiau3e683202012-12-11 18:48:29 +00002357 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002358
Ville Syrjäläc2317752016-03-15 16:39:56 +02002359 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002360 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002361 /*
2362 * Shadows for CHV DPLL_MD regs to keep the state
2363 * checker somewhat working in the presence hardware
2364 * crappiness (can't read out DPLL_MD for pipes B & C).
2365 */
2366 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002367 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002368
Daniel Vetter842f1c82014-03-10 10:01:44 +01002369 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002370 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002371 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002372 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002373
Lyude656d1b82016-08-17 15:55:54 -04002374 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002375 I915_SAGV_UNKNOWN = 0,
2376 I915_SAGV_DISABLED,
2377 I915_SAGV_ENABLED,
2378 I915_SAGV_NOT_CONTROLLED
2379 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002380
Ville Syrjälä53615a52013-08-01 16:18:50 +03002381 struct {
2382 /*
2383 * Raw watermark latency values:
2384 * in 0.1us units for WM0,
2385 * in 0.5us units for WM1+.
2386 */
2387 /* primary */
2388 uint16_t pri_latency[5];
2389 /* sprite */
2390 uint16_t spr_latency[5];
2391 /* cursor */
2392 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002393 /*
2394 * Raw watermark memory latency values
2395 * for SKL for all 8 levels
2396 * in 1us units.
2397 */
2398 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002399
2400 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002401 union {
2402 struct ilk_wm_values hw;
2403 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002404 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002405 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002406 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002407
2408 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002409
2410 /*
2411 * Should be held around atomic WM register writing; also
2412 * protects * intel_crtc->wm.active and
2413 * cstate->wm.need_postvbl_update.
2414 */
2415 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002416
2417 /*
2418 * Set during HW readout of watermarks/DDB. Some platforms
2419 * need to know when we're still using BIOS-provided values
2420 * (which we don't fully trust).
2421 */
2422 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002423 } wm;
2424
Paulo Zanoni8a187452013-12-06 20:32:13 -02002425 struct i915_runtime_pm pm;
2426
Robert Braggeec688e2016-11-07 19:49:47 +00002427 struct {
2428 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002429
Robert Bragg442b8c02016-11-07 19:49:53 +00002430 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002431 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002432
Robert Braggeec688e2016-11-07 19:49:47 +00002433 struct mutex lock;
2434 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002435
2436 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002437 struct i915_perf_stream *exclusive_stream;
2438
2439 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002440
2441 struct hrtimer poll_check_timer;
2442 wait_queue_head_t poll_wq;
2443 bool pollin;
2444
Robert Bragg712122e2017-05-11 16:43:31 +01002445 /**
2446 * For rate limiting any notifications of spurious
2447 * invalid OA reports
2448 */
2449 struct ratelimit_state spurious_report_rs;
2450
Robert Braggd7965152016-11-07 19:49:52 +00002451 bool periodic;
2452 int period_exponent;
Robert Bragg155e9412017-06-13 12:23:05 +01002453 int timestamp_frequency;
Robert Braggd7965152016-11-07 19:49:52 +00002454
2455 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002456
Robert Braggfc599212017-06-13 12:23:04 +01002457 const struct i915_oa_reg *mux_regs[6];
2458 int mux_regs_lens[6];
Lionel Landwerlin3f488d92017-06-13 12:23:01 +01002459 int n_mux_configs;
2460
Robert Bragg8a3003d2016-11-07 19:49:51 +00002461 const struct i915_oa_reg *b_counter_regs;
2462 int b_counter_regs_len;
Robert Bragg5182f642017-06-13 12:23:02 +01002463 const struct i915_oa_reg *flex_regs;
2464 int flex_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002465
2466 struct {
2467 struct i915_vma *vma;
2468 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01002469 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002470 int format;
2471 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002472
2473 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002474 * Locks reads and writes to all head/tail state
2475 *
2476 * Consider: the head and tail pointer state
2477 * needs to be read consistently from a hrtimer
2478 * callback (atomic context) and read() fop
2479 * (user context) with tail pointer updates
2480 * happening in atomic context and head updates
2481 * in user context and the (unlikely)
2482 * possibility of read() errors needing to
2483 * reset all head/tail state.
2484 *
2485 * Note: Contention or performance aren't
2486 * currently a significant concern here
2487 * considering the relatively low frequency of
2488 * hrtimer callbacks (5ms period) and that
2489 * reads typically only happen in response to a
2490 * hrtimer event and likely complete before the
2491 * next callback.
2492 *
2493 * Note: This lock is not held *while* reading
2494 * and copying data to userspace so the value
2495 * of head observed in htrimer callbacks won't
2496 * represent any partial consumption of data.
2497 */
2498 spinlock_t ptr_lock;
2499
2500 /**
2501 * One 'aging' tail pointer and one 'aged'
2502 * tail pointer ready to used for reading.
2503 *
2504 * Initial values of 0xffffffff are invalid
2505 * and imply that an update is required
2506 * (and should be ignored by an attempted
2507 * read)
2508 */
2509 struct {
2510 u32 offset;
2511 } tails[2];
2512
2513 /**
2514 * Index for the aged tail ready to read()
2515 * data up to.
2516 */
2517 unsigned int aged_tail_idx;
2518
2519 /**
2520 * A monotonic timestamp for when the current
2521 * aging tail pointer was read; used to
2522 * determine when it is old enough to trust.
2523 */
2524 u64 aging_timestamp;
2525
2526 /**
Robert Braggf2790202017-05-11 16:43:26 +01002527 * Although we can always read back the head
2528 * pointer register, we prefer to avoid
2529 * trusting the HW state, just to avoid any
2530 * risk that some hardware condition could
2531 * somehow bump the head pointer unpredictably
2532 * and cause us to forward the wrong OA buffer
2533 * data to userspace.
2534 */
2535 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002536 } oa_buffer;
2537
2538 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002539 u32 ctx_oactxctrl_offset;
2540 u32 ctx_flexeu0_offset;
2541
2542 /**
2543 * The RPT_ID/reason field for Gen8+ includes a bit
2544 * to determine if the CTX ID in the report is valid
2545 * but the specific bit differs between Gen 8 and 9
2546 */
2547 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002548
2549 struct i915_oa_ops ops;
2550 const struct i915_oa_format *oa_formats;
2551 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002552 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002553 } perf;
2554
Oscar Mateoa83014d2014-07-24 17:04:21 +01002555 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2556 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002557 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002558 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002559
Chris Wilson73cb9702016-10-28 13:58:46 +01002560 struct list_head timelines;
2561 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002562 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002563
Chris Wilson67d97da2016-07-04 08:08:31 +01002564 /**
2565 * Is the GPU currently considered idle, or busy executing
2566 * userspace requests? Whilst idle, we allow runtime power
2567 * management to power down the hardware and display clocks.
2568 * In order to reduce the effect on performance, there
2569 * is a slight delay before we do so.
2570 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002571 bool awake;
2572
2573 /**
2574 * We leave the user IRQ off as much as possible,
2575 * but this means that requests will finish and never
2576 * be retired once the system goes idle. Set a timer to
2577 * fire periodically while the ring is running. When it
2578 * fires, go retire requests.
2579 */
2580 struct delayed_work retire_work;
2581
2582 /**
2583 * When we detect an idle GPU, we want to turn on
2584 * powersaving features. So once we see that there
2585 * are no more requests outstanding and no more
2586 * arrive within a small period of time, we fire
2587 * off the idle_work.
2588 */
2589 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002590
2591 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002592 } gt;
2593
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002594 /* perform PHY state sanity checks? */
2595 bool chv_phy_assert[2];
2596
Mahesh Kumara3a89862016-12-01 21:19:34 +05302597 bool ipc_enabled;
2598
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002599 /* Used to save the pipe-to-encoder mapping for audio */
2600 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002601
Jerome Anandeef57322017-01-25 04:27:49 +05302602 /* necessary resource sharing with HDMI LPE audio driver. */
2603 struct {
2604 struct platform_device *platdev;
2605 int irq;
2606 } lpe_audio;
2607
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002608 /*
2609 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2610 * will be rejected. Instead look for a better place.
2611 */
Jani Nikula77fec552014-03-31 14:27:22 +03002612};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
Chris Wilson2c1792a2013-08-01 18:39:55 +01002614static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2615{
Chris Wilson091387c2016-06-24 14:00:21 +01002616 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002617}
2618
David Weinehallc49d13e2016-08-22 13:32:42 +03002619static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002620{
David Weinehallc49d13e2016-08-22 13:32:42 +03002621 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002622}
2623
Alex Dai33a732f2015-08-12 15:43:36 +01002624static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2625{
2626 return container_of(guc, struct drm_i915_private, guc);
2627}
2628
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002629static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2630{
2631 return container_of(huc, struct drm_i915_private, huc);
2632}
2633
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002634/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302635#define for_each_engine(engine__, dev_priv__, id__) \
2636 for ((id__) = 0; \
2637 (id__) < I915_NUM_ENGINES; \
2638 (id__)++) \
2639 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002640
2641/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002642#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2643 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302644 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002645
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002646enum hdmi_force_audio {
2647 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2648 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2649 HDMI_AUDIO_AUTO, /* trust EDID */
2650 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2651};
2652
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002653#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002654
Daniel Vettera071fa02014-06-18 23:28:09 +02002655/*
2656 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302657 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002658 * doesn't mean that the hw necessarily already scans it out, but that any
2659 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2660 *
2661 * We have one bit per pipe and per scanout plane type.
2662 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302663#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2664#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002665#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2666 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2667#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302668 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2669#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2670 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002671#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302672 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002673#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302674 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002675
Dave Gordon85d12252016-05-20 11:54:06 +01002676/*
2677 * Optimised SGL iterator for GEM objects
2678 */
2679static __always_inline struct sgt_iter {
2680 struct scatterlist *sgp;
2681 union {
2682 unsigned long pfn;
2683 dma_addr_t dma;
2684 };
2685 unsigned int curr;
2686 unsigned int max;
2687} __sgt_iter(struct scatterlist *sgl, bool dma) {
2688 struct sgt_iter s = { .sgp = sgl };
2689
2690 if (s.sgp) {
2691 s.max = s.curr = s.sgp->offset;
2692 s.max += s.sgp->length;
2693 if (dma)
2694 s.dma = sg_dma_address(s.sgp);
2695 else
2696 s.pfn = page_to_pfn(sg_page(s.sgp));
2697 }
2698
2699 return s;
2700}
2701
Chris Wilson96d77632016-10-28 13:58:33 +01002702static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2703{
2704 ++sg;
2705 if (unlikely(sg_is_chain(sg)))
2706 sg = sg_chain_ptr(sg);
2707 return sg;
2708}
2709
Dave Gordon85d12252016-05-20 11:54:06 +01002710/**
Dave Gordon63d15322016-05-20 11:54:07 +01002711 * __sg_next - return the next scatterlist entry in a list
2712 * @sg: The current sg entry
2713 *
2714 * Description:
2715 * If the entry is the last, return NULL; otherwise, step to the next
2716 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2717 * otherwise just return the pointer to the current element.
2718 **/
2719static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2720{
2721#ifdef CONFIG_DEBUG_SG
2722 BUG_ON(sg->sg_magic != SG_MAGIC);
2723#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002724 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002725}
2726
2727/**
Dave Gordon85d12252016-05-20 11:54:06 +01002728 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2729 * @__dmap: DMA address (output)
2730 * @__iter: 'struct sgt_iter' (iterator state, internal)
2731 * @__sgt: sg_table to iterate over (input)
2732 */
2733#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2734 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2735 ((__dmap) = (__iter).dma + (__iter).curr); \
2736 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002737 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002738
2739/**
2740 * for_each_sgt_page - iterate over the pages of the given sg_table
2741 * @__pp: page pointer (output)
2742 * @__iter: 'struct sgt_iter' (iterator state, internal)
2743 * @__sgt: sg_table to iterate over (input)
2744 */
2745#define for_each_sgt_page(__pp, __iter, __sgt) \
2746 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2747 ((__pp) = (__iter).pfn == 0 ? NULL : \
2748 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2749 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002750 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002751
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002752static inline const struct intel_device_info *
2753intel_info(const struct drm_i915_private *dev_priv)
2754{
2755 return &dev_priv->info;
2756}
2757
2758#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002759
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002760#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002761#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002762
Jani Nikulae87a0052015-10-20 15:22:02 +03002763#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002764#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002765
2766#define GEN_FOREVER (0)
2767/*
2768 * Returns true if Gen is in inclusive range [Start, End].
2769 *
2770 * Use GEN_FOREVER for unbound start and or end.
2771 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002772#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002773 unsigned int __s = (s), __e = (e); \
2774 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2775 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2776 if ((__s) != GEN_FOREVER) \
2777 __s = (s) - 1; \
2778 if ((__e) == GEN_FOREVER) \
2779 __e = BITS_PER_LONG - 1; \
2780 else \
2781 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002782 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002783})
2784
Jani Nikulae87a0052015-10-20 15:22:02 +03002785/*
2786 * Return true if revision is in range [since,until] inclusive.
2787 *
2788 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2789 */
2790#define IS_REVID(p, since, until) \
2791 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2792
Jani Nikula06bcd842016-11-30 17:43:06 +02002793#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2794#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002795#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002796#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002797#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002798#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2799#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002800#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002801#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2802#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002803#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2804#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2805#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002806#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2807#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002808#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002809#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002810#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002811#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002812#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2813 INTEL_DEVID(dev_priv) == 0x0152 || \
2814 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002815#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2816#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2817#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2818#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2819#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2820#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2821#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2822#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Rodrigo Vivi71851fa2017-06-08 08:49:58 -07002823#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002824#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002825#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002826#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2827 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2828#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2829 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2830 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2831 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002832/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002833#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2834 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2835#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2836 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2837#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2838 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2839#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2840 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002841/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002842#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2843 INTEL_DEVID(dev_priv) == 0x0A1E)
2844#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2845 INTEL_DEVID(dev_priv) == 0x1913 || \
2846 INTEL_DEVID(dev_priv) == 0x1916 || \
2847 INTEL_DEVID(dev_priv) == 0x1921 || \
2848 INTEL_DEVID(dev_priv) == 0x1926)
2849#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2850 INTEL_DEVID(dev_priv) == 0x1915 || \
2851 INTEL_DEVID(dev_priv) == 0x191E)
2852#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2853 INTEL_DEVID(dev_priv) == 0x5913 || \
2854 INTEL_DEVID(dev_priv) == 0x5916 || \
2855 INTEL_DEVID(dev_priv) == 0x5921 || \
2856 INTEL_DEVID(dev_priv) == 0x5926)
2857#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2858 INTEL_DEVID(dev_priv) == 0x5915 || \
2859 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002860#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2861 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002862#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2863 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2864#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2865 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002866#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2867 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2868#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2869 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002870#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2871 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302872
Jani Nikulac007fb42016-10-31 12:18:28 +02002873#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002874
Jani Nikulaef712bb2015-10-20 15:22:00 +03002875#define SKL_REVID_A0 0x0
2876#define SKL_REVID_B0 0x1
2877#define SKL_REVID_C0 0x2
2878#define SKL_REVID_D0 0x3
2879#define SKL_REVID_E0 0x4
2880#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002881#define SKL_REVID_G0 0x6
2882#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002883
Jani Nikulae87a0052015-10-20 15:22:02 +03002884#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2885
Jani Nikulaef712bb2015-10-20 15:22:00 +03002886#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002887#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002888#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002889#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002890#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002891
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002892#define IS_BXT_REVID(dev_priv, since, until) \
2893 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002894
Mika Kuoppalac033a372016-06-07 17:18:55 +03002895#define KBL_REVID_A0 0x0
2896#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002897#define KBL_REVID_C0 0x2
2898#define KBL_REVID_D0 0x3
2899#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002900
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002901#define IS_KBL_REVID(dev_priv, since, until) \
2902 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002903
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002904#define GLK_REVID_A0 0x0
2905#define GLK_REVID_A1 0x1
2906
2907#define IS_GLK_REVID(dev_priv, since, until) \
2908 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2909
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002910#define CNL_REVID_A0 0x0
2911#define CNL_REVID_B0 0x1
2912
2913#define IS_CNL_REVID(p, since, until) \
2914 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2915
Jesse Barnes85436692011-04-06 12:11:14 -07002916/*
2917 * The genX designation typically refers to the render engine, so render
2918 * capability related checks should use IS_GEN, while display and other checks
2919 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2920 * chips, etc.).
2921 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002922#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2923#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2924#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2925#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2926#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2927#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2928#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2929#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002930#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Zou Nan haicae58522010-11-09 17:17:32 +08002931
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002932#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002933#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2934#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002935
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002936#define ENGINE_MASK(id) BIT(id)
2937#define RENDER_RING ENGINE_MASK(RCS)
2938#define BSD_RING ENGINE_MASK(VCS)
2939#define BLT_RING ENGINE_MASK(BCS)
2940#define VEBOX_RING ENGINE_MASK(VECS)
2941#define BSD2_RING ENGINE_MASK(VCS2)
2942#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002943
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002944#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002945 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002946
2947#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2948#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2949#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2950#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2951
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002952#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2953#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2954#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002955#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2956 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002957
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002958#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002959
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002960#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2961 ((dev_priv)->info.has_logical_ring_contexts)
2962#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2963#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2964#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2965
2966#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2967#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2968 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002969
Daniel Vetterb45305f2012-12-17 16:21:27 +01002970/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002971#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002972
2973/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002974#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002975 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002976
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002977/*
2978 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2979 * even when in MSI mode. This results in spurious interrupt warnings if the
2980 * legacy irq no. is shared with another device. The kernel then disables that
2981 * interrupt source and so prevents the other device from working properly.
2982 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002983#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2984#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002985
Zou Nan haicae58522010-11-09 17:17:32 +08002986/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2987 * rows, which changed the alignment requirements and fence programming.
2988 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002989#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2990 !(IS_I915G(dev_priv) || \
2991 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002992#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2993#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002994
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002995#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2996#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2997#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03002998#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002999
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003000#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01003001
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003002#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03003003
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003004#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3005#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3006#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3007#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3008#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003009
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003010#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02003011
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003012#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02003013#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3014
Dave Gordon1a3d1892016-05-13 15:36:30 +01003015/*
3016 * For now, anything with a GuC requires uCode loading, and then supports
3017 * command submission once loaded. But these are logically independent
3018 * properties, so we have separate macros to test them.
3019 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003020#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00003021#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003022#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3023#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08003024#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01003025
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003026#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03003027
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003028#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01003029
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003030#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003031#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3032#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3033#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3034#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3035#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003036#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3037#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05303038#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3039#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003040#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003041#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003042#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Robert Beckett30c964a2015-08-28 13:10:22 +01003043#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07003044#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01003045#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003046
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003047#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003048#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003049#define HAS_PCH_CNP_LP(dev_priv) \
3050 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003051#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3052#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3053#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003054#define HAS_PCH_LPT_LP(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003055 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3056 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003057#define HAS_PCH_LPT_H(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003058 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3059 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003060#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3061#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3062#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3063#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08003064
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01003065#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05303066
Rodrigo Viviff159472017-06-09 15:26:14 -07003067#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05303068
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003069/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003070#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003071#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3072 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07003073
Ben Widawskyc8735b02012-09-07 19:43:39 -07003074#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05303075#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07003076
Chris Wilson05394f32010-11-08 19:18:58 +00003077#include "i915_trace.h"
3078
Chris Wilson80debff2017-05-25 13:16:12 +01003079static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01003080{
3081#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01003082 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01003083 return true;
3084#endif
3085 return false;
3086}
3087
Chris Wilson80debff2017-05-25 13:16:12 +01003088static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3089{
3090 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3091}
3092
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003093static inline bool
3094intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3095{
Chris Wilson80debff2017-05-25 13:16:12 +01003096 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003097}
3098
Chris Wilsonc0336662016-05-06 15:40:21 +01003099int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03003100 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01003101
Chris Wilson39df9192016-07-20 13:31:57 +01003102bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3103
Chris Wilson0673ad42016-06-24 14:00:22 +01003104/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02003105void __printf(3, 4)
3106__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3107 const char *fmt, ...);
3108
3109#define i915_report_error(dev_priv, fmt, ...) \
3110 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3111
Ben Widawskyc43b5632012-04-16 14:07:40 -07003112#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003113extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3114 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003115#else
3116#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003117#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003118extern const struct dev_pm_ops i915_pm_ops;
3119
3120extern int i915_driver_load(struct pci_dev *pdev,
3121 const struct pci_device_id *ent);
3122extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003123extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3124extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01003125
3126#define I915_RESET_QUIET BIT(0)
3127extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3128extern int i915_reset_engine(struct intel_engine_cs *engine,
3129 unsigned int flags);
3130
Michel Thierry142bc7d2017-06-20 10:57:46 +01003131extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003132extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003133extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003134extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003135extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3136extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3137extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3138extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003139int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003140
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03003141int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003142int intel_engines_init(struct drm_i915_private *dev_priv);
3143
Jani Nikula77913b32015-06-18 13:06:16 +03003144/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003145void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3146 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003147void intel_hpd_init(struct drm_i915_private *dev_priv);
3148void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3149void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003150bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003151bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3152void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003153
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003155static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3156{
3157 unsigned long delay;
3158
3159 if (unlikely(!i915.enable_hangcheck))
3160 return;
3161
3162 /* Don't continually defer the hangcheck so that it is always run at
3163 * least once after work has been scheduled on any ring. Otherwise,
3164 * we will ignore a hung ring if a second ring is kept busy.
3165 */
3166
3167 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3168 queue_delayed_work(system_long_wq,
3169 &dev_priv->gpu_error.hangcheck_work, delay);
3170}
3171
Mika Kuoppala58174462014-02-25 17:11:26 +02003172__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003173void i915_handle_error(struct drm_i915_private *dev_priv,
3174 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003175 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003176
Daniel Vetterb9632912014-09-30 10:56:44 +02003177extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003178extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003179int intel_irq_install(struct drm_i915_private *dev_priv);
3180void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003181
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003182static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3183{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003184 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003185}
3186
Chris Wilsonc0336662016-05-06 15:40:21 +01003187static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003188{
Chris Wilsonc0336662016-05-06 15:40:21 +01003189 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003190}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003191
Keith Packard7c463582008-11-04 02:03:27 -08003192void
Jani Nikula50227e12014-03-31 14:27:21 +03003193i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003194 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003195
3196void
Jani Nikula50227e12014-03-31 14:27:21 +03003197i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003198 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003199
Imre Deakf8b79e52014-03-04 19:23:07 +02003200void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3201void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003202void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3203 uint32_t mask,
3204 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003205void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3206 uint32_t interrupt_mask,
3207 uint32_t enabled_irq_mask);
3208static inline void
3209ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3210{
3211 ilk_update_display_irq(dev_priv, bits, bits);
3212}
3213static inline void
3214ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3215{
3216 ilk_update_display_irq(dev_priv, bits, 0);
3217}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003218void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3219 enum pipe pipe,
3220 uint32_t interrupt_mask,
3221 uint32_t enabled_irq_mask);
3222static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3223 enum pipe pipe, uint32_t bits)
3224{
3225 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3226}
3227static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3228 enum pipe pipe, uint32_t bits)
3229{
3230 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3231}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003232void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3233 uint32_t interrupt_mask,
3234 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003235static inline void
3236ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3237{
3238 ibx_display_interrupt_update(dev_priv, bits, bits);
3239}
3240static inline void
3241ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3242{
3243 ibx_display_interrupt_update(dev_priv, bits, 0);
3244}
3245
Eric Anholt673a3942008-07-30 12:06:12 -07003246/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003247int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3248 struct drm_file *file_priv);
3249int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3250 struct drm_file *file_priv);
3251int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3252 struct drm_file *file_priv);
3253int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3254 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003255int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3256 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003257int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3258 struct drm_file *file_priv);
3259int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3260 struct drm_file *file_priv);
3261int i915_gem_execbuffer(struct drm_device *dev, void *data,
3262 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003263int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3264 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003265int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3266 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003267int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3268 struct drm_file *file);
3269int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3270 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003271int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3272 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003273int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3274 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003275int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3276 struct drm_file *file_priv);
3277int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3278 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01003279int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3280void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003281int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3282 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003283int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3284 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003285int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3286 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003287void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003288int i915_gem_load_init(struct drm_i915_private *dev_priv);
3289void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003290void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003291int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003292int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3293
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003294void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003295void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003296void i915_gem_object_init(struct drm_i915_gem_object *obj,
3297 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003298struct drm_i915_gem_object *
3299i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3300struct drm_i915_gem_object *
3301i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3302 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003303void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003304void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003305
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003306static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3307{
3308 /* A single pass should suffice to release all the freed objects (along
3309 * most call paths) , but be a little more paranoid in that freeing
3310 * the objects does take a little amount of time, during which the rcu
3311 * callbacks could have added new objects into the freed list, and
3312 * armed the work again.
3313 */
3314 do {
3315 rcu_barrier();
3316 } while (flush_work(&i915->mm.free_work));
3317}
3318
Chris Wilson3b19f162017-07-18 14:41:24 +01003319static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3320{
3321 /*
3322 * Similar to objects above (see i915_gem_drain_freed-objects), in
3323 * general we have workers that are armed by RCU and then rearm
3324 * themselves in their callbacks. To be paranoid, we need to
3325 * drain the workqueue a second time after waiting for the RCU
3326 * grace period so that we catch work queued via RCU from the first
3327 * pass. As neither drain_workqueue() nor flush_workqueue() report
3328 * a result, we make an assumption that we only don't require more
3329 * than 2 passes to catch all recursive RCU delayed work.
3330 *
3331 */
3332 int pass = 2;
3333 do {
3334 rcu_barrier();
3335 drain_workqueue(i915->wq);
3336 } while (--pass);
3337}
3338
Chris Wilson058d88c2016-08-15 10:49:06 +01003339struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003340i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3341 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003342 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003343 u64 alignment,
3344 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003345
Chris Wilsonaa653a62016-08-04 07:52:27 +01003346int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003347void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003348
Chris Wilson7c108fd2016-10-24 13:42:18 +01003349void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3350
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003351static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003352{
Chris Wilsonee286372015-04-07 16:20:25 +01003353 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003354}
Chris Wilsonee286372015-04-07 16:20:25 +01003355
Chris Wilson96d77632016-10-28 13:58:33 +01003356struct scatterlist *
3357i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3358 unsigned int n, unsigned int *offset);
3359
Dave Gordon033908a2015-12-10 18:51:23 +00003360struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003361i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3362 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003363
Chris Wilson96d77632016-10-28 13:58:33 +01003364struct page *
3365i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3366 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303367
Chris Wilson96d77632016-10-28 13:58:33 +01003368dma_addr_t
3369i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3370 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003371
Chris Wilson03ac84f2016-10-28 13:58:36 +01003372void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3373 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003374int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3375
3376static inline int __must_check
3377i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003378{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003379 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003380
Chris Wilson1233e2d2016-10-28 13:58:37 +01003381 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003382 return 0;
3383
3384 return __i915_gem_object_get_pages(obj);
3385}
3386
3387static inline void
3388__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3389{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003390 GEM_BUG_ON(!obj->mm.pages);
3391
Chris Wilson1233e2d2016-10-28 13:58:37 +01003392 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003393}
3394
3395static inline bool
3396i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3397{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003398 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003399}
3400
3401static inline void
3402__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3403{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003404 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3405 GEM_BUG_ON(!obj->mm.pages);
3406
Chris Wilson1233e2d2016-10-28 13:58:37 +01003407 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003408}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003409
Chris Wilson1233e2d2016-10-28 13:58:37 +01003410static inline void
3411i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003412{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003413 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003414}
3415
Chris Wilson548625e2016-11-01 12:11:34 +00003416enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3417 I915_MM_NORMAL = 0,
3418 I915_MM_SHRINKER
3419};
3420
3421void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3422 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003423void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003424
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003425enum i915_map_type {
3426 I915_MAP_WB = 0,
3427 I915_MAP_WC,
3428};
3429
Chris Wilson0a798eb2016-04-08 12:11:11 +01003430/**
3431 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003432 * @obj: the object to map into kernel address space
3433 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003434 *
3435 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3436 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003437 * the kernel address space. Based on the @type of mapping, the PTE will be
3438 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003439 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003440 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3441 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003442 *
Dave Gordon83052162016-04-12 14:46:16 +01003443 * Returns the pointer through which to access the mapped object, or an
3444 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003445 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003446void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3447 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003448
3449/**
3450 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003451 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003452 *
3453 * After pinning the object and mapping its pages, once you are finished
3454 * with your access, call i915_gem_object_unpin_map() to release the pin
3455 * upon the mapping. Once the pin count reaches zero, that mapping may be
3456 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003457 */
3458static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3459{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003460 i915_gem_object_unpin_pages(obj);
3461}
3462
Chris Wilson43394c72016-08-18 17:16:47 +01003463int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3464 unsigned int *needs_clflush);
3465int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3466 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003467#define CLFLUSH_BEFORE BIT(0)
3468#define CLFLUSH_AFTER BIT(1)
3469#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003470
3471static inline void
3472i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3473{
3474 i915_gem_object_unpin_pages(obj);
3475}
3476
Chris Wilson54cf91d2010-11-25 18:00:26 +00003477int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003478void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003479 struct drm_i915_gem_request *req,
3480 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003481int i915_gem_dumb_create(struct drm_file *file_priv,
3482 struct drm_device *dev,
3483 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003484int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3485 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003486int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003487
3488void i915_gem_track_fb(struct drm_i915_gem_object *old,
3489 struct drm_i915_gem_object *new,
3490 unsigned frontbuffer_bits);
3491
Chris Wilson73cb9702016-10-28 13:58:46 +01003492int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003493
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003494struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003495i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003496
Chris Wilson67d97da2016-07-04 08:08:31 +01003497void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303498
Chris Wilson8c185ec2017-03-16 17:13:02 +00003499static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003500{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003501 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3502}
3503
3504static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3505{
3506 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003507}
3508
3509static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3510{
Chris Wilson8af29b02016-09-09 14:11:47 +01003511 return unlikely(test_bit(I915_WEDGED, &error->flags));
3512}
3513
Chris Wilson8c185ec2017-03-16 17:13:02 +00003514static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003515{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003516 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003517}
3518
3519static inline u32 i915_reset_count(struct i915_gpu_error *error)
3520{
Chris Wilson8af29b02016-09-09 14:11:47 +01003521 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003522}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003523
Michel Thierry702c8f82017-06-20 10:57:48 +01003524static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3525 struct intel_engine_cs *engine)
3526{
3527 return READ_ONCE(error->reset_engine_count[engine->id]);
3528}
3529
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003530struct drm_i915_gem_request *
3531i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003532int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003533void i915_gem_reset(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003534void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003535void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003536void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003537bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003538void i915_gem_reset_engine(struct intel_engine_cs *engine,
3539 struct drm_i915_gem_request *request);
Chris Wilson57822dc2017-02-22 11:40:48 +00003540
Chris Wilson24145512017-01-24 11:01:35 +00003541void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003542int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3543int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003544void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003545void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003546int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3547 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003548int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3549void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003550int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003551int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3552 unsigned int flags,
3553 long timeout,
3554 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003555int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3556 unsigned int flags,
3557 int priority);
3558#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3559
Chris Wilson2e2f3512015-04-27 13:41:14 +01003560int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003561i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3562int __must_check
3563i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003564int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003565i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003566struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003567i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3568 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003569 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003570void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003571int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003572 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003573int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003574void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003575
Chris Wilsone4ffd172011-04-04 09:44:39 +01003576int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3577 enum i915_cache_level cache_level);
3578
Daniel Vetter1286ff72012-05-10 15:25:09 +02003579struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3580 struct dma_buf *dma_buf);
3581
3582struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3583 struct drm_gem_object *gem_obj, int flags);
3584
Daniel Vetter841cd772014-08-06 15:04:48 +02003585static inline struct i915_hw_ppgtt *
3586i915_vm_to_ppgtt(struct i915_address_space *vm)
3587{
Daniel Vetter841cd772014-08-06 15:04:48 +02003588 return container_of(vm, struct i915_hw_ppgtt, base);
3589}
3590
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003591/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003592int __must_check i915_vma_get_fence(struct i915_vma *vma);
3593int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003594
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003595void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003596void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003597
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003598void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003599void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3600 struct sg_table *pages);
3601void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3602 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003603
Chris Wilsonca585b52016-05-24 14:53:36 +01003604static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003605__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3606{
3607 return idr_find(&file_priv->context_idr, id);
3608}
3609
3610static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003611i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3612{
3613 struct i915_gem_context *ctx;
3614
Chris Wilson1acfc102017-06-20 12:05:47 +01003615 rcu_read_lock();
3616 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3617 if (ctx && !kref_get_unless_zero(&ctx->ref))
3618 ctx = NULL;
3619 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003620
3621 return ctx;
3622}
3623
Chris Wilson80b204b2016-10-28 13:58:58 +01003624static inline struct intel_timeline *
3625i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3626 struct intel_engine_cs *engine)
3627{
3628 struct i915_address_space *vm;
3629
3630 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3631 return &vm->timeline.engine[engine->id];
3632}
3633
Robert Braggeec688e2016-11-07 19:49:47 +00003634int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3635 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003636void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3637 struct i915_gem_context *ctx,
3638 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003639
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003640/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003641int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003642 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003643 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003644 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003645 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003646int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3647 struct drm_mm_node *node,
3648 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003649int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003650
Ben Widawsky0260c422014-03-22 22:47:21 -07003651/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003652static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003653{
Chris Wilson600f4362016-08-18 17:16:40 +01003654 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003655 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003656 intel_gtt_chipset_flush();
3657}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003658
Chris Wilson9797fbf2012-04-24 15:47:39 +01003659/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003660int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3661 struct drm_mm_node *node, u64 size,
3662 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003663int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3664 struct drm_mm_node *node, u64 size,
3665 unsigned alignment, u64 start,
3666 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003667void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3668 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003669int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003670void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003671struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003672i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003673struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003674i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003675 u32 stolen_offset,
3676 u32 gtt_offset,
3677 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003678
Chris Wilson920cf412016-10-28 13:58:30 +01003679/* i915_gem_internal.c */
3680struct drm_i915_gem_object *
3681i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003682 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003683
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003684/* i915_gem_shrinker.c */
3685unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003686 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003687 unsigned flags);
3688#define I915_SHRINK_PURGEABLE 0x1
3689#define I915_SHRINK_UNBOUND 0x2
3690#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003691#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003692#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003693unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3694void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003695void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003696
3697
Eric Anholt673a3942008-07-30 12:06:12 -07003698/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003699static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003700{
Chris Wilson091387c2016-06-24 14:00:21 +01003701 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003702
3703 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003704 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003705}
3706
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003707u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3708 unsigned int tiling, unsigned int stride);
3709u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3710 unsigned int tiling, unsigned int stride);
3711
Ben Gamari20172632009-02-17 20:08:50 -05003712/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003713#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003714int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003715int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003716void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003717#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003718static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003719static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3720{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003721static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003722#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003723
3724/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003725#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3726
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003727__printf(2, 3)
3728void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003729int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003730 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003731int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003732 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003733 size_t count, loff_t pos);
3734static inline void i915_error_state_buf_release(
3735 struct drm_i915_error_state_buf *eb)
3736{
3737 kfree(eb->buf);
3738}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003739
3740struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003741void i915_capture_error_state(struct drm_i915_private *dev_priv,
3742 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003743 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003744
3745static inline struct i915_gpu_state *
3746i915_gpu_state_get(struct i915_gpu_state *gpu)
3747{
3748 kref_get(&gpu->ref);
3749 return gpu;
3750}
3751
3752void __i915_gpu_state_free(struct kref *kref);
3753static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3754{
3755 if (gpu)
3756 kref_put(&gpu->ref, __i915_gpu_state_free);
3757}
3758
3759struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3760void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003761
Chris Wilson98a2f412016-10-12 10:05:18 +01003762#else
3763
3764static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3765 u32 engine_mask,
3766 const char *error_msg)
3767{
3768}
3769
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003770static inline struct i915_gpu_state *
3771i915_first_error_state(struct drm_i915_private *i915)
3772{
3773 return NULL;
3774}
3775
3776static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003777{
3778}
3779
3780#endif
3781
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003782const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003783
Brad Volkin351e3db2014-02-18 10:15:46 -08003784/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003785int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003786void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003787void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003788int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3789 struct drm_i915_gem_object *batch_obj,
3790 struct drm_i915_gem_object *shadow_batch_obj,
3791 u32 batch_start_offset,
3792 u32 batch_len,
3793 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003794
Robert Braggeec688e2016-11-07 19:49:47 +00003795/* i915_perf.c */
3796extern void i915_perf_init(struct drm_i915_private *dev_priv);
3797extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003798extern void i915_perf_register(struct drm_i915_private *dev_priv);
3799extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003800
Jesse Barnes317c35d2008-08-25 15:11:06 -07003801/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003802extern int i915_save_state(struct drm_i915_private *dev_priv);
3803extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003804
Ben Widawsky0136db52012-04-10 21:17:01 -07003805/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003806void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3807void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003808
Jerome Anandeef57322017-01-25 04:27:49 +05303809/* intel_lpe_audio.c */
3810int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3811void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3812void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303813void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003814 enum pipe pipe, enum port port,
3815 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303816
Chris Wilsonf899fc62010-07-20 15:44:45 -07003817/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003818extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3819extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003820extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3821 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003822
Jani Nikula0184df462015-03-27 00:20:20 +02003823extern struct i2c_adapter *
3824intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003825extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3826extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003827static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003828{
3829 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3830}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003831extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003832
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003833/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003834void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003835bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003836bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003837bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003838bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003839bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003840bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003841bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303842bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3843 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303844bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3845 enum port port);
3846
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003847
Chris Wilson3b617962010-08-24 09:02:58 +01003848/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003849#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003850extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003851extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3852extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003853extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003854extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3855 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003856extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003857 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003858extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003859#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003860static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003861static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3862static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003863static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3864{
3865}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003866static inline int
3867intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3868{
3869 return 0;
3870}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003871static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003872intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003873{
3874 return 0;
3875}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003876static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003877{
3878 return -ENODEV;
3879}
Len Brown65e082c2008-10-24 17:18:10 -04003880#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003881
Jesse Barnes723bfd72010-10-07 16:01:13 -07003882/* intel_acpi.c */
3883#ifdef CONFIG_ACPI
3884extern void intel_register_dsm_handler(void);
3885extern void intel_unregister_dsm_handler(void);
3886#else
3887static inline void intel_register_dsm_handler(void) { return; }
3888static inline void intel_unregister_dsm_handler(void) { return; }
3889#endif /* CONFIG_ACPI */
3890
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003891/* intel_device_info.c */
3892static inline struct intel_device_info *
3893mkwrite_device_info(struct drm_i915_private *dev_priv)
3894{
3895 return (struct intel_device_info *)&dev_priv->info;
3896}
3897
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003898const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003899void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3900void intel_device_info_dump(struct drm_i915_private *dev_priv);
3901
Jesse Barnes79e53942008-11-07 14:24:08 -08003902/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003903extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003904extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003905extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003906extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003907extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003908extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003909extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3910 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003911extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003912extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3913extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003914extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003915extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003916extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003917extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003918 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003919
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003920int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3921 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003922
Chris Wilson6ef3d422010-08-04 20:26:07 +01003923/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003924extern struct intel_overlay_error_state *
3925intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003926extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3927 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003928
Chris Wilsonc0336662016-05-06 15:40:21 +01003929extern struct intel_display_error_state *
3930intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003931extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003932 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003933
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003934int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3935int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003936int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3937 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003938
3939/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303940u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003941int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003942u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003943u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3944void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003945u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3946void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3947u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3948void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003949u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3950void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003951u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3952void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003953u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3954 enum intel_sbi_destination destination);
3955void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3956 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303957u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3958void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003959
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003960/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003961void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003962 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003963void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3964 enum port port, u32 margin, u32 scale,
3965 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003966void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3967void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3968bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3969 enum dpio_phy phy);
3970bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3971 enum dpio_phy phy);
3972uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3973 uint8_t lane_count);
3974void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3975 uint8_t lane_lat_optim_mask);
3976uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3977
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003978void chv_set_phy_signal_level(struct intel_encoder *encoder,
3979 u32 deemph_reg_value, u32 margin_reg_value,
3980 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003981void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3982 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003983void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003984void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3985void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003986void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003987
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003988void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3989 u32 demph_reg_value, u32 preemph_reg_value,
3990 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003991void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003992void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003993void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003994
Ville Syrjälä616bc822015-01-23 21:04:25 +02003995int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3996int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003997u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3998 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303999
Ben Widawsky0b274482013-10-04 21:22:51 -07004000#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4001#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00004002
Ben Widawsky0b274482013-10-04 21:22:51 -07004003#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4004#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4005#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4006#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00004007
Ben Widawsky0b274482013-10-04 21:22:51 -07004008#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4009#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4010#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4011#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00004012
Chris Wilson698b3132014-03-21 13:16:43 +00004013/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4014 * will be implemented using 2 32-bit writes in an arbitrary order with
4015 * an arbitrary delay between them. This can cause the hardware to
4016 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01004017 * machine death. For this reason we do not support I915_WRITE64, or
4018 * dev_priv->uncore.funcs.mmio_writeq.
4019 *
4020 * When reading a 64-bit value as two 32-bit values, the delay may cause
4021 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4022 * occasionally a 64-bit register does not actualy support a full readq
4023 * and must be read using two 32-bit reads.
4024 *
4025 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00004026 */
Ben Widawsky0b274482013-10-04 21:22:51 -07004027#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08004028
Chris Wilson50877442014-03-21 12:41:53 +00004029#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004030 u32 upper, lower, old_upper, loop = 0; \
4031 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004032 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004033 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004034 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004035 upper = I915_READ(upper_reg); \
4036 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004037 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00004038
Zou Nan haicae58522010-11-09 17:17:32 +08004039#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4040#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4041
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004042#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00004043static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004044 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004045{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004046 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004047}
4048
4049#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00004050static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004051 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004052{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004053 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004054}
4055__raw_read(8, b)
4056__raw_read(16, w)
4057__raw_read(32, l)
4058__raw_read(64, q)
4059
4060__raw_write(8, b)
4061__raw_write(16, w)
4062__raw_write(32, l)
4063__raw_write(64, q)
4064
4065#undef __raw_read
4066#undef __raw_write
4067
Chris Wilsona6111f72015-04-07 16:21:02 +01004068/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004069 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01004070 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004071 *
Chris Wilsona6111f72015-04-07 16:21:02 +01004072 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004073 *
4074 * As an example, these accessors can possibly be used between:
4075 *
4076 * spin_lock_irq(&dev_priv->uncore.lock);
4077 * intel_uncore_forcewake_get__locked();
4078 *
4079 * and
4080 *
4081 * intel_uncore_forcewake_put__locked();
4082 * spin_unlock_irq(&dev_priv->uncore.lock);
4083 *
4084 *
4085 * Note: some registers may not need forcewake held, so
4086 * intel_uncore_forcewake_{get,put} can be omitted, see
4087 * intel_uncore_forcewake_for_reg().
4088 *
4089 * Certain architectures will die if the same cacheline is concurrently accessed
4090 * by different clients (e.g. on Ivybridge). Access to registers should
4091 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4092 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004093 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004094#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4095#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004096#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004097#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4098
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004099/* "Broadcast RGB" property */
4100#define INTEL_BROADCAST_RGB_AUTO 0
4101#define INTEL_BROADCAST_RGB_FULL 1
4102#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004103
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004104static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004105{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004106 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004107 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004108 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304109 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004110 else
4111 return VGACNTRL;
4112}
4113
Imre Deakdf977292013-05-21 20:03:17 +03004114static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4115{
4116 unsigned long j = msecs_to_jiffies(m);
4117
4118 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4119}
4120
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004121static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4122{
4123 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4124}
4125
Imre Deakdf977292013-05-21 20:03:17 +03004126static inline unsigned long
4127timespec_to_jiffies_timeout(const struct timespec *value)
4128{
4129 unsigned long j = timespec_to_jiffies(value);
4130
4131 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4132}
4133
Paulo Zanonidce56b32013-12-19 14:29:40 -02004134/*
4135 * If you need to wait X milliseconds between events A and B, but event B
4136 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4137 * when event A happened, then just before event B you call this function and
4138 * pass the timestamp as the first argument, and X as the second argument.
4139 */
4140static inline void
4141wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4142{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004143 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004144
4145 /*
4146 * Don't re-read the value of "jiffies" every time since it may change
4147 * behind our back and break the math.
4148 */
4149 tmp_jiffies = jiffies;
4150 target_jiffies = timestamp_jiffies +
4151 msecs_to_jiffies_timeout(to_wait_ms);
4152
4153 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004154 remaining_jiffies = target_jiffies - tmp_jiffies;
4155 while (remaining_jiffies)
4156 remaining_jiffies =
4157 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004158 }
4159}
Chris Wilson221fe792016-09-09 14:11:51 +01004160
4161static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004162__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004163{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004164 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004165 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004166
Chris Wilson309663a2017-02-23 07:44:07 +00004167 /* Note that the engine may have wrapped around the seqno, and
4168 * so our request->global_seqno will be ahead of the hardware,
4169 * even though it completed the request before wrapping. We catch
4170 * this by kicking all the waiters before resetting the seqno
4171 * in hardware, and also signal the fence.
4172 */
4173 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4174 return true;
4175
Chris Wilson754c9fd2017-02-23 07:44:14 +00004176 /* The request was dequeued before we were awoken. We check after
4177 * inspecting the hw to confirm that this was the same request
4178 * that generated the HWS update. The memory barriers within
4179 * the request execution are sufficient to ensure that a check
4180 * after reading the value from hw matches this request.
4181 */
4182 seqno = i915_gem_request_global_seqno(req);
4183 if (!seqno)
4184 return false;
4185
Chris Wilson7ec2c732016-07-01 17:23:22 +01004186 /* Before we do the heavier coherent read of the seqno,
4187 * check the value (hopefully) in the CPU cacheline.
4188 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004189 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004190 return true;
4191
Chris Wilson688e6c72016-07-01 17:23:15 +01004192 /* Ensure our read of the seqno is coherent so that we
4193 * do not "miss an interrupt" (i.e. if this is the last
4194 * request and the seqno write from the GPU is not visible
4195 * by the time the interrupt fires, we will see that the
4196 * request is incomplete and go back to sleep awaiting
4197 * another interrupt that will never come.)
4198 *
4199 * Strictly, we only need to do this once after an interrupt,
4200 * but it is easier and safer to do it every time the waiter
4201 * is woken.
4202 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004203 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004204 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004205 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004206
Chris Wilson3d5564e2016-07-01 17:23:23 +01004207 /* The ordering of irq_posted versus applying the barrier
4208 * is crucial. The clearing of the current irq_posted must
4209 * be visible before we perform the barrier operation,
4210 * such that if a subsequent interrupt arrives, irq_posted
4211 * is reasserted and our task rewoken (which causes us to
4212 * do another __i915_request_irq_complete() immediately
4213 * and reapply the barrier). Conversely, if the clear
4214 * occurs after the barrier, then an interrupt that arrived
4215 * whilst we waited on the barrier would not trigger a
4216 * barrier on the next pass, and the read may not see the
4217 * seqno update.
4218 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004219 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004220
4221 /* If we consume the irq, but we are no longer the bottom-half,
4222 * the real bottom-half may not have serialised their own
4223 * seqno check with the irq-barrier (i.e. may have inspected
4224 * the seqno before we believe it coherent since they see
4225 * irq_posted == false but we are still running).
4226 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004227 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004228 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004229 /* Note that if the bottom-half is changed as we
4230 * are sending the wake-up, the new bottom-half will
4231 * be woken by whomever made the change. We only have
4232 * to worry about when we steal the irq-posted for
4233 * ourself.
4234 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004235 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004236 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004237
Chris Wilson754c9fd2017-02-23 07:44:14 +00004238 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004239 return true;
4240 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004241
Chris Wilson688e6c72016-07-01 17:23:15 +01004242 return false;
4243}
4244
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004245void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4246bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4247
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004248/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4249 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4250 * perform the operation. To check beforehand, pass in the parameters to
4251 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4252 * you only need to pass in the minor offsets, page-aligned pointers are
4253 * always valid.
4254 *
4255 * For just checking for SSE4.1, in the foreknowledge that the future use
4256 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4257 */
4258#define i915_can_memcpy_from_wc(dst, src, len) \
4259 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4260
4261#define i915_has_memcpy_from_wc() \
4262 i915_memcpy_from_wc(NULL, NULL, 0)
4263
Chris Wilsonc58305a2016-08-19 16:54:28 +01004264/* i915_mm.c */
4265int remap_io_mapping(struct vm_area_struct *vma,
4266 unsigned long addr, unsigned long pfn, unsigned long size,
4267 struct io_mapping *iomap);
4268
Chris Wilsone59dc172017-02-22 11:40:45 +00004269static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4270{
4271 return (obj->cache_level != I915_CACHE_NONE ||
4272 HAS_LLC(to_i915(obj->base.dev)));
4273}
4274
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275#endif