blob: ddae37809eef9a2a71ba00bbfc770fa867b524b7 [file] [log] [blame]
Thomas Gleixner08dbd0f2019-05-29 07:12:41 -07001/* SPDX-License-Identifier: GPL-2.0-only */
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08002/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07003 */
4
5#ifndef MSM_IOMMU_H
6#define MSM_IOMMU_H
7
8#include <linux/interrupt.h>
Joerg Roedel42df43b2017-02-02 18:52:34 +01009#include <linux/iommu.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080010#include <linux/clk.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080012/* Sharability attributes of MSM IOMMU mappings */
13#define MSM_IOMMU_ATTR_NON_SH 0x0
14#define MSM_IOMMU_ATTR_SH 0x4
15
16/* Cacheability attributes of MSM IOMMU mappings */
17#define MSM_IOMMU_ATTR_NONCACHED 0x0
18#define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
19#define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
20#define MSM_IOMMU_ATTR_CACHED_WT 0x3
21
22/* Mask for the cache policy attribute */
23#define MSM_IOMMU_CP_MASK 0x03
24
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070025/* Maximum number of Machine IDs that we are allowing to be mapped to the same
26 * context bank. The number of MIDs mapped to the same CB does not affect
27 * performance, but there is a practical limit on how many distinct MIDs may
28 * be present. These mappings are typically determined at design time and are
29 * not expected to change at run time.
30 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080031#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070032
Sricharan R109bd482016-06-13 17:06:02 +053033/* Maximum number of context banks that can be present in IOMMU */
34#define IOMMU_MAX_CBS 128
35
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070036/**
37 * struct msm_iommu_dev - a single IOMMU hardware instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080038 * ncb Number of context banks present on this IOMMU HW instance
Sricharan R109bd482016-06-13 17:06:02 +053039 * dev: IOMMU device
40 * irq: Interrupt number
41 * clk: The bus clock for this IOMMU hardware instance
42 * pclk: The clock for the IOMMU bus interconnect
43 * dev_node: list head in qcom_iommu_device_list
44 * dom_node: list head for domain
45 * ctx_list: list of 'struct msm_iommu_ctx_dev'
46 * context_map: Bitmap to track allocated context banks
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070047 */
48struct msm_iommu_dev {
Sricharan R109bd482016-06-13 17:06:02 +053049 void __iomem *base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080050 int ncb;
Sricharan R109bd482016-06-13 17:06:02 +053051 struct device *dev;
52 int irq;
53 struct clk *clk;
54 struct clk *pclk;
55 struct list_head dev_node;
56 struct list_head dom_node;
57 struct list_head ctx_list;
58 DECLARE_BITMAP(context_map, IOMMU_MAX_CBS);
Joerg Roedel42df43b2017-02-02 18:52:34 +010059
60 struct iommu_device iommu;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070061};
62
63/**
64 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
Sricharan R109bd482016-06-13 17:06:02 +053065 * of_node node ptr of client device
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070066 * num Index of this context bank within the hardware
67 * mids List of Machine IDs that are to be mapped into this context
68 * bank, terminated by -1. The MID is a set of signals on the
69 * AXI bus that identifies the function associated with a specific
70 * memory request. (See ARM spec).
Sricharan R109bd482016-06-13 17:06:02 +053071 * num_mids Total number of mids
72 * node list head in ctx_list
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070073 */
74struct msm_iommu_ctx_dev {
Sricharan R109bd482016-06-13 17:06:02 +053075 struct device_node *of_node;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070076 int num;
77 int mids[MAX_NUM_MIDS];
Sricharan R109bd482016-06-13 17:06:02 +053078 int num_mids;
79 struct list_head list;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070080};
81
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070082/*
83 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
84 * interrupt is not supported in the API yet, but this will print an error
85 * message and dump useful IOMMU registers.
86 */
87irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
88
89#endif