blob: 16a310679f126eacdd640818841c64c00fb1ea5e [file] [log] [blame]
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01001/*
2 * Marvell 88E6xxx Switch PTP support
3 *
4 * Copyright (c) 2008 Marvell Semiconductor
5 *
6 * Copyright (c) 2017 National Instruments
7 * Erik Hons <erik.hons@ni.com>
8 * Brandon Streiff <brandon.streiff@ni.com>
9 * Dane Wagner <dane.wagner@ni.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
17#ifndef _MV88E6XXX_PTP_H
18#define _MV88E6XXX_PTP_H
19
20#include "chip.h"
21
22/* Offset 0x00: TAI Global Config */
23#define MV88E6XXX_TAI_CFG 0x00
Brandon Streiff4eb3be22018-02-14 01:07:47 +010024#define MV88E6XXX_TAI_CFG_CAP_OVERWRITE 0x8000
25#define MV88E6XXX_TAI_CFG_CAP_CTR_START 0x4000
26#define MV88E6XXX_TAI_CFG_EVREQ_FALLING 0x2000
27#define MV88E6XXX_TAI_CFG_TRIG_ACTIVE_LO 0x1000
28#define MV88E6XXX_TAI_CFG_IRL_ENABLE 0x0400
29#define MV88E6XXX_TAI_CFG_TRIG_IRQ_EN 0x0200
30#define MV88E6XXX_TAI_CFG_EVREQ_IRQ_EN 0x0100
31#define MV88E6XXX_TAI_CFG_TRIG_LOCK 0x0080
32#define MV88E6XXX_TAI_CFG_BLOCK_UPDATE 0x0008
33#define MV88E6XXX_TAI_CFG_MULTI_PTP 0x0004
34#define MV88E6XXX_TAI_CFG_TRIG_MODE_ONESHOT 0x0002
35#define MV88E6XXX_TAI_CFG_TRIG_ENABLE 0x0001
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010036
37/* Offset 0x01: Timestamp Clock Period (ps) */
38#define MV88E6XXX_TAI_CLOCK_PERIOD 0x01
39
40/* Offset 0x02/0x03: Trigger Generation Amount */
41#define MV88E6XXX_TAI_TRIG_GEN_AMOUNT_LO 0x02
42#define MV88E6XXX_TAI_TRIG_GEN_AMOUNT_HI 0x03
43
44/* Offset 0x04: Clock Compensation */
45#define MV88E6XXX_TAI_TRIG_CLOCK_COMP 0x04
46
47/* Offset 0x05: Trigger Configuration */
48#define MV88E6XXX_TAI_TRIG_CFG 0x05
49
50/* Offset 0x06: Ingress Rate Limiter Clock Generation Amount */
51#define MV88E6XXX_TAI_IRL_AMOUNT 0x06
52
53/* Offset 0x07: Ingress Rate Limiter Compensation */
54#define MV88E6XXX_TAI_IRL_COMP 0x07
55
56/* Offset 0x08: Ingress Rate Limiter Compensation */
57#define MV88E6XXX_TAI_IRL_COMP_PS 0x08
58
59/* Offset 0x09: Event Status */
60#define MV88E6XXX_TAI_EVENT_STATUS 0x09
Brandon Streiff4eb3be22018-02-14 01:07:47 +010061#define MV88E6XXX_TAI_EVENT_STATUS_CAP_TRIG 0x4000
62#define MV88E6XXX_TAI_EVENT_STATUS_ERROR 0x0200
63#define MV88E6XXX_TAI_EVENT_STATUS_VALID 0x0100
64#define MV88E6XXX_TAI_EVENT_STATUS_CTR_MASK 0x00ff
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010065
66/* Offset 0x0A/0x0B: Event Time */
67#define MV88E6XXX_TAI_EVENT_TIME_LO 0x0a
68#define MV88E6XXX_TAI_EVENT_TYPE_HI 0x0b
69
70/* Offset 0x0E/0x0F: PTP Global Time */
71#define MV88E6XXX_TAI_TIME_LO 0x0e
72#define MV88E6XXX_TAI_TIME_HI 0x0f
73
74/* Offset 0x10/0x11: Trig Generation Time */
75#define MV88E6XXX_TAI_TRIG_TIME_LO 0x10
76#define MV88E6XXX_TAI_TRIG_TIME_HI 0x11
77
78/* Offset 0x12: Lock Status */
79#define MV88E6XXX_TAI_LOCK_STATUS 0x12
80
81#ifdef CONFIG_NET_DSA_MV88E6XXX_PTP
82
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010083long mv88e6xxx_hwtstamp_work(struct ptp_clock_info *ptp);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010084int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip);
85void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip);
86
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010087#define ptp_to_chip(ptp) container_of(ptp, struct mv88e6xxx_chip, \
88 ptp_clock_info)
89
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +020090extern const struct mv88e6xxx_ptp_ops mv88e6352_ptp_ops;
91
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010092#else /* !CONFIG_NET_DSA_MV88E6XXX_PTP */
93
Arnd Bergmann46182452018-02-22 12:44:40 +010094static inline long mv88e6xxx_hwtstamp_work(struct ptp_clock_info *ptp)
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010095{
96 return -1;
97}
98
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010099static inline int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip)
100{
101 return 0;
102}
103
Arnd Bergmann46182452018-02-22 12:44:40 +0100104static inline void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip)
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +0100105{
106}
107
Andrew Lunn6d2ac8e2018-07-18 22:38:20 +0200108static const struct mv88e6xxx_ptp_ops mv88e6352_ptp_ops = {};
109
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +0100110#endif /* CONFIG_NET_DSA_MV88E6XXX_PTP */
111
112#endif /* _MV88E6XXX_PTP_H */