blob: 7a13bc20f0a0ce3ef95a6eb9921b40a3a2ba2e69 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Paul Mackerras5ad57072005-11-05 10:33:55 +11003 * smp.h: PowerPC-specific SMP code.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Original was a copy of sparc smp.h. Now heavily modified
6 * for PPC.
7 *
8 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
9 * Copyright (C) 1996-2001 Cort Dougan <cort@fsmlabs.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
Paul Mackerras5ad57072005-11-05 10:33:55 +110012#ifndef _ASM_POWERPC_SMP_H
13#define _ASM_POWERPC_SMP_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/threads.h>
17#include <linux/cpumask.h>
18#include <linux/kernel.h>
Milton Miller23d72bf2011-05-10 19:29:39 +000019#include <linux/irqreturn.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#ifndef __ASSEMBLY__
22
Paul Mackerras5ad57072005-11-05 10:33:55 +110023#ifdef CONFIG_PPC64
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/paca.h>
Paul Mackerras5ad57072005-11-05 10:33:55 +110025#endif
Mike Travisd5a74302007-10-16 01:24:05 -070026#include <asm/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28extern int boot_cpuid;
Matt Evans7ac87ab2011-05-25 18:09:12 +000029extern int spinning_secondaries;
Nicholas Piggin9f593f12018-02-14 01:08:18 +100030extern u32 *cpu_to_phys_id;
Srikar Dronamrajuf9f130f2020-08-10 12:48:31 +053031extern bool coregroup_enabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Michael Ellerman3eb906c2013-11-20 11:05:01 +110033extern int cpu_to_chip_id(int cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#ifdef CONFIG_SMP
36
Milton Miller17f9c8a2011-05-10 19:29:35 +000037struct smp_ops_t {
38 void (*message_pass)(int cpu, int msg);
Milton Miller1ece3552011-05-10 19:29:42 +000039#ifdef CONFIG_PPC_SMP_MUXED_IPI
Nicholas Pigginb866cc22017-04-13 20:16:21 +100040 void (*cause_ipi)(int cpu);
Milton Miller1ece3552011-05-10 19:29:42 +000041#endif
Nicholas Pigginc64af642016-12-20 04:30:09 +100042 int (*cause_nmi_ipi)(int cpu);
Michael Ellermana7f4ee12015-04-04 19:28:50 +110043 void (*probe)(void);
Milton Miller17f9c8a2011-05-10 19:29:35 +000044 int (*kick_cpu)(int nr);
Benjamin Herrenschmidt14d4ae52017-04-05 17:54:48 +100045 int (*prepare_cpu)(int nr);
Milton Miller17f9c8a2011-05-10 19:29:35 +000046 void (*setup_cpu)(int nr);
47 void (*bringup_done)(void);
48 void (*take_timebase)(void);
49 void (*give_timebase)(void);
50 int (*cpu_disable)(void);
51 void (*cpu_die)(unsigned int nr);
52 int (*cpu_bootable)(unsigned int nr);
Michael Ellerman39f87562020-08-19 11:56:34 +100053#ifdef CONFIG_HOTPLUG_CPU
54 void (*cpu_offline_self)(void);
55#endif
Milton Miller17f9c8a2011-05-10 19:29:35 +000056};
57
Nicholas Piggin21041802017-07-12 14:35:52 -070058extern int smp_send_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
Michael Ellerman6ba55712018-05-02 23:07:27 +100059extern int smp_send_safe_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
Milton Millere0476372011-05-10 19:29:06 +000060extern void smp_send_debugger_break(void);
Benjamin Herrenschmidtfa3f82c2011-02-10 18:45:24 +110061extern void start_secondary_resume(void);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -080062extern void smp_generic_give_timebase(void);
63extern void smp_generic_take_timebase(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Tejun Heo6b7487f2009-10-29 22:34:14 +090065DECLARE_PER_CPU(unsigned int, cpu_pvr);
Michael Ellerman1c21a292008-05-08 14:27:19 +100066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#ifdef CONFIG_HOTPLUG_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -070068int generic_cpu_disable(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069void generic_cpu_die(unsigned int cpu);
Benjamin Herrenschmidt105765f2011-04-01 09:23:37 +110070void generic_set_cpu_dead(unsigned int cpu);
Zhao Chenhuiae5cab42012-07-20 20:42:34 +080071void generic_set_cpu_up(unsigned int cpu);
Benjamin Herrenschmidtfb82b832011-09-19 17:44:49 +000072int generic_check_cpu_restart(unsigned int cpu);
chenhui zhao2f4f1f82015-11-20 17:14:01 +080073int is_cpu_dead(unsigned int cpu);
74#else
75#define generic_set_cpu_up(i) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#endif
77
Paul Mackerras5ad57072005-11-05 10:33:55 +110078#ifdef CONFIG_PPC64
Hugh Dickins048c8bc2006-11-01 05:44:54 +110079#define raw_smp_processor_id() (local_paca->paca_index)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define hard_smp_processor_id() (get_paca()->hw_cpu_id)
Paul Mackerras5ad57072005-11-05 10:33:55 +110081#else
82/* 32-bit */
83extern int smp_hw_index[];
84
Christophe Leroyed1cd6d2019-01-31 10:08:58 +000085/*
86 * This is particularly ugly: it appears we can't actually get the definition
87 * of task_struct here, but we need access to the CPU this task is running on.
88 * Instead of using task_struct we're using _TASK_CPU which is extracted from
89 * asm-offsets.h by kbuild to get the current processor ID.
90 *
91 * This also needs to be safeguarded when building asm-offsets.s because at
92 * that time _TASK_CPU is not defined yet. It could have been guarded by
93 * _TASK_CPU itself, but we want the build to fail if _TASK_CPU is missing
94 * when building something else than asm-offsets.s
95 */
96#ifdef GENERATING_ASM_OFFSETS
97#define raw_smp_processor_id() (0)
98#else
99#define raw_smp_processor_id() (*(unsigned int *)((void *)current + _TASK_CPU))
100#endif
Paul Mackerras5ad57072005-11-05 10:33:55 +1100101#define hard_smp_processor_id() (smp_hw_index[smp_processor_id()])
Benjamin Herrenschmidt41eba0a2008-08-18 14:23:48 +1000102
103static inline int get_hard_smp_processor_id(int cpu)
104{
105 return smp_hw_index[cpu];
106}
107
108static inline void set_hard_smp_processor_id(int cpu, int phys)
109{
110 smp_hw_index[cpu] = phys;
111}
Paul Mackerras5ad57072005-11-05 10:33:55 +1100112#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Anton Blanchardcc1ba8e2010-04-26 15:32:41 +0000114DECLARE_PER_CPU(cpumask_var_t, cpu_sibling_map);
Oliver O'Halloran2a636a52017-06-29 17:12:55 +1000115DECLARE_PER_CPU(cpumask_var_t, cpu_l2_cache_map);
Anton Blanchardcc1ba8e2010-04-26 15:32:41 +0000116DECLARE_PER_CPU(cpumask_var_t, cpu_core_map);
Gautham R. Shenoy425752c2018-10-11 11:03:01 +0530117DECLARE_PER_CPU(cpumask_var_t, cpu_smallcore_map);
Anton Blanchardcc1ba8e2010-04-26 15:32:41 +0000118
119static inline struct cpumask *cpu_sibling_mask(int cpu)
120{
121 return per_cpu(cpu_sibling_map, cpu);
122}
123
Oliver O'Halloran2a636a52017-06-29 17:12:55 +1000124static inline struct cpumask *cpu_l2_cache_mask(int cpu)
125{
126 return per_cpu(cpu_l2_cache_map, cpu);
127}
128
Gautham R. Shenoy425752c2018-10-11 11:03:01 +0530129static inline struct cpumask *cpu_smallcore_mask(int cpu)
130{
131 return per_cpu(cpu_smallcore_map, cpu);
132}
133
Nathan Lynche9efed32008-07-27 15:24:54 +1000134extern int cpu_to_core_id(int cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Srikar Dronamrajuf3232322020-08-07 13:15:17 +0530136extern bool has_big_cores;
Gautham R. Shenoy9538abe2020-12-10 16:08:58 +0530137extern bool thread_group_shares_l2;
Srikar Dronamrajuf3232322020-08-07 13:15:17 +0530138
139#define cpu_smt_mask cpu_smt_mask
140#ifdef CONFIG_SCHED_SMT
141static inline const struct cpumask *cpu_smt_mask(int cpu)
142{
143 if (has_big_cores)
144 return per_cpu(cpu_smallcore_map, cpu);
145
146 return per_cpu(cpu_sibling_map, cpu);
147}
148#endif /* CONFIG_SCHED_SMT */
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150/* Since OpenPIC has only 4 IPIs, we use slightly different message numbers.
151 *
152 * Make sure this matches openpic_request_IPIs in open_pic.c, or what shows up
153 * in /proc/interrupts will be wrong!!! --Troy */
Nicholas Pigginddd703c2016-12-20 04:30:08 +1000154#define PPC_MSG_CALL_FUNCTION 0
155#define PPC_MSG_RESCHEDULE 1
Srivatsa S. Bhat1b67bee2014-02-26 05:37:43 +0530156#define PPC_MSG_TICK_BROADCAST 2
Nicholas Pigginddd703c2016-12-20 04:30:08 +1000157#define PPC_MSG_NMI_IPI 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Suresh Warrierbd7f5612015-12-17 14:59:03 -0600159/* This is only used by the powernv kernel */
160#define PPC_MSG_RM_HOST_ACTION 4
161
Nicholas Pigginddd703c2016-12-20 04:30:08 +1000162#define NMI_IPI_ALL_OTHERS -2
163
164#ifdef CONFIG_NMI_IPI
165extern int smp_handle_nmi_ipi(struct pt_regs *regs);
166#else
167static inline int smp_handle_nmi_ipi(struct pt_regs *regs) { return 0; }
168#endif
169
Milton Miller23d72bf2011-05-10 19:29:39 +0000170/* for irq controllers that have dedicated ipis per message (4) */
Milton Miller25ddd732008-11-14 20:11:49 +0000171extern int smp_request_message_ipi(int virq, int message);
172extern const char *smp_ipi_name[];
173
Milton Miller23d72bf2011-05-10 19:29:39 +0000174/* for irq controllers with only a single ipi */
Milton Miller23d72bf2011-05-10 19:29:39 +0000175extern void smp_muxed_ipi_message_pass(int cpu, int msg);
Suresh Warrier31639c772015-12-17 14:59:04 -0600176extern void smp_muxed_ipi_set_message(int cpu, int msg);
Milton Miller23d72bf2011-05-10 19:29:39 +0000177extern irqreturn_t smp_ipi_demux(void);
Nicholas Pigginb87ac022017-04-13 20:16:22 +1000178extern irqreturn_t smp_ipi_demux_relaxed(void);
Milton Miller23d72bf2011-05-10 19:29:39 +0000179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180void smp_init_pSeries(void);
Arnd Bergmann19fe0472005-10-31 20:08:38 -0500181void smp_init_cell(void);
Paul Mackerras5ad57072005-11-05 10:33:55 +1100182void smp_setup_cpu_maps(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
184extern int __cpu_disable(void);
185extern void __cpu_die(unsigned int cpu);
Paul Mackerras5ad57072005-11-05 10:33:55 +1100186
187#else
188/* for UP */
Kumar Gala78b5b622008-10-10 09:44:33 +0000189#define hard_smp_processor_id() get_hard_smp_processor_id(0)
Paul Mackerras5ad57072005-11-05 10:33:55 +1100190#define smp_setup_cpu_maps()
Gautham R. Shenoy9538abe2020-12-10 16:08:58 +0530191#define thread_group_shares_l2 0
Paul Mackerras3cc33d52013-04-15 20:28:01 +0000192static inline void inhibit_secondary_onlining(void) {}
193static inline void uninhibit_secondary_onlining(void) {}
Robert Jennings3be7db62013-07-24 20:13:21 -0500194static inline const struct cpumask *cpu_sibling_mask(int cpu)
195{
196 return cpumask_of(cpu);
197}
Paul Mackerras5ad57072005-11-05 10:33:55 +1100198
Gautham R. Shenoy425752c2018-10-11 11:03:01 +0530199static inline const struct cpumask *cpu_smallcore_mask(int cpu)
200{
201 return cpumask_of(cpu);
202}
203
Gautham R. Shenoy0be47632020-12-10 16:08:59 +0530204static inline const struct cpumask *cpu_l2_cache_mask(int cpu)
205{
206 return cpumask_of(cpu);
207}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#endif /* CONFIG_SMP */
209
Paul Mackerras5ad57072005-11-05 10:33:55 +1100210#ifdef CONFIG_PPC64
Benjamin Herrenschmidt41eba0a2008-08-18 14:23:48 +1000211static inline int get_hard_smp_processor_id(int cpu)
212{
Nicholas Piggind2e60072018-02-14 01:08:12 +1000213 return paca_ptrs[cpu]->hw_cpu_id;
Benjamin Herrenschmidt41eba0a2008-08-18 14:23:48 +1000214}
215
216static inline void set_hard_smp_processor_id(int cpu, int phys)
217{
Nicholas Piggind2e60072018-02-14 01:08:12 +1000218 paca_ptrs[cpu]->hw_cpu_id = phys;
Benjamin Herrenschmidt41eba0a2008-08-18 14:23:48 +1000219}
Paul Mackerras5ad57072005-11-05 10:33:55 +1100220#else
221/* 32-bit */
222#ifndef CONFIG_SMP
Anton Blanchard4df20462006-03-25 17:25:17 +1100223extern int boot_cpuid_phys;
Benjamin Herrenschmidt41eba0a2008-08-18 14:23:48 +1000224static inline int get_hard_smp_processor_id(int cpu)
225{
226 return boot_cpuid_phys;
227}
228
229static inline void set_hard_smp_processor_id(int cpu, int phys)
230{
Kumar Gala78b5b622008-10-10 09:44:33 +0000231 boot_cpuid_phys = phys;
Benjamin Herrenschmidt41eba0a2008-08-18 14:23:48 +1000232}
233#endif /* !CONFIG_SMP */
234#endif /* !CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Thiago Jung Bauermannda665882016-11-29 23:45:50 +1100236#if defined(CONFIG_PPC64) && (defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE))
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000237extern void smp_release_cpus(void);
238#else
Chengyang Fan6c6fdbb2021-01-25 17:53:38 +0800239static inline void smp_release_cpus(void) { }
Benjamin Herrenschmidtb1923ca2016-07-05 15:07:51 +1000240#endif
241
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242extern int smt_enabled_at_boot;
243
Michael Ellermana7f4ee12015-04-04 19:28:50 +1100244extern void smp_mpic_probe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245extern void smp_mpic_setup_cpu(int cpu);
Michael Ellermande300972011-04-11 21:46:19 +0000246extern int smp_generic_kick_cpu(int nr);
Andy Fleming3cd85252013-08-05 14:58:34 -0500247extern int smp_generic_cpu_bootable(unsigned int nr);
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
250extern void smp_generic_give_timebase(void);
251extern void smp_generic_take_timebase(void);
252
253extern struct smp_ops_t *smp_ops;
254
Jens Axboeb7d7a242008-06-26 11:22:13 +0200255extern void arch_send_call_function_single_ipi(int cpu);
Rusty Russellf063ea02009-09-24 09:34:45 -0600256extern void arch_send_call_function_ipi_mask(const struct cpumask *mask);
Jens Axboeb7d7a242008-06-26 11:22:13 +0200257
Benjamin Herrenschmidtcf54dc72009-07-23 23:15:28 +0000258/* Definitions relative to the secondary CPU spin loop
259 * and entry point. Not all of them exist on both 32 and
260 * 64-bit but defining them all here doesn't harm
261 */
262extern void generic_secondary_smp_init(void);
263extern unsigned long __secondary_hold_spinloop;
264extern unsigned long __secondary_hold_acknowledge;
265extern char __secondary_hold;
chenhui zhao6becef72015-11-20 17:14:02 +0800266extern unsigned int booting_thread_hwid;
Benjamin Herrenschmidtcf54dc72009-07-23 23:15:28 +0000267
Zhao Chenhuid0832a72012-07-20 20:42:36 +0800268extern void __early_start(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269#endif /* __ASSEMBLY__ */
270
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271#endif /* __KERNEL__ */
Paul Mackerras5ad57072005-11-05 10:33:55 +1100272#endif /* _ASM_POWERPC_SMP_H) */