blob: 7c12f3715676fc0e23855a01c4d8dfdc1365c742 [file] [log] [blame]
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001/*
2 * drivers/mmc/host/omap_hsmmc.c
3 *
4 * Driver for OMAP2430/3430 MMC controller.
5 *
6 * Copyright (C) 2007 Texas Instruments.
7 *
8 * Authors:
9 * Syed Mohammed Khasim <x0khasim@ti.com>
10 * Madhusudhan <madhu.cr@ti.com>
11 * Mohit Jalori <mjalori@ti.com>
12 *
13 * This file is licensed under the terms of the GNU General Public License
14 * version 2. This program is licensed "as is" without any warranty of any
15 * kind, whether express or implied.
16 */
17
18#include <linux/module.h>
19#include <linux/init.h>
Andy Shevchenkoac330f442011-05-10 15:51:54 +030020#include <linux/kernel.h>
Denis Karpovd900f712009-09-22 16:44:38 -070021#include <linux/debugfs.h>
Russell Kingc5c98922012-04-13 12:14:39 +010022#include <linux/dmaengine.h>
Denis Karpovd900f712009-09-22 16:44:38 -070023#include <linux/seq_file.h>
Felipe Balbi031cd032013-07-11 16:09:05 +030024#include <linux/sizes.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010025#include <linux/interrupt.h>
26#include <linux/delay.h>
27#include <linux/dma-mapping.h>
28#include <linux/platform_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010029#include <linux/timer.h>
30#include <linux/clk.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053031#include <linux/of.h>
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +020032#include <linux/of_irq.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053033#include <linux/of_gpio.h>
34#include <linux/of_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010035#include <linux/mmc/host.h>
Jarkko Lavinen13189e72009-09-22 16:44:53 -070036#include <linux/mmc/core.h>
Adrian Hunter93caf8e692010-08-11 14:17:48 -070037#include <linux/mmc/mmc.h>
NeilBrown41afa3142015-01-13 08:23:18 +130038#include <linux/mmc/slot-gpio.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010039#include <linux/io.h>
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +020040#include <linux/irq.h>
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080041#include <linux/gpio.h>
42#include <linux/regulator/consumer.h>
Daniel Mack46b76032012-10-15 21:35:05 +053043#include <linux/pinctrl/consumer.h>
Balaji T Kfa4aa2d2011-07-01 22:09:35 +053044#include <linux/pm_runtime.h>
Tony Lindgren5b83b222015-05-21 15:51:52 -070045#include <linux/pm_wakeirq.h>
Andreas Fenkart551434382014-11-08 15:33:09 +010046#include <linux/platform_data/hsmmc-omap.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010047
48/* OMAP HSMMC Host Controller Registers */
Denis Karpov11dd62a2009-09-22 16:44:43 -070049#define OMAP_HSMMC_SYSSTATUS 0x0014
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010050#define OMAP_HSMMC_CON 0x002C
Balaji T Ka2e77152014-01-21 19:54:42 +053051#define OMAP_HSMMC_SDMASA 0x0100
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010052#define OMAP_HSMMC_BLK 0x0104
53#define OMAP_HSMMC_ARG 0x0108
54#define OMAP_HSMMC_CMD 0x010C
55#define OMAP_HSMMC_RSP10 0x0110
56#define OMAP_HSMMC_RSP32 0x0114
57#define OMAP_HSMMC_RSP54 0x0118
58#define OMAP_HSMMC_RSP76 0x011C
59#define OMAP_HSMMC_DATA 0x0120
Andreas Fenkartbb0635f2014-05-29 10:28:01 +020060#define OMAP_HSMMC_PSTATE 0x0124
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010061#define OMAP_HSMMC_HCTL 0x0128
62#define OMAP_HSMMC_SYSCTL 0x012C
63#define OMAP_HSMMC_STAT 0x0130
64#define OMAP_HSMMC_IE 0x0134
65#define OMAP_HSMMC_ISE 0x0138
Balaji T Ka2e77152014-01-21 19:54:42 +053066#define OMAP_HSMMC_AC12 0x013C
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010067#define OMAP_HSMMC_CAPA 0x0140
68
69#define VS18 (1 << 26)
70#define VS30 (1 << 25)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053071#define HSS (1 << 21)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010072#define SDVS18 (0x5 << 9)
73#define SDVS30 (0x6 << 9)
David Brownelleb250822009-02-17 14:49:01 -080074#define SDVS33 (0x7 << 9)
Kim Kyuwon1b331e62009-02-20 13:10:08 +010075#define SDVS_MASK 0x00000E00
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010076#define SDVSCLR 0xFFFFF1FF
77#define SDVSDET 0x00000400
78#define AUTOIDLE 0x1
79#define SDBP (1 << 8)
80#define DTO 0xe
81#define ICE 0x1
82#define ICS 0x2
83#define CEN (1 << 2)
Balaji T Ked164182013-10-21 00:25:21 +053084#define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010085#define CLKD_MASK 0x0000FFC0
86#define CLKD_SHIFT 6
87#define DTO_MASK 0x000F0000
88#define DTO_SHIFT 16
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010089#define INIT_STREAM (1 << 1)
Balaji T Ka2e77152014-01-21 19:54:42 +053090#define ACEN_ACMD23 (2 << 2)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010091#define DP_SELECT (1 << 21)
92#define DDIR (1 << 4)
Venkatraman Sa7e96872012-11-19 22:00:01 +053093#define DMAE 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010094#define MSBS (1 << 5)
95#define BCE (1 << 1)
96#define FOUR_BIT (1 << 1)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053097#define HSPE (1 << 2)
Balaji T K5a52b082014-05-29 10:28:02 +020098#define IWE (1 << 24)
Balaji T K03b5d9242012-04-09 12:08:33 +053099#define DDR (1 << 19)
Balaji T K5a52b082014-05-29 10:28:02 +0200100#define CLKEXTFREE (1 << 16)
101#define CTPL (1 << 11)
Jarkko Lavinen73153012008-11-21 16:49:54 +0200102#define DW8 (1 << 5)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100103#define OD 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100104#define STAT_CLEAR 0xFFFFFFFF
105#define INIT_STREAM_CMD 0x00000000
106#define DUAL_VOLT_OCR_BIT 7
107#define SRC (1 << 25)
108#define SRD (1 << 26)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700109#define SOFTRESET (1 << 1)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100110
Andreas Fenkartf9459012014-05-29 10:28:03 +0200111/* PSTATE */
112#define DLEV_DAT(x) (1 << (20 + (x)))
113
Venkatraman Sa7e96872012-11-19 22:00:01 +0530114/* Interrupt masks for IE and ISE register */
115#define CC_EN (1 << 0)
116#define TC_EN (1 << 1)
117#define BWR_EN (1 << 4)
118#define BRR_EN (1 << 5)
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200119#define CIRQ_EN (1 << 8)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530120#define ERR_EN (1 << 15)
121#define CTO_EN (1 << 16)
122#define CCRC_EN (1 << 17)
123#define CEB_EN (1 << 18)
124#define CIE_EN (1 << 19)
125#define DTO_EN (1 << 20)
126#define DCRC_EN (1 << 21)
127#define DEB_EN (1 << 22)
Balaji T Ka2e77152014-01-21 19:54:42 +0530128#define ACE_EN (1 << 24)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530129#define CERR_EN (1 << 28)
130#define BADA_EN (1 << 29)
131
Balaji T Ka2e77152014-01-21 19:54:42 +0530132#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
Venkatraman Sa7e96872012-11-19 22:00:01 +0530133 DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
134 BRR_EN | BWR_EN | TC_EN | CC_EN)
135
Balaji T Ka2e77152014-01-21 19:54:42 +0530136#define CNI (1 << 7)
137#define ACIE (1 << 4)
138#define ACEB (1 << 3)
139#define ACCE (1 << 2)
140#define ACTO (1 << 1)
141#define ACNE (1 << 0)
142
Balaji T Kfa4aa2d2011-07-01 22:09:35 +0530143#define MMC_AUTOSUSPEND_DELAY 100
Jianpeng Ma1e881782013-10-21 00:25:20 +0530144#define MMC_TIMEOUT_MS 20 /* 20 mSec */
145#define MMC_TIMEOUT_US 20000 /* 20000 micro Sec */
Andy Shevchenko6b206ef2011-07-13 11:16:29 -0400146#define OMAP_MMC_MIN_CLOCK 400000
147#define OMAP_MMC_MAX_CLOCK 52000000
Kishore Kadiyala0005ae72011-02-28 20:48:05 +0530148#define DRIVER_NAME "omap_hsmmc"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100149
Balaji T Ke99448f2014-02-19 20:26:40 +0530150#define VDD_1V8 1800000 /* 180000 uV */
151#define VDD_3V0 3000000 /* 300000 uV */
152#define VDD_165_195 (ffs(MMC_VDD_165_195) - 1)
153
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100154/*
155 * One controller can have multiple slots, like on some omap boards using
156 * omap.c controller driver. Luckily this is not currently done on any known
157 * omap_hsmmc.c device.
158 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100159#define mmc_pdata(host) host->pdata
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100160
161/*
162 * MMC Host controller read/write API's
163 */
164#define OMAP_HSMMC_READ(base, reg) \
165 __raw_readl((base) + OMAP_HSMMC_##reg)
166
167#define OMAP_HSMMC_WRITE(base, reg, val) \
168 __raw_writel((val), (base) + OMAP_HSMMC_##reg)
169
Per Forlin9782aff2011-07-01 18:55:23 +0200170struct omap_hsmmc_next {
171 unsigned int dma_len;
172 s32 cookie;
173};
174
Denis Karpov70a33412009-09-22 16:44:59 -0700175struct omap_hsmmc_host {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100176 struct device *dev;
177 struct mmc_host *mmc;
178 struct mmc_request *mrq;
179 struct mmc_command *cmd;
180 struct mmc_data *data;
181 struct clk *fclk;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100182 struct clk *dbclk;
Balaji T Ke99448f2014-02-19 20:26:40 +0530183 struct regulator *pbias;
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700184 bool pbias_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100185 void __iomem *base;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530186 int vqmmc_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100187 resource_size_t mapbase;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700188 spinlock_t irq_lock; /* Prevent races with irq handler */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100189 unsigned int dma_len;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +0200190 unsigned int dma_sg_idx;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100191 unsigned char bus_mode;
Adrian Huntera3621462009-09-22 16:44:42 -0700192 unsigned char power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100193 int suspended;
Tony Lindgren0a82e062013-10-21 00:25:19 +0530194 u32 con;
195 u32 hctl;
196 u32 sysctl;
197 u32 capa;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100198 int irq;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200199 int wake_irq;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100200 int use_dma, dma_ch;
Russell Kingc5c98922012-04-13 12:14:39 +0100201 struct dma_chan *tx_chan;
202 struct dma_chan *rx_chan;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200203 int response_busy;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700204 int context_loss;
Adrian Hunterb62f6222009-09-22 16:45:01 -0700205 int protect_card;
206 int reqs_blocked;
Adrian Hunterb4175772010-05-26 14:42:06 -0700207 int req_in_progress;
Balaji T K6e3076c2014-01-21 19:54:42 +0530208 unsigned long clk_rate;
Balaji T Ka2e77152014-01-21 19:54:42 +0530209 unsigned int flags;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200210#define AUTO_CMD23 (1 << 0) /* Auto CMD23 support */
211#define HSMMC_SDIO_IRQ_ENABLED (1 << 1) /* SDIO irq enabled */
Per Forlin9782aff2011-07-01 18:55:23 +0200212 struct omap_hsmmc_next next_data;
Andreas Fenkart551434382014-11-08 15:33:09 +0100213 struct omap_hsmmc_platform_data *pdata;
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100214
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100215 /* return MMC cover switch state, can be NULL if not supported.
216 *
217 * possible return values:
218 * 0 - closed
219 * 1 - open
220 */
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100221 int (*get_cover_state)(struct device *dev);
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100222
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100223 int (*card_detect)(struct device *dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100224};
225
Nishanth Menon59445b12014-02-13 23:45:48 -0600226struct omap_mmc_of_data {
227 u32 reg_offset;
228 u8 controller_flags;
229};
230
Balaji T Kbf129e12014-01-21 19:54:42 +0530231static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);
232
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100233static int omap_hsmmc_card_detect(struct device *dev)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800234{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530235 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800236
NeilBrown41afa3142015-01-13 08:23:18 +1300237 return mmc_gpio_get_cd(host->mmc);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800238}
239
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100240static int omap_hsmmc_get_cover_state(struct device *dev)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800241{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530242 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800243
NeilBrown41afa3142015-01-13 08:23:18 +1300244 return mmc_gpio_get_cd(host->mmc);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800245}
246
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530247static int omap_hsmmc_enable_supply(struct mmc_host *mmc)
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530248{
249 int ret;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530250 struct omap_hsmmc_host *host = mmc_priv(mmc);
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530251 struct mmc_ios *ios = &mmc->ios;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530252
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530253 if (!IS_ERR(mmc->supply.vmmc)) {
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530254 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530255 if (ret)
256 return ret;
257 }
258
259 /* Enable interface voltage rail, if needed */
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530260 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530261 ret = regulator_enable(mmc->supply.vqmmc);
262 if (ret) {
263 dev_err(mmc_dev(mmc), "vmmc_aux reg enable failed\n");
264 goto err_vqmmc;
265 }
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530266 host->vqmmc_enabled = 1;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530267 }
268
269 return 0;
270
271err_vqmmc:
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530272 if (!IS_ERR(mmc->supply.vmmc))
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530273 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
274
275 return ret;
276}
277
278static int omap_hsmmc_disable_supply(struct mmc_host *mmc)
279{
280 int ret;
281 int status;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530282 struct omap_hsmmc_host *host = mmc_priv(mmc);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530283
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530284 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530285 ret = regulator_disable(mmc->supply.vqmmc);
286 if (ret) {
287 dev_err(mmc_dev(mmc), "vmmc_aux reg disable failed\n");
288 return ret;
289 }
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +0530290 host->vqmmc_enabled = 0;
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530291 }
292
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530293 if (!IS_ERR(mmc->supply.vmmc)) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530294 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
295 if (ret)
296 goto err_set_ocr;
297 }
298
299 return 0;
300
301err_set_ocr:
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530302 if (!IS_ERR(mmc->supply.vqmmc)) {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530303 status = regulator_enable(mmc->supply.vqmmc);
304 if (status)
305 dev_err(mmc_dev(mmc), "vmmc_aux re-enable failed\n");
306 }
307
308 return ret;
309}
310
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530311static int omap_hsmmc_set_pbias(struct omap_hsmmc_host *host, bool power_on,
312 int vdd)
313{
314 int ret;
315
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530316 if (IS_ERR(host->pbias))
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530317 return 0;
318
319 if (power_on) {
320 if (vdd <= VDD_165_195)
321 ret = regulator_set_voltage(host->pbias, VDD_1V8,
322 VDD_1V8);
323 else
324 ret = regulator_set_voltage(host->pbias, VDD_3V0,
325 VDD_3V0);
326 if (ret < 0) {
327 dev_err(host->dev, "pbias set voltage fail\n");
328 return ret;
329 }
330
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700331 if (host->pbias_enabled == 0) {
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530332 ret = regulator_enable(host->pbias);
333 if (ret) {
334 dev_err(host->dev, "pbias reg enable fail\n");
335 return ret;
336 }
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700337 host->pbias_enabled = 1;
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530338 }
339 } else {
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700340 if (host->pbias_enabled == 1) {
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530341 ret = regulator_disable(host->pbias);
342 if (ret) {
343 dev_err(host->dev, "pbias reg disable fail\n");
344 return ret;
345 }
Tony Lindgrenbb2726b2015-10-07 06:22:24 -0700346 host->pbias_enabled = 0;
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530347 }
348 }
349
350 return 0;
351}
352
Andreas Fenkart1ca4d352016-03-21 00:58:08 +0100353static int omap_hsmmc_set_power(struct omap_hsmmc_host *host, int power_on,
354 int vdd)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800355{
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530356 struct mmc_host *mmc = host->mmc;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800357 int ret = 0;
358
Andreas Fenkartf7f0f032015-07-07 20:38:43 +0200359 if (mmc_pdata(host)->set_power)
Andreas Fenkart1ca4d352016-03-21 00:58:08 +0100360 return mmc_pdata(host)->set_power(host->dev, power_on, vdd);
Andreas Fenkartf7f0f032015-07-07 20:38:43 +0200361
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800362 /*
363 * If we don't see a Vcc regulator, assume it's a fixed
364 * voltage always-on regulator.
365 */
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530366 if (IS_ERR(mmc->supply.vmmc))
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800367 return 0;
368
Andreas Fenkart326119c2014-11-08 15:33:14 +0100369 if (mmc_pdata(host)->before_set_reg)
Andreas Fenkart1ca4d352016-03-21 00:58:08 +0100370 mmc_pdata(host)->before_set_reg(host->dev, power_on, vdd);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800371
Kishon Vijay Abraham Iec85c952015-08-27 14:44:01 +0530372 ret = omap_hsmmc_set_pbias(host, false, 0);
373 if (ret)
374 return ret;
Balaji T Ke99448f2014-02-19 20:26:40 +0530375
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800376 /*
377 * Assume Vcc regulator is used only to power the card ... OMAP
378 * VDDS is used to power the pins, optionally with a transceiver to
379 * support cards using voltages other than VDDS (1.8V nominal). When a
380 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
381 *
382 * In some cases this regulator won't support enable/disable;
383 * e.g. it's a fixed rail for a WLAN chip.
384 *
385 * In other cases vcc_aux switches interface power. Example, for
386 * eMMC cards it represents VccQ. Sometimes transceivers or SDIO
387 * chips/cards need an interface voltage rail too.
388 */
389 if (power_on) {
Kishon Vijay Abraham I1d17f302015-08-27 14:44:06 +0530390 ret = omap_hsmmc_enable_supply(mmc);
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530391 if (ret)
392 return ret;
Kishon Vijay Abraham I97fe7e52015-08-27 14:44:02 +0530393
394 ret = omap_hsmmc_set_pbias(host, true, vdd);
395 if (ret)
396 goto err_set_voltage;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800397 } else {
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530398 ret = omap_hsmmc_disable_supply(mmc);
399 if (ret)
400 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800401 }
402
Andreas Fenkart326119c2014-11-08 15:33:14 +0100403 if (mmc_pdata(host)->after_set_reg)
Andreas Fenkart1ca4d352016-03-21 00:58:08 +0100404 mmc_pdata(host)->after_set_reg(host->dev, power_on, vdd);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800405
Kishon Vijay Abraham I229f3292015-08-27 14:43:59 +0530406 return 0;
407
408err_set_voltage:
Kishon Vijay Abraham I2a17f842015-08-27 14:44:00 +0530409 omap_hsmmc_disable_supply(mmc);
Kishon Vijay Abraham I229f3292015-08-27 14:43:59 +0530410
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800411 return ret;
412}
413
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530414static int omap_hsmmc_disable_boot_regulator(struct regulator *reg)
415{
416 int ret;
417
Kishon Vijay Abraham I86d79da2017-06-07 14:06:10 +0530418 if (IS_ERR(reg))
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530419 return 0;
420
421 if (regulator_is_enabled(reg)) {
422 ret = regulator_enable(reg);
423 if (ret)
424 return ret;
425
426 ret = regulator_disable(reg);
427 if (ret)
428 return ret;
429 }
430
431 return 0;
432}
433
434static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host *host)
435{
436 struct mmc_host *mmc = host->mmc;
437 int ret;
438
439 /*
440 * disable regulators enabled during boot and get the usecount
441 * right so that regulators can be enabled/disabled by checking
442 * the return value of regulator_is_enabled
443 */
444 ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vmmc);
445 if (ret) {
446 dev_err(host->dev, "fail to disable boot enabled vmmc reg\n");
447 return ret;
448 }
449
450 ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vqmmc);
451 if (ret) {
452 dev_err(host->dev,
453 "fail to disable boot enabled vmmc_aux reg\n");
454 return ret;
455 }
456
457 ret = omap_hsmmc_disable_boot_regulator(host->pbias);
458 if (ret) {
459 dev_err(host->dev,
460 "failed to disable boot enabled pbias reg\n");
461 return ret;
462 }
463
464 return 0;
465}
466
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800467static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
468{
Kishon Vijay Abraham I7d607f92015-08-27 14:43:53 +0530469 int ret;
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530470 struct mmc_host *mmc = host->mmc;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800471
Andreas Fenkartf7f0f032015-07-07 20:38:43 +0200472 if (mmc_pdata(host)->set_power)
473 return 0;
474
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530475 ret = mmc_regulator_get_supply(mmc);
476 if (ret == -EPROBE_DEFER)
477 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800478
Balaji T K987fd492014-02-19 20:26:40 +0530479 /* Allow an aux regulator */
Kishon Vijay Abraham Iaa9a6802015-08-27 14:43:57 +0530480 if (IS_ERR(mmc->supply.vqmmc)) {
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +0530481 mmc->supply.vqmmc = devm_regulator_get_optional(host->dev,
482 "vmmc_aux");
483 if (IS_ERR(mmc->supply.vqmmc)) {
484 ret = PTR_ERR(mmc->supply.vqmmc);
485 if ((ret != -ENODEV) && host->dev->of_node)
486 return ret;
487 dev_dbg(host->dev, "unable to get vmmc_aux regulator %ld\n",
488 PTR_ERR(mmc->supply.vqmmc));
489 }
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530490 }
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800491
Kishon Vijay Abraham Ic299dc32015-08-27 14:43:55 +0530492 host->pbias = devm_regulator_get_optional(host->dev, "pbias");
493 if (IS_ERR(host->pbias)) {
494 ret = PTR_ERR(host->pbias);
Kishon Vijay Abraham I91437572016-01-14 14:45:20 +0530495 if ((ret != -ENODEV) && host->dev->of_node) {
496 dev_err(host->dev,
497 "SD card detect fail? enable CONFIG_REGULATOR_PBIAS\n");
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530498 return ret;
Kishon Vijay Abraham I91437572016-01-14 14:45:20 +0530499 }
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530500 dev_dbg(host->dev, "unable to get pbias regulator %ld\n",
Kishon Vijay Abraham Ic299dc32015-08-27 14:43:55 +0530501 PTR_ERR(host->pbias));
Kishon Vijay Abraham I6a9b2ff2015-08-27 14:43:54 +0530502 }
Balaji T Ke99448f2014-02-19 20:26:40 +0530503
Balaji T K987fd492014-02-19 20:26:40 +0530504 /* For eMMC do not power off when not in sleep state */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100505 if (mmc_pdata(host)->no_regulator_off_init)
Balaji T K987fd492014-02-19 20:26:40 +0530506 return 0;
Adrian Huntere840ce12011-05-06 12:14:10 +0300507
Kishon Vijay Abraham Ic8518ef2015-08-27 14:44:03 +0530508 ret = omap_hsmmc_disable_boot_regulators(host);
509 if (ret)
510 return ret;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800511
512 return 0;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800513}
514
Andreas Fenkartcde592c2015-03-03 13:28:15 +0100515static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id);
NeilBrown41afa3142015-01-13 08:23:18 +1300516
517static int omap_hsmmc_gpio_init(struct mmc_host *mmc,
518 struct omap_hsmmc_host *host,
Andreas Fenkart1e363e32014-11-08 15:33:15 +0100519 struct omap_hsmmc_platform_data *pdata)
Adrian Hunterb702b102010-02-15 10:03:35 -0800520{
521 int ret;
522
Andreas Fenkartb7a56462015-03-20 15:53:54 +0100523 if (gpio_is_valid(pdata->gpio_cod)) {
524 ret = mmc_gpio_request_cd(mmc, pdata->gpio_cod, 0);
Adrian Hunterb702b102010-02-15 10:03:35 -0800525 if (ret)
526 return ret;
Andreas Fenkartcde592c2015-03-03 13:28:15 +0100527
528 host->get_cover_state = omap_hsmmc_get_cover_state;
529 mmc_gpio_set_cd_isr(mmc, omap_hsmmc_cover_irq);
Andreas Fenkartb7a56462015-03-20 15:53:54 +0100530 } else if (gpio_is_valid(pdata->gpio_cd)) {
531 ret = mmc_gpio_request_cd(mmc, pdata->gpio_cd, 0);
Andreas Fenkartcde592c2015-03-03 13:28:15 +0100532 if (ret)
533 return ret;
534
535 host->card_detect = omap_hsmmc_card_detect;
Andreas Fenkart326119c2014-11-08 15:33:14 +0100536 }
Adrian Hunterb702b102010-02-15 10:03:35 -0800537
Andreas Fenkart326119c2014-11-08 15:33:14 +0100538 if (gpio_is_valid(pdata->gpio_wp)) {
NeilBrown41afa3142015-01-13 08:23:18 +1300539 ret = mmc_gpio_request_ro(mmc, pdata->gpio_wp);
Adrian Hunterb702b102010-02-15 10:03:35 -0800540 if (ret)
NeilBrown41afa3142015-01-13 08:23:18 +1300541 return ret;
Andreas Fenkart326119c2014-11-08 15:33:14 +0100542 }
Adrian Hunterb702b102010-02-15 10:03:35 -0800543
544 return 0;
Adrian Hunterb702b102010-02-15 10:03:35 -0800545}
546
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100547/*
Andy Shevchenkoe0c7f992011-05-06 12:14:05 +0300548 * Start clock to the card
549 */
550static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
551{
552 OMAP_HSMMC_WRITE(host->base, SYSCTL,
553 OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
554}
555
556/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100557 * Stop clock to the card
558 */
Denis Karpov70a33412009-09-22 16:44:59 -0700559static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100560{
561 OMAP_HSMMC_WRITE(host->base, SYSCTL,
562 OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
563 if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
Masanari Iida7122bbb2012-08-05 23:25:40 +0900564 dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100565}
566
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700567static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
568 struct mmc_command *cmd)
Adrian Hunterb4175772010-05-26 14:42:06 -0700569{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200570 u32 irq_mask = INT_EN_MASK;
571 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700572
573 if (host->use_dma)
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200574 irq_mask &= ~(BRR_EN | BWR_EN);
Adrian Hunterb4175772010-05-26 14:42:06 -0700575
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700576 /* Disable timeout for erases */
577 if (cmd->opcode == MMC_ERASE)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530578 irq_mask &= ~DTO_EN;
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700579
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200580 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700581 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
582 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200583
584 /* latch pending CIRQ, but don't signal MMC core */
585 if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
586 irq_mask |= CIRQ_EN;
Adrian Hunterb4175772010-05-26 14:42:06 -0700587 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200588 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700589}
590
591static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
592{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200593 u32 irq_mask = 0;
594 unsigned long flags;
595
596 spin_lock_irqsave(&host->irq_lock, flags);
597 /* no transfer running but need to keep cirq if enabled */
598 if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
599 irq_mask |= CIRQ_EN;
600 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
601 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
Adrian Hunterb4175772010-05-26 14:42:06 -0700602 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200603 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700604}
605
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300606/* Calculate divisor for the given clock frequency */
Balaji TKd83b6e02011-12-20 15:12:00 +0530607static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300608{
609 u16 dsor = 0;
610
611 if (ios->clock) {
Balaji TKd83b6e02011-12-20 15:12:00 +0530612 dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
Balaji T Ked164182013-10-21 00:25:21 +0530613 if (dsor > CLKD_MAX)
614 dsor = CLKD_MAX;
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300615 }
616
617 return dsor;
618}
619
Andy Shevchenko5934df22011-05-06 12:14:06 +0300620static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
621{
622 struct mmc_ios *ios = &host->mmc->ios;
623 unsigned long regval;
624 unsigned long timeout;
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530625 unsigned long clkdiv;
Andy Shevchenko5934df22011-05-06 12:14:06 +0300626
Venkatraman S8986d312012-08-07 19:10:38 +0530627 dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300628
629 omap_hsmmc_stop_clock(host);
630
631 regval = OMAP_HSMMC_READ(host->base, SYSCTL);
632 regval = regval & ~(CLKD_MASK | DTO_MASK);
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530633 clkdiv = calc_divisor(host, ios);
634 regval = regval | (clkdiv << 6) | (DTO << 16);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300635 OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
636 OMAP_HSMMC_WRITE(host->base, SYSCTL,
637 OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
638
639 /* Wait till the ICS bit is set */
640 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
641 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
642 && time_before(jiffies, timeout))
643 cpu_relax();
644
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530645 /*
646 * Enable High-Speed Support
647 * Pre-Requisites
648 * - Controller should support High-Speed-Enable Bit
649 * - Controller should not be using DDR Mode
650 * - Controller should advertise that it supports High Speed
651 * in capabilities register
652 * - MMC/SD clock coming out of controller > 25MHz
653 */
Andreas Fenkart326119c2014-11-08 15:33:14 +0100654 if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
Seungwon Jeon5438ad92014-03-14 21:12:27 +0900655 (ios->timing != MMC_TIMING_MMC_DDR52) &&
Ulf Hansson903101a2014-11-25 13:05:13 +0100656 (ios->timing != MMC_TIMING_UHS_DDR50) &&
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530657 ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
658 regval = OMAP_HSMMC_READ(host->base, HCTL);
659 if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
660 regval |= HSPE;
661 else
662 regval &= ~HSPE;
663
664 OMAP_HSMMC_WRITE(host->base, HCTL, regval);
665 }
666
Andy Shevchenko5934df22011-05-06 12:14:06 +0300667 omap_hsmmc_start_clock(host);
668}
669
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400670static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
671{
672 struct mmc_ios *ios = &host->mmc->ios;
673 u32 con;
674
675 con = OMAP_HSMMC_READ(host->base, CON);
Ulf Hansson903101a2014-11-25 13:05:13 +0100676 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
677 ios->timing == MMC_TIMING_UHS_DDR50)
Balaji T K03b5d9242012-04-09 12:08:33 +0530678 con |= DDR; /* configure in DDR mode */
679 else
680 con &= ~DDR;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400681 switch (ios->bus_width) {
682 case MMC_BUS_WIDTH_8:
683 OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
684 break;
685 case MMC_BUS_WIDTH_4:
686 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
687 OMAP_HSMMC_WRITE(host->base, HCTL,
688 OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
689 break;
690 case MMC_BUS_WIDTH_1:
691 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
692 OMAP_HSMMC_WRITE(host->base, HCTL,
693 OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
694 break;
695 }
696}
697
698static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
699{
700 struct mmc_ios *ios = &host->mmc->ios;
701 u32 con;
702
703 con = OMAP_HSMMC_READ(host->base, CON);
704 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
705 OMAP_HSMMC_WRITE(host->base, CON, con | OD);
706 else
707 OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
708}
709
Denis Karpov11dd62a2009-09-22 16:44:43 -0700710#ifdef CONFIG_PM
711
712/*
713 * Restore the MMC host context, if it was lost as result of a
714 * power state change.
715 */
Denis Karpov70a33412009-09-22 16:44:59 -0700716static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700717{
718 struct mmc_ios *ios = &host->mmc->ios;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400719 u32 hctl, capa;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700720 unsigned long timeout;
721
Tony Lindgren0a82e062013-10-21 00:25:19 +0530722 if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
723 host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
724 host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
725 host->capa == OMAP_HSMMC_READ(host->base, CAPA))
726 return 0;
727
728 host->context_loss++;
729
Balaji T Kc2200ef2012-03-07 09:55:30 -0500730 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Denis Karpov11dd62a2009-09-22 16:44:43 -0700731 if (host->power_mode != MMC_POWER_OFF &&
732 (1 << ios->vdd) <= MMC_VDD_23_24)
733 hctl = SDVS18;
734 else
735 hctl = SDVS30;
736 capa = VS30 | VS18;
737 } else {
738 hctl = SDVS18;
739 capa = VS18;
740 }
741
Balaji T K5a52b082014-05-29 10:28:02 +0200742 if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
743 hctl |= IWE;
744
Denis Karpov11dd62a2009-09-22 16:44:43 -0700745 OMAP_HSMMC_WRITE(host->base, HCTL,
746 OMAP_HSMMC_READ(host->base, HCTL) | hctl);
747
748 OMAP_HSMMC_WRITE(host->base, CAPA,
749 OMAP_HSMMC_READ(host->base, CAPA) | capa);
750
751 OMAP_HSMMC_WRITE(host->base, HCTL,
752 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
753
754 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
755 while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
756 && time_before(jiffies, timeout))
757 ;
758
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +0200759 OMAP_HSMMC_WRITE(host->base, ISE, 0);
760 OMAP_HSMMC_WRITE(host->base, IE, 0);
761 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700762
763 /* Do not initialize card-specific things if the power is off */
764 if (host->power_mode == MMC_POWER_OFF)
765 goto out;
766
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400767 omap_hsmmc_set_bus_width(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700768
Andy Shevchenko5934df22011-05-06 12:14:06 +0300769 omap_hsmmc_set_clock(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700770
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400771 omap_hsmmc_set_bus_mode(host);
772
Denis Karpov11dd62a2009-09-22 16:44:43 -0700773out:
Tony Lindgren0a82e062013-10-21 00:25:19 +0530774 dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
775 host->context_loss);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700776 return 0;
777}
778
779/*
780 * Save the MMC host context (store the number of power state changes so far).
781 */
Denis Karpov70a33412009-09-22 16:44:59 -0700782static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700783{
Tony Lindgren0a82e062013-10-21 00:25:19 +0530784 host->con = OMAP_HSMMC_READ(host->base, CON);
785 host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
786 host->sysctl = OMAP_HSMMC_READ(host->base, SYSCTL);
787 host->capa = OMAP_HSMMC_READ(host->base, CAPA);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700788}
789
790#else
791
Denis Karpov70a33412009-09-22 16:44:59 -0700792static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700793{
794 return 0;
795}
796
Denis Karpov70a33412009-09-22 16:44:59 -0700797static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700798{
799}
800
801#endif
802
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100803/*
804 * Send init stream sequence to card
805 * before sending IDLE command
806 */
Denis Karpov70a33412009-09-22 16:44:59 -0700807static void send_init_stream(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100808{
809 int reg = 0;
810 unsigned long timeout;
811
Adrian Hunterb62f6222009-09-22 16:45:01 -0700812 if (host->protect_card)
813 return;
814
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100815 disable_irq(host->irq);
Adrian Hunterb4175772010-05-26 14:42:06 -0700816
817 OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100818 OMAP_HSMMC_WRITE(host->base, CON,
819 OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
820 OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
821
822 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
Venkatraman Sa7e96872012-11-19 22:00:01 +0530823 while ((reg != CC_EN) && time_before(jiffies, timeout))
824 reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100825
826 OMAP_HSMMC_WRITE(host->base, CON,
827 OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
Adrian Hunterc653a6d2009-09-22 16:44:56 -0700828
829 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
830 OMAP_HSMMC_READ(host->base, STAT);
831
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100832 enable_irq(host->irq);
833}
834
835static inline
Denis Karpov70a33412009-09-22 16:44:59 -0700836int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100837{
838 int r = 1;
839
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +0100840 if (host->get_cover_state)
Andreas Fenkart80412ca2014-11-08 15:33:17 +0100841 r = host->get_cover_state(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100842 return r;
843}
844
845static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700846omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100847 char *buf)
848{
849 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700850 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100851
Denis Karpov70a33412009-09-22 16:44:59 -0700852 return sprintf(buf, "%s\n",
853 omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100854}
855
Denis Karpov70a33412009-09-22 16:44:59 -0700856static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100857
858static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700859omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100860 char *buf)
861{
862 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700863 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100864
Andreas Fenkart326119c2014-11-08 15:33:14 +0100865 return sprintf(buf, "%s\n", mmc_pdata(host)->name);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100866}
867
Denis Karpov70a33412009-09-22 16:44:59 -0700868static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100869
870/*
871 * Configure the response type and send the cmd.
872 */
873static void
Denis Karpov70a33412009-09-22 16:44:59 -0700874omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100875 struct mmc_data *data)
876{
877 int cmdreg = 0, resptype = 0, cmdtype = 0;
878
Venkatraman S8986d312012-08-07 19:10:38 +0530879 dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100880 mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
881 host->cmd = cmd;
882
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700883 omap_hsmmc_enable_irq(host, cmd);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100884
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200885 host->response_busy = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100886 if (cmd->flags & MMC_RSP_PRESENT) {
887 if (cmd->flags & MMC_RSP_136)
888 resptype = 1;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200889 else if (cmd->flags & MMC_RSP_BUSY) {
890 resptype = 3;
891 host->response_busy = 1;
892 } else
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100893 resptype = 2;
894 }
895
896 /*
897 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
898 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
899 * a val of 0x3, rest 0x0.
900 */
901 if (cmd == host->mrq->stop)
902 cmdtype = 0x3;
903
904 cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
905
Balaji T Ka2e77152014-01-21 19:54:42 +0530906 if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
907 host->mrq->sbc) {
908 cmdreg |= ACEN_ACMD23;
909 OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
910 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100911 if (data) {
912 cmdreg |= DP_SELECT | MSBS | BCE;
913 if (data->flags & MMC_DATA_READ)
914 cmdreg |= DDIR;
915 else
916 cmdreg &= ~(DDIR);
917 }
918
919 if (host->use_dma)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530920 cmdreg |= DMAE;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100921
Adrian Hunterb4175772010-05-26 14:42:06 -0700922 host->req_in_progress = 1;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700923
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100924 OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
925 OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
926}
927
Russell Kingc5c98922012-04-13 12:14:39 +0100928static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
929 struct mmc_data *data)
930{
931 return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
932}
933
Adrian Hunterb4175772010-05-26 14:42:06 -0700934static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
935{
936 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530937 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700938
Venkatraman S31463b12012-04-09 12:08:34 +0530939 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700940 host->req_in_progress = 0;
941 dma_ch = host->dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530942 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700943
944 omap_hsmmc_disable_irq(host);
945 /* Do not complete the request if DMA is still in progress */
946 if (mrq->data && host->use_dma && dma_ch != -1)
947 return;
948 host->mrq = NULL;
949 mmc_request_done(host->mmc, mrq);
950}
951
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100952/*
953 * Notify the transfer complete to MMC core
954 */
955static void
Denis Karpov70a33412009-09-22 16:44:59 -0700956omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100957{
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200958 if (!data) {
959 struct mmc_request *mrq = host->mrq;
960
Adrian Hunter23050102009-09-22 16:44:57 -0700961 /* TC before CC from CMD6 - don't know why, but it happens */
962 if (host->cmd && host->cmd->opcode == 6 &&
963 host->response_busy) {
964 host->response_busy = 0;
965 return;
966 }
967
Adrian Hunterb4175772010-05-26 14:42:06 -0700968 omap_hsmmc_request_done(host, mrq);
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200969 return;
970 }
971
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100972 host->data = NULL;
973
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100974 if (!data->error)
975 data->bytes_xfered += data->blocks * (data->blksz);
976 else
977 data->bytes_xfered = 0;
978
Balaji T Kbf129e12014-01-21 19:54:42 +0530979 if (data->stop && (data->error || !host->mrq->sbc))
980 omap_hsmmc_start_command(host, data->stop, NULL);
981 else
Adrian Hunterb4175772010-05-26 14:42:06 -0700982 omap_hsmmc_request_done(host, data->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100983}
984
985/*
986 * Notify the core about command completion
987 */
988static void
Denis Karpov70a33412009-09-22 16:44:59 -0700989omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100990{
Balaji T Kbf129e12014-01-21 19:54:42 +0530991 if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
Balaji T Ka2e77152014-01-21 19:54:42 +0530992 !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
Balaji T K2177fa92014-05-09 22:16:52 +0530993 host->cmd = NULL;
Balaji T Kbf129e12014-01-21 19:54:42 +0530994 omap_hsmmc_start_dma_transfer(host);
995 omap_hsmmc_start_command(host, host->mrq->cmd,
996 host->mrq->data);
997 return;
998 }
999
Balaji T K2177fa92014-05-09 22:16:52 +05301000 host->cmd = NULL;
1001
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001002 if (cmd->flags & MMC_RSP_PRESENT) {
1003 if (cmd->flags & MMC_RSP_136) {
1004 /* response type 2 */
1005 cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
1006 cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
1007 cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
1008 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
1009 } else {
1010 /* response types 1, 1b, 3, 4, 5, 6 */
1011 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
1012 }
1013 }
Adrian Hunterb4175772010-05-26 14:42:06 -07001014 if ((host->data == NULL && !host->response_busy) || cmd->error)
Balaji T Kd4b2c372014-01-21 19:54:42 +05301015 omap_hsmmc_request_done(host, host->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001016}
1017
1018/*
1019 * DMA clean up for command errors
1020 */
Denis Karpov70a33412009-09-22 16:44:59 -07001021static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001022{
Adrian Hunterb4175772010-05-26 14:42:06 -07001023 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +05301024 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -07001025
Jarkko Lavinen82788ff2008-12-05 12:31:46 +02001026 host->data->error = errno;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001027
Venkatraman S31463b12012-04-09 12:08:34 +05301028 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -07001029 dma_ch = host->dma_ch;
1030 host->dma_ch = -1;
Venkatraman S31463b12012-04-09 12:08:34 +05301031 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -07001032
1033 if (host->use_dma && dma_ch != -1) {
Russell Kingc5c98922012-04-13 12:14:39 +01001034 struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
1035
1036 dmaengine_terminate_all(chan);
1037 dma_unmap_sg(chan->device->dev,
1038 host->data->sg, host->data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001039 mmc_get_dma_dir(host->data));
Russell Kingc5c98922012-04-13 12:14:39 +01001040
Per Forlin053bf342011-11-07 21:55:11 +05301041 host->data->host_cookie = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001042 }
1043 host->data = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001044}
1045
1046/*
1047 * Readable error output
1048 */
1049#ifdef CONFIG_MMC_DEBUG
Adrian Hunter699b9582011-05-06 12:14:01 +03001050static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001051{
1052 /* --- means reserved bit without definition at documentation */
Denis Karpov70a33412009-09-22 16:44:59 -07001053 static const char *omap_hsmmc_status_bits[] = {
Adrian Hunter699b9582011-05-06 12:14:01 +03001054 "CC" , "TC" , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
1055 "CIRQ", "OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
1056 "CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
1057 "ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001058 };
1059 char res[256];
1060 char *buf = res;
1061 int len, i;
1062
1063 len = sprintf(buf, "MMC IRQ 0x%x :", status);
1064 buf += len;
1065
Denis Karpov70a33412009-09-22 16:44:59 -07001066 for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001067 if (status & (1 << i)) {
Denis Karpov70a33412009-09-22 16:44:59 -07001068 len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001069 buf += len;
1070 }
1071
Venkatraman S8986d312012-08-07 19:10:38 +05301072 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001073}
Adrian Hunter699b9582011-05-06 12:14:01 +03001074#else
1075static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
1076 u32 status)
1077{
1078}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001079#endif /* CONFIG_MMC_DEBUG */
1080
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001081/*
1082 * MMC controller internal state machines reset
1083 *
1084 * Used to reset command or data internal state machines, using respectively
1085 * SRC or SRD bit of SYSCTL register
1086 * Can be called from interrupt context
1087 */
Denis Karpov70a33412009-09-22 16:44:59 -07001088static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
1089 unsigned long bit)
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001090{
1091 unsigned long i = 0;
Jianpeng Ma1e881782013-10-21 00:25:20 +05301092 unsigned long limit = MMC_TIMEOUT_US;
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001093
1094 OMAP_HSMMC_WRITE(host->base, SYSCTL,
1095 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
1096
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001097 /*
1098 * OMAP4 ES2 and greater has an updated reset logic.
1099 * Monitor a 0->1 transition first
1100 */
Andreas Fenkart326119c2014-11-08 15:33:14 +01001101 if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
kishore kadiyalab432b4b2010-11-17 22:35:32 -05001102 while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001103 && (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +05301104 udelay(1);
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001105 }
1106 i = 0;
1107
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001108 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
1109 (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +05301110 udelay(1);
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001111
1112 if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
1113 dev_err(mmc_dev(host->mmc),
1114 "Timeout waiting on controller reset in %s\n",
1115 __func__);
1116}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001117
Balaji T K25e18972012-11-19 21:59:55 +05301118static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
1119 int err, int end_cmd)
Venkatraman Sae4bf782012-08-09 20:36:07 +05301120{
Balaji T K25e18972012-11-19 21:59:55 +05301121 if (end_cmd) {
Balaji T K94d4f272012-11-19 21:59:56 +05301122 omap_hsmmc_reset_controller_fsm(host, SRC);
Balaji T K25e18972012-11-19 21:59:55 +05301123 if (host->cmd)
1124 host->cmd->error = err;
1125 }
Venkatraman Sae4bf782012-08-09 20:36:07 +05301126
1127 if (host->data) {
1128 omap_hsmmc_reset_controller_fsm(host, SRD);
1129 omap_hsmmc_dma_cleanup(host, err);
Balaji T Kdc7745b2012-11-19 21:59:57 +05301130 } else if (host->mrq && host->mrq->cmd)
1131 host->mrq->cmd->error = err;
Venkatraman Sae4bf782012-08-09 20:36:07 +05301132}
1133
Adrian Hunterb4175772010-05-26 14:42:06 -07001134static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001135{
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001136 struct mmc_data *data;
Adrian Hunterb4175772010-05-26 14:42:06 -07001137 int end_cmd = 0, end_trans = 0;
Balaji T Ka2e77152014-01-21 19:54:42 +05301138 int error = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001139
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001140 data = host->data;
Venkatraman S8986d312012-08-07 19:10:38 +05301141 dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001142
Venkatraman Sa7e96872012-11-19 22:00:01 +05301143 if (status & ERR_EN) {
Adrian Hunter699b9582011-05-06 12:14:01 +03001144 omap_hsmmc_dbg_report_irq(host, status);
Adrian Hunter4a694dc2009-01-12 16:13:08 +02001145
Ravikumar Kattekola24380dd2017-01-30 15:41:56 +05301146 if (status & (CTO_EN | CCRC_EN | CEB_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301147 end_cmd = 1;
Kishon Vijay Abraham I408806f2015-06-16 16:07:17 +05301148 if (host->data || host->response_busy) {
1149 end_trans = !end_cmd;
1150 host->response_busy = 0;
1151 }
Venkatraman Sa7e96872012-11-19 22:00:01 +05301152 if (status & (CTO_EN | DTO_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301153 hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
Vignesh R5027cd12015-06-16 16:07:18 +05301154 else if (status & (CCRC_EN | DCRC_EN | DEB_EN | CEB_EN |
1155 BADA_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301156 hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1157
Balaji T Ka2e77152014-01-21 19:54:42 +05301158 if (status & ACE_EN) {
1159 u32 ac12;
1160 ac12 = OMAP_HSMMC_READ(host->base, AC12);
1161 if (!(ac12 & ACNE) && host->mrq->sbc) {
1162 end_cmd = 1;
1163 if (ac12 & ACTO)
1164 error = -ETIMEDOUT;
1165 else if (ac12 & (ACCE | ACEB | ACIE))
1166 error = -EILSEQ;
1167 host->mrq->sbc->error = error;
1168 hsmmc_command_incomplete(host, error, end_cmd);
1169 }
1170 dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
1171 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001172 }
1173
Francesco Lavra7472bab2013-06-29 08:25:12 +02001174 OMAP_HSMMC_WRITE(host->base, STAT, status);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301175 if (end_cmd || ((status & CC_EN) && host->cmd))
Denis Karpov70a33412009-09-22 16:44:59 -07001176 omap_hsmmc_cmd_done(host, host->cmd);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301177 if ((end_trans || (status & TC_EN)) && host->mrq)
Denis Karpov70a33412009-09-22 16:44:59 -07001178 omap_hsmmc_xfer_done(host, data);
Adrian Hunterb4175772010-05-26 14:42:06 -07001179}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001180
Adrian Hunterb4175772010-05-26 14:42:06 -07001181/*
1182 * MMC controller IRQ handler
1183 */
1184static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1185{
1186 struct omap_hsmmc_host *host = dev_id;
1187 int status;
1188
1189 status = OMAP_HSMMC_READ(host->base, STAT);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001190 while (status & (INT_EN_MASK | CIRQ_EN)) {
1191 if (host->req_in_progress)
1192 omap_hsmmc_do_irq(host, status);
1193
1194 if (status & CIRQ_EN)
1195 mmc_signal_sdio_irq(host->mmc);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301196
Adrian Hunterb4175772010-05-26 14:42:06 -07001197 /* Flush posted write */
1198 status = OMAP_HSMMC_READ(host->base, STAT);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301199 }
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07001200
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001201 return IRQ_HANDLED;
1202}
1203
Denis Karpov70a33412009-09-22 16:44:59 -07001204static void set_sd_bus_power(struct omap_hsmmc_host *host)
Adrian Huntere13bb302009-03-12 17:08:26 +02001205{
1206 unsigned long i;
1207
1208 OMAP_HSMMC_WRITE(host->base, HCTL,
1209 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1210 for (i = 0; i < loops_per_jiffy; i++) {
1211 if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1212 break;
1213 cpu_relax();
1214 }
1215}
1216
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001217/*
David Brownelleb250822009-02-17 14:49:01 -08001218 * Switch MMC interface voltage ... only relevant for MMC1.
1219 *
1220 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1221 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1222 * Some chips, like eMMC ones, use internal transceivers.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001223 */
Denis Karpov70a33412009-09-22 16:44:59 -07001224static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001225{
1226 u32 reg_val = 0;
1227 int ret;
1228
1229 /* Disable the clocks */
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301230 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05301231 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001232
1233 /* Turn the power off */
Andreas Fenkart1ca4d352016-03-21 00:58:08 +01001234 ret = omap_hsmmc_set_power(host, 0, 0);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001235
1236 /* Turn the power ON with given VDD 1.8 or 3.0v */
Adrian Hunter2bec0892009-09-22 16:45:02 -07001237 if (!ret)
Andreas Fenkart1ca4d352016-03-21 00:58:08 +01001238 ret = omap_hsmmc_set_power(host, 1, vdd);
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301239 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05301240 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07001241
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001242 if (ret != 0)
1243 goto err;
1244
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001245 OMAP_HSMMC_WRITE(host->base, HCTL,
1246 OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1247 reg_val = OMAP_HSMMC_READ(host->base, HCTL);
David Brownelleb250822009-02-17 14:49:01 -08001248
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001249 /*
1250 * If a MMC dual voltage card is detected, the set_ios fn calls
1251 * this fn with VDD bit set for 1.8V. Upon card removal from the
Denis Karpov70a33412009-09-22 16:44:59 -07001252 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001253 *
David Brownelleb250822009-02-17 14:49:01 -08001254 * Cope with a bit of slop in the range ... per data sheets:
1255 * - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1256 * but recommended values are 1.71V to 1.89V
1257 * - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1258 * but recommended values are 2.7V to 3.3V
1259 *
1260 * Board setup code shouldn't permit anything very out-of-range.
1261 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1262 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001263 */
David Brownelleb250822009-02-17 14:49:01 -08001264 if ((1 << vdd) <= MMC_VDD_23_24)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001265 reg_val |= SDVS18;
David Brownelleb250822009-02-17 14:49:01 -08001266 else
1267 reg_val |= SDVS30;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001268
1269 OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
Adrian Huntere13bb302009-03-12 17:08:26 +02001270 set_sd_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001271
1272 return 0;
1273err:
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301274 dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001275 return ret;
1276}
1277
Adrian Hunterb62f6222009-09-22 16:45:01 -07001278/* Protect the card while the cover is open */
1279static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1280{
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +01001281 if (!host->get_cover_state)
Adrian Hunterb62f6222009-09-22 16:45:01 -07001282 return;
1283
1284 host->reqs_blocked = 0;
Andreas Fenkart80412ca2014-11-08 15:33:17 +01001285 if (host->get_cover_state(host->dev)) {
Adrian Hunterb62f6222009-09-22 16:45:01 -07001286 if (host->protect_card) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301287 dev_info(host->dev, "%s: cover is closed, "
Adrian Hunterb62f6222009-09-22 16:45:01 -07001288 "card is now accessible\n",
1289 mmc_hostname(host->mmc));
1290 host->protect_card = 0;
1291 }
1292 } else {
1293 if (!host->protect_card) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301294 dev_info(host->dev, "%s: cover is open, "
Adrian Hunterb62f6222009-09-22 16:45:01 -07001295 "card is now inaccessible\n",
1296 mmc_hostname(host->mmc));
1297 host->protect_card = 1;
1298 }
1299 }
1300}
1301
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001302/*
Andreas Fenkartcde592c2015-03-03 13:28:15 +01001303 * irq handler when (cell-phone) cover is mounted/removed
1304 */
1305static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id)
1306{
1307 struct omap_hsmmc_host *host = dev_id;
Andreas Fenkartcde592c2015-03-03 13:28:15 +01001308
1309 sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1310
Andreas Fenkart11227d12015-03-03 13:28:17 +01001311 omap_hsmmc_protect_card(host);
1312 mmc_detect_change(host->mmc, (HZ * 200) / 1000);
Andreas Fenkartcde592c2015-03-03 13:28:15 +01001313 return IRQ_HANDLED;
1314}
1315
Russell Kingc5c98922012-04-13 12:14:39 +01001316static void omap_hsmmc_dma_callback(void *param)
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001317{
Russell Kingc5c98922012-04-13 12:14:39 +01001318 struct omap_hsmmc_host *host = param;
1319 struct dma_chan *chan;
Adrian Hunter770d7432011-05-06 12:14:11 +03001320 struct mmc_data *data;
Russell Kingc5c98922012-04-13 12:14:39 +01001321 int req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001322
Russell Kingc5c98922012-04-13 12:14:39 +01001323 spin_lock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001324 if (host->dma_ch < 0) {
Russell Kingc5c98922012-04-13 12:14:39 +01001325 spin_unlock_irq(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001326 return;
Adrian Hunterb4175772010-05-26 14:42:06 -07001327 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001328
Adrian Hunter770d7432011-05-06 12:14:11 +03001329 data = host->mrq->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001330 chan = omap_hsmmc_get_dma_chan(host, data);
Per Forlin9782aff2011-07-01 18:55:23 +02001331 if (!data->host_cookie)
Russell Kingc5c98922012-04-13 12:14:39 +01001332 dma_unmap_sg(chan->device->dev,
1333 data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001334 mmc_get_dma_dir(data));
Adrian Hunterb4175772010-05-26 14:42:06 -07001335
1336 req_in_progress = host->req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001337 host->dma_ch = -1;
Russell Kingc5c98922012-04-13 12:14:39 +01001338 spin_unlock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001339
1340 /* If DMA has finished after TC, complete the request */
1341 if (!req_in_progress) {
1342 struct mmc_request *mrq = host->mrq;
1343
1344 host->mrq = NULL;
1345 mmc_request_done(host->mmc, mrq);
1346 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001347}
1348
Per Forlin9782aff2011-07-01 18:55:23 +02001349static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
1350 struct mmc_data *data,
Russell Kingc5c98922012-04-13 12:14:39 +01001351 struct omap_hsmmc_next *next,
Russell King26b88522012-04-13 12:27:37 +01001352 struct dma_chan *chan)
Per Forlin9782aff2011-07-01 18:55:23 +02001353{
1354 int dma_len;
1355
1356 if (!next && data->host_cookie &&
1357 data->host_cookie != host->next_data.cookie) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301358 dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
Per Forlin9782aff2011-07-01 18:55:23 +02001359 " host->next_data.cookie %d\n",
1360 __func__, data->host_cookie, host->next_data.cookie);
1361 data->host_cookie = 0;
1362 }
1363
1364 /* Check if next job is already prepared */
Dan Carpenterb38313d2014-01-30 15:15:18 +03001365 if (next || data->host_cookie != host->next_data.cookie) {
Russell King26b88522012-04-13 12:27:37 +01001366 dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001367 mmc_get_dma_dir(data));
Per Forlin9782aff2011-07-01 18:55:23 +02001368
1369 } else {
1370 dma_len = host->next_data.dma_len;
1371 host->next_data.dma_len = 0;
1372 }
1373
1374
1375 if (dma_len == 0)
1376 return -EINVAL;
1377
1378 if (next) {
1379 next->dma_len = dma_len;
1380 data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
1381 } else
1382 host->dma_len = dma_len;
1383
1384 return 0;
1385}
1386
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001387/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001388 * Routine to configure and start DMA for the MMC card
1389 */
Balaji T K9d025332014-01-21 19:54:42 +05301390static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
Denis Karpov70a33412009-09-22 16:44:59 -07001391 struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001392{
Russell King26b88522012-04-13 12:27:37 +01001393 struct dma_async_tx_descriptor *tx;
1394 int ret = 0, i;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001395 struct mmc_data *data = req->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001396 struct dma_chan *chan;
Peter Ujfalusie5789602016-09-14 14:22:07 +03001397 struct dma_slave_config cfg = {
1398 .src_addr = host->mapbase + OMAP_HSMMC_DATA,
1399 .dst_addr = host->mapbase + OMAP_HSMMC_DATA,
1400 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
1401 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
1402 .src_maxburst = data->blksz / 4,
1403 .dst_maxburst = data->blksz / 4,
1404 };
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001405
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001406 /* Sanity check: all the SG entries must be aligned by block size. */
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001407 for (i = 0; i < data->sg_len; i++) {
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001408 struct scatterlist *sgl;
1409
1410 sgl = data->sg + i;
1411 if (sgl->length % data->blksz)
1412 return -EINVAL;
1413 }
1414 if ((data->blksz % 4) != 0)
1415 /* REVISIT: The MMC buffer increments only when MSB is written.
1416 * Return error for blksz which is non multiple of four.
1417 */
1418 return -EINVAL;
1419
Adrian Hunterb4175772010-05-26 14:42:06 -07001420 BUG_ON(host->dma_ch != -1);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001421
Russell Kingc5c98922012-04-13 12:14:39 +01001422 chan = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001423
Russell King26b88522012-04-13 12:27:37 +01001424 ret = dmaengine_slave_config(chan, &cfg);
Per Forlin9782aff2011-07-01 18:55:23 +02001425 if (ret)
1426 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001427
Russell King26b88522012-04-13 12:27:37 +01001428 ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1429 if (ret)
1430 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001431
Russell King26b88522012-04-13 12:27:37 +01001432 tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1433 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1434 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1435 if (!tx) {
1436 dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1437 /* FIXME: cleanup */
1438 return -1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001439 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001440
Russell King26b88522012-04-13 12:27:37 +01001441 tx->callback = omap_hsmmc_dma_callback;
1442 tx->callback_param = host;
1443
1444 /* Does not fail */
1445 dmaengine_submit(tx);
1446
1447 host->dma_ch = 1;
1448
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001449 return 0;
1450}
1451
Denis Karpov70a33412009-09-22 16:44:59 -07001452static void set_data_timeout(struct omap_hsmmc_host *host,
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301453 unsigned long long timeout_ns,
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001454 unsigned int timeout_clks)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001455{
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301456 unsigned long long timeout = timeout_ns;
1457 unsigned int cycle_ns;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001458 uint32_t reg, clkd, dto = 0;
1459
1460 reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1461 clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1462 if (clkd == 0)
1463 clkd = 1;
1464
Balaji T K6e3076c2014-01-21 19:54:42 +05301465 cycle_ns = 1000000000 / (host->clk_rate / clkd);
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301466 do_div(timeout, cycle_ns);
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001467 timeout += timeout_clks;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001468 if (timeout) {
1469 while ((timeout & 0x80000000) == 0) {
1470 dto += 1;
1471 timeout <<= 1;
1472 }
1473 dto = 31 - dto;
1474 timeout <<= 1;
1475 if (timeout && dto)
1476 dto += 1;
1477 if (dto >= 13)
1478 dto -= 13;
1479 else
1480 dto = 0;
1481 if (dto > 14)
1482 dto = 14;
1483 }
1484
1485 reg &= ~DTO_MASK;
1486 reg |= dto << DTO_SHIFT;
1487 OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1488}
1489
Balaji T K9d025332014-01-21 19:54:42 +05301490static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
1491{
1492 struct mmc_request *req = host->mrq;
1493 struct dma_chan *chan;
1494
1495 if (!req->data)
1496 return;
1497 OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
1498 | (req->data->blocks << 16));
1499 set_data_timeout(host, req->data->timeout_ns,
1500 req->data->timeout_clks);
1501 chan = omap_hsmmc_get_dma_chan(host, req->data);
1502 dma_async_issue_pending(chan);
1503}
1504
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001505/*
1506 * Configure block length for MMC/SD cards and initiate the transfer.
1507 */
1508static int
Denis Karpov70a33412009-09-22 16:44:59 -07001509omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001510{
1511 int ret;
Ravikumar Kattekolaa53210f2017-01-30 15:41:58 +05301512 unsigned long long timeout;
Kishon Vijay Abraham I8cc9a3e2017-01-30 15:41:57 +05301513
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001514 host->data = req->data;
1515
1516 if (req->data == NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001517 OMAP_HSMMC_WRITE(host->base, BLK, 0);
Kishon Vijay Abraham I8cc9a3e2017-01-30 15:41:57 +05301518 if (req->cmd->flags & MMC_RSP_BUSY) {
1519 timeout = req->cmd->busy_timeout * NSEC_PER_MSEC;
1520
1521 /*
1522 * Set an arbitrary 100ms data timeout for commands with
1523 * busy signal and no indication of busy_timeout.
1524 */
1525 if (!timeout)
1526 timeout = 100000000U;
1527
1528 set_data_timeout(host, timeout, 0);
1529 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001530 return 0;
1531 }
1532
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001533 if (host->use_dma) {
Balaji T K9d025332014-01-21 19:54:42 +05301534 ret = omap_hsmmc_setup_dma_transfer(host, req);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001535 if (ret != 0) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301536 dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001537 return ret;
1538 }
1539 }
1540 return 0;
1541}
1542
Per Forlin9782aff2011-07-01 18:55:23 +02001543static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
1544 int err)
1545{
1546 struct omap_hsmmc_host *host = mmc_priv(mmc);
1547 struct mmc_data *data = mrq->data;
1548
Russell King26b88522012-04-13 12:27:37 +01001549 if (host->use_dma && data->host_cookie) {
Russell Kingc5c98922012-04-13 12:14:39 +01001550 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001551
Russell King26b88522012-04-13 12:27:37 +01001552 dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
Heiner Kallweitfeeef092017-03-26 20:45:56 +02001553 mmc_get_dma_dir(data));
Per Forlin9782aff2011-07-01 18:55:23 +02001554 data->host_cookie = 0;
1555 }
1556}
1557
Linus Walleijd3c6aac2016-11-23 11:02:24 +01001558static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
Per Forlin9782aff2011-07-01 18:55:23 +02001559{
1560 struct omap_hsmmc_host *host = mmc_priv(mmc);
1561
1562 if (mrq->data->host_cookie) {
1563 mrq->data->host_cookie = 0;
1564 return ;
1565 }
1566
Russell Kingc5c98922012-04-13 12:14:39 +01001567 if (host->use_dma) {
1568 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
Russell Kingc5c98922012-04-13 12:14:39 +01001569
Per Forlin9782aff2011-07-01 18:55:23 +02001570 if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
Russell King26b88522012-04-13 12:27:37 +01001571 &host->next_data, c))
Per Forlin9782aff2011-07-01 18:55:23 +02001572 mrq->data->host_cookie = 0;
Russell Kingc5c98922012-04-13 12:14:39 +01001573 }
Per Forlin9782aff2011-07-01 18:55:23 +02001574}
1575
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001576/*
1577 * Request function. for read/write operation
1578 */
Denis Karpov70a33412009-09-22 16:44:59 -07001579static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001580{
Denis Karpov70a33412009-09-22 16:44:59 -07001581 struct omap_hsmmc_host *host = mmc_priv(mmc);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001582 int err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001583
Adrian Hunterb4175772010-05-26 14:42:06 -07001584 BUG_ON(host->req_in_progress);
1585 BUG_ON(host->dma_ch != -1);
1586 if (host->protect_card) {
1587 if (host->reqs_blocked < 3) {
1588 /*
1589 * Ensure the controller is left in a consistent
1590 * state by resetting the command and data state
1591 * machines.
1592 */
1593 omap_hsmmc_reset_controller_fsm(host, SRD);
1594 omap_hsmmc_reset_controller_fsm(host, SRC);
1595 host->reqs_blocked += 1;
1596 }
1597 req->cmd->error = -EBADF;
1598 if (req->data)
1599 req->data->error = -EBADF;
1600 req->cmd->retries = 0;
1601 mmc_request_done(mmc, req);
1602 return;
1603 } else if (host->reqs_blocked)
1604 host->reqs_blocked = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001605 WARN_ON(host->mrq != NULL);
1606 host->mrq = req;
Balaji T K6e3076c2014-01-21 19:54:42 +05301607 host->clk_rate = clk_get_rate(host->fclk);
Denis Karpov70a33412009-09-22 16:44:59 -07001608 err = omap_hsmmc_prepare_data(host, req);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001609 if (err) {
1610 req->cmd->error = err;
1611 if (req->data)
1612 req->data->error = err;
1613 host->mrq = NULL;
1614 mmc_request_done(mmc, req);
1615 return;
1616 }
Balaji T Ka2e77152014-01-21 19:54:42 +05301617 if (req->sbc && !(host->flags & AUTO_CMD23)) {
Balaji T Kbf129e12014-01-21 19:54:42 +05301618 omap_hsmmc_start_command(host, req->sbc, NULL);
1619 return;
1620 }
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001621
Balaji T K9d025332014-01-21 19:54:42 +05301622 omap_hsmmc_start_dma_transfer(host);
Denis Karpov70a33412009-09-22 16:44:59 -07001623 omap_hsmmc_start_command(host, req->cmd, req->data);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001624}
1625
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001626/* Routine to configure clock values. Exposed API to core */
Denis Karpov70a33412009-09-22 16:44:59 -07001627static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001628{
Denis Karpov70a33412009-09-22 16:44:59 -07001629 struct omap_hsmmc_host *host = mmc_priv(mmc);
Adrian Huntera3621462009-09-22 16:44:42 -07001630 int do_send_init_stream = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001631
Adrian Huntera3621462009-09-22 16:44:42 -07001632 if (ios->power_mode != host->power_mode) {
1633 switch (ios->power_mode) {
1634 case MMC_POWER_OFF:
Andreas Fenkart1ca4d352016-03-21 00:58:08 +01001635 omap_hsmmc_set_power(host, 0, 0);
Adrian Huntera3621462009-09-22 16:44:42 -07001636 break;
1637 case MMC_POWER_UP:
Andreas Fenkart1ca4d352016-03-21 00:58:08 +01001638 omap_hsmmc_set_power(host, 1, ios->vdd);
Adrian Huntera3621462009-09-22 16:44:42 -07001639 break;
1640 case MMC_POWER_ON:
1641 do_send_init_stream = 1;
1642 break;
1643 }
1644 host->power_mode = ios->power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001645 }
1646
Denis Karpovdd498ef2009-09-22 16:44:49 -07001647 /* FIXME: set registers based only on changes to ios */
1648
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001649 omap_hsmmc_set_bus_width(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001650
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301651 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
David Brownelleb250822009-02-17 14:49:01 -08001652 /* Only MMC1 can interface at 3V without some flavor
1653 * of external transceiver; but they all handle 1.8V.
1654 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001655 if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
Balaji T K2cf171c2014-02-19 20:26:40 +05301656 (ios->vdd == DUAL_VOLT_OCR_BIT)) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001657 /*
1658 * The mmc_select_voltage fn of the core does
1659 * not seem to set the power_mode to
1660 * MMC_POWER_UP upon recalculating the voltage.
1661 * vdd 1.8v.
1662 */
Denis Karpov70a33412009-09-22 16:44:59 -07001663 if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1664 dev_dbg(mmc_dev(host->mmc),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001665 "Switch operation failed\n");
1666 }
1667 }
1668
Andy Shevchenko5934df22011-05-06 12:14:06 +03001669 omap_hsmmc_set_clock(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001670
Adrian Huntera3621462009-09-22 16:44:42 -07001671 if (do_send_init_stream)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001672 send_init_stream(host);
1673
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001674 omap_hsmmc_set_bus_mode(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001675}
1676
1677static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1678{
Denis Karpov70a33412009-09-22 16:44:59 -07001679 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001680
Andreas Fenkartb5cd43f2014-11-08 15:33:16 +01001681 if (!host->card_detect)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001682 return -ENOSYS;
Andreas Fenkart80412ca2014-11-08 15:33:17 +01001683 return host->card_detect(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001684}
1685
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001686static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
1687{
1688 struct omap_hsmmc_host *host = mmc_priv(mmc);
1689
Andreas Fenkart326119c2014-11-08 15:33:14 +01001690 if (mmc_pdata(host)->init_card)
1691 mmc_pdata(host)->init_card(card);
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001692}
1693
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001694static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
1695{
1696 struct omap_hsmmc_host *host = mmc_priv(mmc);
Balaji T K5a52b082014-05-29 10:28:02 +02001697 u32 irq_mask, con;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001698 unsigned long flags;
1699
1700 spin_lock_irqsave(&host->irq_lock, flags);
1701
Balaji T K5a52b082014-05-29 10:28:02 +02001702 con = OMAP_HSMMC_READ(host->base, CON);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001703 irq_mask = OMAP_HSMMC_READ(host->base, ISE);
1704 if (enable) {
1705 host->flags |= HSMMC_SDIO_IRQ_ENABLED;
1706 irq_mask |= CIRQ_EN;
Balaji T K5a52b082014-05-29 10:28:02 +02001707 con |= CTPL | CLKEXTFREE;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001708 } else {
1709 host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
1710 irq_mask &= ~CIRQ_EN;
Balaji T K5a52b082014-05-29 10:28:02 +02001711 con &= ~(CTPL | CLKEXTFREE);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001712 }
Balaji T K5a52b082014-05-29 10:28:02 +02001713 OMAP_HSMMC_WRITE(host->base, CON, con);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001714 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
1715
1716 /*
1717 * if enable, piggy back detection on current request
1718 * but always disable immediately
1719 */
1720 if (!host->req_in_progress || !enable)
1721 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
1722
1723 /* flush posted write */
1724 OMAP_HSMMC_READ(host->base, IE);
1725
1726 spin_unlock_irqrestore(&host->irq_lock, flags);
1727}
1728
1729static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
1730{
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001731 int ret;
1732
1733 /*
1734 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
1735 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
1736 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
1737 * with functional clock disabled.
1738 */
1739 if (!host->dev->of_node || !host->wake_irq)
1740 return -ENODEV;
1741
Tony Lindgren5b83b222015-05-21 15:51:52 -07001742 ret = dev_pm_set_dedicated_wake_irq(host->dev, host->wake_irq);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001743 if (ret) {
1744 dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
1745 goto err;
1746 }
1747
1748 /*
1749 * Some omaps don't have wake-up path from deeper idle states
1750 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
1751 */
1752 if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001753 struct pinctrl *p = devm_pinctrl_get(host->dev);
Dan Carpenterec5ab892017-04-10 16:54:17 +03001754 if (IS_ERR(p)) {
1755 ret = PTR_ERR(p);
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001756 goto err_free_irq;
1757 }
1758 if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
1759 dev_info(host->dev, "missing default pinctrl state\n");
1760 devm_pinctrl_put(p);
1761 ret = -EINVAL;
1762 goto err_free_irq;
1763 }
1764
1765 if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
1766 dev_info(host->dev, "missing idle pinctrl state\n");
1767 devm_pinctrl_put(p);
1768 ret = -EINVAL;
1769 goto err_free_irq;
1770 }
1771 devm_pinctrl_put(p);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001772 }
1773
Balaji T K5a52b082014-05-29 10:28:02 +02001774 OMAP_HSMMC_WRITE(host->base, HCTL,
1775 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001776 return 0;
1777
Andreas Fenkart455e5cd2014-05-29 10:28:05 +02001778err_free_irq:
Tony Lindgren5b83b222015-05-21 15:51:52 -07001779 dev_pm_clear_wake_irq(host->dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001780err:
1781 dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
1782 host->wake_irq = 0;
1783 return ret;
1784}
1785
Denis Karpov70a33412009-09-22 16:44:59 -07001786static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001787{
1788 u32 hctl, capa, value;
1789
1790 /* Only MMC1 supports 3.0V */
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301791 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001792 hctl = SDVS30;
1793 capa = VS30 | VS18;
1794 } else {
1795 hctl = SDVS18;
1796 capa = VS18;
1797 }
1798
1799 value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
1800 OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
1801
1802 value = OMAP_HSMMC_READ(host->base, CAPA);
1803 OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
1804
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001805 /* Set SD bus power bit */
Adrian Huntere13bb302009-03-12 17:08:26 +02001806 set_sd_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001807}
1808
Kuninori Morimotoafd8c292014-09-08 23:44:51 -07001809static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
1810 unsigned int direction, int blk_size)
1811{
1812 /* This controller can't do multiblock reads due to hw bugs */
1813 if (direction == MMC_DATA_READ)
1814 return 1;
1815
1816 return blk_size;
1817}
1818
1819static struct mmc_host_ops omap_hsmmc_ops = {
Per Forlin9782aff2011-07-01 18:55:23 +02001820 .post_req = omap_hsmmc_post_req,
1821 .pre_req = omap_hsmmc_pre_req,
Denis Karpov70a33412009-09-22 16:44:59 -07001822 .request = omap_hsmmc_request,
1823 .set_ios = omap_hsmmc_set_ios,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001824 .get_cd = omap_hsmmc_get_cd,
Andreas Fenkarta49d8352015-03-03 13:28:14 +01001825 .get_ro = mmc_gpio_get_ro,
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001826 .init_card = omap_hsmmc_init_card,
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001827 .enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001828};
1829
Denis Karpovd900f712009-09-22 16:44:38 -07001830#ifdef CONFIG_DEBUG_FS
1831
Denis Karpov70a33412009-09-22 16:44:59 -07001832static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
Denis Karpovd900f712009-09-22 16:44:38 -07001833{
1834 struct mmc_host *mmc = s->private;
Denis Karpov70a33412009-09-22 16:44:59 -07001835 struct omap_hsmmc_host *host = mmc_priv(mmc);
Denis Karpov11dd62a2009-09-22 16:44:43 -07001836
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001837 seq_printf(s, "mmc%d:\n", mmc->index);
1838 seq_printf(s, "sdio irq mode\t%s\n",
1839 (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1840
1841 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1842 seq_printf(s, "sdio irq \t%s\n",
1843 (host->flags & HSMMC_SDIO_IRQ_ENABLED) ? "enabled"
1844 : "disabled");
1845 }
1846 seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001847
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301848 pm_runtime_get_sync(host->dev);
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001849 seq_puts(s, "\nregs:\n");
Denis Karpovd900f712009-09-22 16:44:38 -07001850 seq_printf(s, "CON:\t\t0x%08x\n",
1851 OMAP_HSMMC_READ(host->base, CON));
Andreas Fenkartbb0635f2014-05-29 10:28:01 +02001852 seq_printf(s, "PSTATE:\t\t0x%08x\n",
1853 OMAP_HSMMC_READ(host->base, PSTATE));
Denis Karpovd900f712009-09-22 16:44:38 -07001854 seq_printf(s, "HCTL:\t\t0x%08x\n",
1855 OMAP_HSMMC_READ(host->base, HCTL));
1856 seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1857 OMAP_HSMMC_READ(host->base, SYSCTL));
1858 seq_printf(s, "IE:\t\t0x%08x\n",
1859 OMAP_HSMMC_READ(host->base, IE));
1860 seq_printf(s, "ISE:\t\t0x%08x\n",
1861 OMAP_HSMMC_READ(host->base, ISE));
1862 seq_printf(s, "CAPA:\t\t0x%08x\n",
1863 OMAP_HSMMC_READ(host->base, CAPA));
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001864
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301865 pm_runtime_mark_last_busy(host->dev);
1866 pm_runtime_put_autosuspend(host->dev);
Denis Karpovdd498ef2009-09-22 16:44:49 -07001867
Denis Karpovd900f712009-09-22 16:44:38 -07001868 return 0;
1869}
1870
Denis Karpov70a33412009-09-22 16:44:59 -07001871static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
Denis Karpovd900f712009-09-22 16:44:38 -07001872{
Denis Karpov70a33412009-09-22 16:44:59 -07001873 return single_open(file, omap_hsmmc_regs_show, inode->i_private);
Denis Karpovd900f712009-09-22 16:44:38 -07001874}
1875
1876static const struct file_operations mmc_regs_fops = {
Denis Karpov70a33412009-09-22 16:44:59 -07001877 .open = omap_hsmmc_regs_open,
Denis Karpovd900f712009-09-22 16:44:38 -07001878 .read = seq_read,
1879 .llseek = seq_lseek,
1880 .release = single_release,
1881};
1882
Denis Karpov70a33412009-09-22 16:44:59 -07001883static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001884{
1885 if (mmc->debugfs_root)
1886 debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1887 mmc, &mmc_regs_fops);
1888}
1889
1890#else
1891
Denis Karpov70a33412009-09-22 16:44:59 -07001892static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001893{
1894}
1895
1896#endif
1897
Rajendra Nayak46856a62012-03-12 20:32:37 +05301898#ifdef CONFIG_OF
Nishanth Menon59445b12014-02-13 23:45:48 -06001899static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
1900 /* See 35xx errata 2.1.1.128 in SPRZ278F */
1901 .controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1902};
1903
1904static const struct omap_mmc_of_data omap4_mmc_of_data = {
1905 .reg_offset = 0x100,
1906};
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001907static const struct omap_mmc_of_data am33xx_mmc_of_data = {
1908 .reg_offset = 0x100,
1909 .controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
1910};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301911
1912static const struct of_device_id omap_mmc_of_match[] = {
1913 {
1914 .compatible = "ti,omap2-hsmmc",
1915 },
1916 {
Nishanth Menon59445b12014-02-13 23:45:48 -06001917 .compatible = "ti,omap3-pre-es3-hsmmc",
1918 .data = &omap3_pre_es3_mmc_of_data,
1919 },
1920 {
Rajendra Nayak46856a62012-03-12 20:32:37 +05301921 .compatible = "ti,omap3-hsmmc",
1922 },
1923 {
1924 .compatible = "ti,omap4-hsmmc",
Nishanth Menon59445b12014-02-13 23:45:48 -06001925 .data = &omap4_mmc_of_data,
Rajendra Nayak46856a62012-03-12 20:32:37 +05301926 },
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02001927 {
1928 .compatible = "ti,am33xx-hsmmc",
1929 .data = &am33xx_mmc_of_data,
1930 },
Rajendra Nayak46856a62012-03-12 20:32:37 +05301931 {},
Chris Ballb6d085f2012-04-10 09:57:36 -04001932};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301933MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
1934
Andreas Fenkart551434382014-11-08 15:33:09 +01001935static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
Rajendra Nayak46856a62012-03-12 20:32:37 +05301936{
Tony Lindgrendb863d82016-04-26 16:46:23 -07001937 struct omap_hsmmc_platform_data *pdata, *legacy;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301938 struct device_node *np = dev->of_node;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301939
1940 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
1941 if (!pdata)
Balaji T K19df45b2014-02-28 19:08:18 +05301942 return ERR_PTR(-ENOMEM); /* out of memory */
Rajendra Nayak46856a62012-03-12 20:32:37 +05301943
Tony Lindgrendb863d82016-04-26 16:46:23 -07001944 legacy = dev_get_platdata(dev);
1945 if (legacy && legacy->name)
1946 pdata->name = legacy->name;
1947
Rajendra Nayak46856a62012-03-12 20:32:37 +05301948 if (of_find_property(np, "ti,dual-volt", NULL))
1949 pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
1950
Andreas Fenkartb7a56462015-03-20 15:53:54 +01001951 pdata->gpio_cd = -EINVAL;
1952 pdata->gpio_cod = -EINVAL;
NeilBrownfdb9de12015-01-13 08:23:18 +13001953 pdata->gpio_wp = -EINVAL;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301954
1955 if (of_find_property(np, "ti,non-removable", NULL)) {
Andreas Fenkart326119c2014-11-08 15:33:14 +01001956 pdata->nonremovable = true;
1957 pdata->no_regulator_off_init = true;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301958 }
Rajendra Nayak46856a62012-03-12 20:32:37 +05301959
1960 if (of_find_property(np, "ti,needs-special-reset", NULL))
Andreas Fenkart326119c2014-11-08 15:33:14 +01001961 pdata->features |= HSMMC_HAS_UPDATED_RESET;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301962
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301963 if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
Andreas Fenkart326119c2014-11-08 15:33:14 +01001964 pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301965
Rajendra Nayak46856a62012-03-12 20:32:37 +05301966 return pdata;
1967}
1968#else
Andreas Fenkart551434382014-11-08 15:33:09 +01001969static inline struct omap_hsmmc_platform_data
Rajendra Nayak46856a62012-03-12 20:32:37 +05301970 *of_get_hsmmc_pdata(struct device *dev)
1971{
Balaji T K19df45b2014-02-28 19:08:18 +05301972 return ERR_PTR(-EINVAL);
Rajendra Nayak46856a62012-03-12 20:32:37 +05301973}
1974#endif
1975
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001976static int omap_hsmmc_probe(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001977{
Andreas Fenkart551434382014-11-08 15:33:09 +01001978 struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001979 struct mmc_host *mmc;
Denis Karpov70a33412009-09-22 16:44:59 -07001980 struct omap_hsmmc_host *host = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001981 struct resource *res;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001982 int ret, irq;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301983 const struct of_device_id *match;
Nishanth Menon59445b12014-02-13 23:45:48 -06001984 const struct omap_mmc_of_data *data;
Balaji T K77fae212014-05-09 22:16:51 +05301985 void __iomem *base;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301986
1987 match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
1988 if (match) {
1989 pdata = of_get_hsmmc_pdata(&pdev->dev);
Jan Luebbedc642c22013-01-30 10:07:17 +01001990
1991 if (IS_ERR(pdata))
1992 return PTR_ERR(pdata);
1993
Rajendra Nayak46856a62012-03-12 20:32:37 +05301994 if (match->data) {
Nishanth Menon59445b12014-02-13 23:45:48 -06001995 data = match->data;
1996 pdata->reg_offset = data->reg_offset;
1997 pdata->controller_flags |= data->controller_flags;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301998 }
1999 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002000
2001 if (pdata == NULL) {
2002 dev_err(&pdev->dev, "Platform Data is missing\n");
2003 return -ENXIO;
2004 }
2005
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002006 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2007 irq = platform_get_irq(pdev, 0);
2008 if (res == NULL || irq < 0)
2009 return -ENXIO;
2010
Balaji T K77fae212014-05-09 22:16:51 +05302011 base = devm_ioremap_resource(&pdev->dev, res);
2012 if (IS_ERR(base))
2013 return PTR_ERR(base);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002014
Denis Karpov70a33412009-09-22 16:44:59 -07002015 mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002016 if (!mmc) {
2017 ret = -ENOMEM;
Andreas Fenkart1e363e32014-11-08 15:33:15 +01002018 goto err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002019 }
2020
NeilBrownfdb9de12015-01-13 08:23:18 +13002021 ret = mmc_of_parse(mmc);
2022 if (ret)
2023 goto err1;
2024
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002025 host = mmc_priv(mmc);
2026 host->mmc = mmc;
2027 host->pdata = pdata;
2028 host->dev = &pdev->dev;
2029 host->use_dma = 1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002030 host->dma_ch = -1;
2031 host->irq = irq;
Balaji T Kfc307df2012-04-02 12:26:47 +05302032 host->mapbase = res->start + pdata->reg_offset;
Balaji T K77fae212014-05-09 22:16:51 +05302033 host->base = base + pdata->reg_offset;
Adrian Hunter6da20c82010-02-15 10:03:34 -08002034 host->power_mode = MMC_POWER_OFF;
Per Forlin9782aff2011-07-01 18:55:23 +02002035 host->next_data.cookie = 1;
Tony Lindgrenbb2726b2015-10-07 06:22:24 -07002036 host->pbias_enabled = 0;
Kishon Vijay Abraham I3f77f702015-08-27 14:44:04 +05302037 host->vqmmc_enabled = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002038
NeilBrown41afa3142015-01-13 08:23:18 +13002039 ret = omap_hsmmc_gpio_init(mmc, host, pdata);
Andreas Fenkart1e363e32014-11-08 15:33:15 +01002040 if (ret)
2041 goto err_gpio;
2042
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002043 platform_set_drvdata(pdev, host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002044
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002045 if (pdev->dev.of_node)
2046 host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);
2047
Balaji T K7a8c2ce2011-07-01 22:09:34 +05302048 mmc->ops = &omap_hsmmc_ops;
Denis Karpovdd498ef2009-09-22 16:44:49 -07002049
Daniel Mackd418ed82012-02-19 13:20:33 +01002050 mmc->f_min = OMAP_MMC_MIN_CLOCK;
2051
2052 if (pdata->max_freq > 0)
2053 mmc->f_max = pdata->max_freq;
NeilBrownfdb9de12015-01-13 08:23:18 +13002054 else if (mmc->f_max == 0)
Daniel Mackd418ed82012-02-19 13:20:33 +01002055 mmc->f_max = OMAP_MMC_MAX_CLOCK;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002056
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07002057 spin_lock_init(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002058
Balaji T K96181952014-05-09 22:16:48 +05302059 host->fclk = devm_clk_get(&pdev->dev, "fck");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002060 if (IS_ERR(host->fclk)) {
2061 ret = PTR_ERR(host->fclk);
2062 host->fclk = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002063 goto err1;
2064 }
2065
Paul Walmsley9b682562011-10-06 14:50:35 -06002066 if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
2067 dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
Kuninori Morimotoafd8c292014-09-08 23:44:51 -07002068 omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
Paul Walmsley9b682562011-10-06 14:50:35 -06002069 }
Denis Karpovdd498ef2009-09-22 16:44:49 -07002070
Tony Lindgren5b83b222015-05-21 15:51:52 -07002071 device_init_wakeup(&pdev->dev, true);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302072 pm_runtime_enable(host->dev);
2073 pm_runtime_get_sync(host->dev);
2074 pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
2075 pm_runtime_use_autosuspend(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002076
Balaji T K92a3aeb2012-02-24 21:14:34 +05302077 omap_hsmmc_context_save(host);
2078
Balaji T K96181952014-05-09 22:16:48 +05302079 host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302080 /*
2081 * MMC can still work without debounce clock.
2082 */
2083 if (IS_ERR(host->dbclk)) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302084 host->dbclk = NULL;
Rajendra Nayak94c18142012-06-27 14:19:54 +05302085 } else if (clk_prepare_enable(host->dbclk) != 0) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302086 dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302087 host->dbclk = NULL;
Adrian Hunter2bec0892009-09-22 16:45:02 -07002088 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002089
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02002090 /* Since we do only SG emulation, we can have as many segs
2091 * as we want. */
Martin K. Petersena36274e2010-09-10 01:33:59 -04002092 mmc->max_segs = 1024;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02002093
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002094 mmc->max_blk_size = 512; /* Block Length at max can be 1024 */
2095 mmc->max_blk_count = 0xFFFF; /* No. of Blocks is 16 bits */
2096 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2097 mmc->max_seg_size = mmc->max_req_size;
2098
Jarkko Lavinen13189e72009-09-22 16:44:53 -07002099 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Adrian Hunter93caf8e692010-08-11 14:17:48 -07002100 MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002101
Andreas Fenkart326119c2014-11-08 15:33:14 +01002102 mmc->caps |= mmc_pdata(host)->caps;
Sukumar Ghorai3a638332010-09-15 14:49:23 +00002103 if (mmc->caps & MMC_CAP_8_BIT_DATA)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002104 mmc->caps |= MMC_CAP_4_BIT_DATA;
2105
Andreas Fenkart326119c2014-11-08 15:33:14 +01002106 if (mmc_pdata(host)->nonremovable)
Adrian Hunter23d99bb2009-09-22 16:44:48 -07002107 mmc->caps |= MMC_CAP_NONREMOVABLE;
2108
NeilBrownfdb9de12015-01-13 08:23:18 +13002109 mmc->pm_caps |= mmc_pdata(host)->pm_caps;
Eliad Peller6fdc75d2011-11-22 16:02:18 +02002110
Denis Karpov70a33412009-09-22 16:44:59 -07002111 omap_hsmmc_conf_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002112
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002113 host->rx_chan = dma_request_chan(&pdev->dev, "rx");
2114 if (IS_ERR(host->rx_chan)) {
2115 dev_err(mmc_dev(host->mmc), "RX DMA channel request failed\n");
2116 ret = PTR_ERR(host->rx_chan);
Russell King26b88522012-04-13 12:27:37 +01002117 goto err_irq;
2118 }
2119
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002120 host->tx_chan = dma_request_chan(&pdev->dev, "tx");
2121 if (IS_ERR(host->tx_chan)) {
2122 dev_err(mmc_dev(host->mmc), "TX DMA channel request failed\n");
2123 ret = PTR_ERR(host->tx_chan);
Russell King26b88522012-04-13 12:27:37 +01002124 goto err_irq;
Russell Kingc5c98922012-04-13 12:14:39 +01002125 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002126
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002127 /* Request IRQ for MMC operations */
Balaji T Ke1538ed2014-05-09 22:16:49 +05302128 ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002129 mmc_hostname(mmc), host);
2130 if (ret) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05302131 dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002132 goto err_irq;
2133 }
2134
Kishon Vijay Abraham I987e05c2015-08-27 14:44:07 +05302135 ret = omap_hsmmc_reg_get(host);
2136 if (ret)
2137 goto err_irq;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002138
Kishon Vijay Abraham I13ab2a62017-06-07 14:06:11 +05302139 if (!mmc->ocr_avail)
2140 mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002141
Adrian Hunterb4175772010-05-26 14:42:06 -07002142 omap_hsmmc_disable_irq(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002143
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002144 /*
2145 * For now, only support SDIO interrupt if we have a separate
2146 * wake-up interrupt configured from device tree. This is because
2147 * the wake-up interrupt is needed for idle state and some
2148 * platforms need special quirks. And we don't want to add new
2149 * legacy mux platform init code callbacks any longer as we
2150 * are moving to DT based booting anyways.
2151 */
2152 ret = omap_hsmmc_configure_wake_irq(host);
2153 if (!ret)
2154 mmc->caps |= MMC_CAP_SDIO_IRQ;
2155
Adrian Hunterb62f6222009-09-22 16:45:01 -07002156 omap_hsmmc_protect_card(host);
2157
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002158 mmc_add_host(mmc);
2159
Andreas Fenkart326119c2014-11-08 15:33:14 +01002160 if (mmc_pdata(host)->name != NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002161 ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2162 if (ret < 0)
2163 goto err_slot_name;
2164 }
Andreas Fenkartcde592c2015-03-03 13:28:15 +01002165 if (host->get_cover_state) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002166 ret = device_create_file(&mmc->class_dev,
Andreas Fenkartcde592c2015-03-03 13:28:15 +01002167 &dev_attr_cover_switch);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002168 if (ret < 0)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002169 goto err_slot_name;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002170 }
2171
Denis Karpov70a33412009-09-22 16:44:59 -07002172 omap_hsmmc_debugfs(mmc);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302173 pm_runtime_mark_last_busy(host->dev);
2174 pm_runtime_put_autosuspend(host->dev);
Denis Karpovd900f712009-09-22 16:44:38 -07002175
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002176 return 0;
2177
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002178err_slot_name:
2179 mmc_remove_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002180err_irq:
Tony Lindgren5b83b222015-05-21 15:51:52 -07002181 device_init_wakeup(&pdev->dev, false);
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002182 if (!IS_ERR_OR_NULL(host->tx_chan))
Russell Kingc5c98922012-04-13 12:14:39 +01002183 dma_release_channel(host->tx_chan);
Peter Ujfalusi81eef6c2016-04-29 16:06:18 +03002184 if (!IS_ERR_OR_NULL(host->rx_chan))
Russell Kingc5c98922012-04-13 12:14:39 +01002185 dma_release_channel(host->rx_chan);
Tony Lindgren814a3c02016-02-10 15:02:44 -08002186 pm_runtime_dont_use_autosuspend(host->dev);
Balaji T Kd59d77e2012-02-24 21:14:33 +05302187 pm_runtime_put_sync(host->dev);
Tony Lindgren37f61902012-03-08 23:41:35 -05002188 pm_runtime_disable(host->dev);
Balaji T K96181952014-05-09 22:16:48 +05302189 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302190 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002191err1:
Andreas Fenkart1e363e32014-11-08 15:33:15 +01002192err_gpio:
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002193 mmc_free_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002194err:
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002195 return ret;
2196}
2197
Bill Pemberton6e0ee712012-11-19 13:26:03 -05002198static int omap_hsmmc_remove(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002199{
Denis Karpov70a33412009-09-22 16:44:59 -07002200 struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002201
Felipe Balbi927ce942012-03-14 11:18:27 +02002202 pm_runtime_get_sync(host->dev);
2203 mmc_remove_host(host->mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002204
Peter Ujfalusidc285622015-11-03 13:37:31 +02002205 dma_release_channel(host->tx_chan);
2206 dma_release_channel(host->rx_chan);
Russell Kingc5c98922012-04-13 12:14:39 +01002207
Tony Lindgren814a3c02016-02-10 15:02:44 -08002208 pm_runtime_dont_use_autosuspend(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002209 pm_runtime_put_sync(host->dev);
2210 pm_runtime_disable(host->dev);
Tony Lindgren5b83b222015-05-21 15:51:52 -07002211 device_init_wakeup(&pdev->dev, false);
Balaji T K96181952014-05-09 22:16:48 +05302212 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302213 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002214
Balaji T K9d1f0282012-10-15 21:35:07 +05302215 mmc_free_host(host->mmc);
Felipe Balbi927ce942012-03-14 11:18:27 +02002216
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002217 return 0;
2218}
2219
Russ Dill3d3bbfb2015-02-27 13:24:34 +02002220#ifdef CONFIG_PM_SLEEP
Kevin Hilmana791daa2010-05-26 14:42:07 -07002221static int omap_hsmmc_suspend(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002222{
Felipe Balbi927ce942012-03-14 11:18:27 +02002223 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2224
2225 if (!host)
2226 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002227
Felipe Balbi927ce942012-03-14 11:18:27 +02002228 pm_runtime_get_sync(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002229
2230 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002231 OMAP_HSMMC_WRITE(host->base, ISE, 0);
2232 OMAP_HSMMC_WRITE(host->base, IE, 0);
2233 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
Felipe Balbi927ce942012-03-14 11:18:27 +02002234 OMAP_HSMMC_WRITE(host->base, HCTL,
2235 OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2236 }
2237
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302238 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302239 clk_disable_unprepare(host->dbclk);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002240
Eliad Peller31f9d462011-11-22 16:02:17 +02002241 pm_runtime_put_sync(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002242 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002243}
2244
2245/* Routine to resume the MMC device */
Kevin Hilmana791daa2010-05-26 14:42:07 -07002246static int omap_hsmmc_resume(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002247{
Felipe Balbi927ce942012-03-14 11:18:27 +02002248 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2249
2250 if (!host)
2251 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002252
Felipe Balbi927ce942012-03-14 11:18:27 +02002253 pm_runtime_get_sync(host->dev);
Denis Karpov11dd62a2009-09-22 16:44:43 -07002254
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302255 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302256 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07002257
Felipe Balbi927ce942012-03-14 11:18:27 +02002258 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
2259 omap_hsmmc_conf_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01002260
Felipe Balbi927ce942012-03-14 11:18:27 +02002261 omap_hsmmc_protect_card(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002262 pm_runtime_mark_last_busy(host->dev);
2263 pm_runtime_put_autosuspend(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002264 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002265}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002266#endif
2267
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302268static int omap_hsmmc_runtime_suspend(struct device *dev)
2269{
2270 struct omap_hsmmc_host *host;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002271 unsigned long flags;
Andreas Fenkartf9459012014-05-29 10:28:03 +02002272 int ret = 0;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302273
2274 host = platform_get_drvdata(to_platform_device(dev));
2275 omap_hsmmc_context_save(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002276 dev_dbg(dev, "disabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302277
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002278 spin_lock_irqsave(&host->irq_lock, flags);
2279 if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
2280 (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
2281 /* disable sdio irq handling to prevent race */
2282 OMAP_HSMMC_WRITE(host->base, ISE, 0);
2283 OMAP_HSMMC_WRITE(host->base, IE, 0);
Andreas Fenkartf9459012014-05-29 10:28:03 +02002284
2285 if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
2286 /*
2287 * dat1 line low, pending sdio irq
2288 * race condition: possible irq handler running on
2289 * multi-core, abort
2290 */
2291 dev_dbg(dev, "pending sdio irq, abort suspend\n");
2292 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2293 OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2294 OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2295 pm_runtime_mark_last_busy(dev);
2296 ret = -EBUSY;
2297 goto abort;
2298 }
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002299
Andreas Fenkart97978a42014-05-29 10:28:04 +02002300 pinctrl_pm_select_idle_state(dev);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002301 } else {
2302 pinctrl_pm_select_idle_state(dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002303 }
Andreas Fenkart97978a42014-05-29 10:28:04 +02002304
Andreas Fenkartf9459012014-05-29 10:28:03 +02002305abort:
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002306 spin_unlock_irqrestore(&host->irq_lock, flags);
Andreas Fenkartf9459012014-05-29 10:28:03 +02002307 return ret;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302308}
2309
2310static int omap_hsmmc_runtime_resume(struct device *dev)
2311{
2312 struct omap_hsmmc_host *host;
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002313 unsigned long flags;
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302314
2315 host = platform_get_drvdata(to_platform_device(dev));
2316 omap_hsmmc_context_restore(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002317 dev_dbg(dev, "enabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302318
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002319 spin_lock_irqsave(&host->irq_lock, flags);
2320 if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
2321 (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002322
Andreas Fenkart97978a42014-05-29 10:28:04 +02002323 pinctrl_pm_select_default_state(host->dev);
2324
2325 /* irq lost, if pinmux incorrect */
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002326 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2327 OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2328 OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
Andreas Fenkart97978a42014-05-29 10:28:04 +02002329 } else {
2330 pinctrl_pm_select_default_state(host->dev);
Andreas Fenkart2cd3a2a2014-05-29 10:28:00 +02002331 }
2332 spin_unlock_irqrestore(&host->irq_lock, flags);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302333 return 0;
2334}
2335
Kevin Hilmana791daa2010-05-26 14:42:07 -07002336static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
Russ Dill3d3bbfb2015-02-27 13:24:34 +02002337 SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend, omap_hsmmc_resume)
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302338 .runtime_suspend = omap_hsmmc_runtime_suspend,
2339 .runtime_resume = omap_hsmmc_runtime_resume,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002340};
2341
2342static struct platform_driver omap_hsmmc_driver = {
Felipe Balbiefa25fd2012-03-14 11:18:28 +02002343 .probe = omap_hsmmc_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05002344 .remove = omap_hsmmc_remove,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002345 .driver = {
2346 .name = DRIVER_NAME,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002347 .pm = &omap_hsmmc_dev_pm_ops,
Rajendra Nayak46856a62012-03-12 20:32:37 +05302348 .of_match_table = of_match_ptr(omap_mmc_of_match),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002349 },
2350};
2351
Felipe Balbib7964502012-03-14 11:18:32 +02002352module_platform_driver(omap_hsmmc_driver);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002353MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2354MODULE_LICENSE("GPL");
2355MODULE_ALIAS("platform:" DRIVER_NAME);
2356MODULE_AUTHOR("Texas Instruments Inc");