blob: 89aecba63f496f1d2840b6cf8114e7ac6af0260a [file] [log] [blame]
Thomas Gleixner50acfb22019-05-29 07:18:00 -07001/* SPDX-License-Identifier: GPL-2.0-only */
Palmer Dabbelt7db91e52017-07-10 18:04:30 -07002/*
3 * Copyright (C) 2012 Regents of the University of California
4 * Copyright (C) 2017 SiFive
Palmer Dabbelt7db91e52017-07-10 18:04:30 -07005 */
6
7#include <linux/init.h>
8#include <linux/linkage.h>
9
10#include <asm/asm.h>
11#include <asm/csr.h>
12#include <asm/unistd.h>
13#include <asm/thread_info.h>
14#include <asm/asm-offsets.h>
15
16 .text
17 .altmacro
18
19/*
20 * Prepares to enter a system call or exception by saving all registers to the
21 * stack.
22 */
23 .macro SAVE_ALL
24 LOCAL _restore_kernel_tpsp
25 LOCAL _save_context
26
27 /*
28 * If coming from userspace, preserve the user thread pointer and load
Christoph Hellwiga4c37332019-10-28 13:10:32 +010029 * the kernel thread pointer. If we came from the kernel, the scratch
30 * register will contain 0, and we should continue on the current TP.
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070031 */
Christoph Hellwiga4c37332019-10-28 13:10:32 +010032 csrrw tp, CSR_SCRATCH, tp
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070033 bnez tp, _save_context
34
35_restore_kernel_tpsp:
Christoph Hellwiga4c37332019-10-28 13:10:32 +010036 csrr tp, CSR_SCRATCH
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070037 REG_S sp, TASK_TI_KERNEL_SP(tp)
38_save_context:
39 REG_S sp, TASK_TI_USER_SP(tp)
40 REG_L sp, TASK_TI_KERNEL_SP(tp)
41 addi sp, sp, -(PT_SIZE_ON_STACK)
42 REG_S x1, PT_RA(sp)
43 REG_S x3, PT_GP(sp)
44 REG_S x5, PT_T0(sp)
45 REG_S x6, PT_T1(sp)
46 REG_S x7, PT_T2(sp)
47 REG_S x8, PT_S0(sp)
48 REG_S x9, PT_S1(sp)
49 REG_S x10, PT_A0(sp)
50 REG_S x11, PT_A1(sp)
51 REG_S x12, PT_A2(sp)
52 REG_S x13, PT_A3(sp)
53 REG_S x14, PT_A4(sp)
54 REG_S x15, PT_A5(sp)
55 REG_S x16, PT_A6(sp)
56 REG_S x17, PT_A7(sp)
57 REG_S x18, PT_S2(sp)
58 REG_S x19, PT_S3(sp)
59 REG_S x20, PT_S4(sp)
60 REG_S x21, PT_S5(sp)
61 REG_S x22, PT_S6(sp)
62 REG_S x23, PT_S7(sp)
63 REG_S x24, PT_S8(sp)
64 REG_S x25, PT_S9(sp)
65 REG_S x26, PT_S10(sp)
66 REG_S x27, PT_S11(sp)
67 REG_S x28, PT_T3(sp)
68 REG_S x29, PT_T4(sp)
69 REG_S x30, PT_T5(sp)
70 REG_S x31, PT_T6(sp)
71
72 /*
Christoph Hellwigfe9b8422018-01-04 19:55:55 +010073 * Disable user-mode memory access as it should only be set in the
74 * actual user copy routines.
75 *
76 * Disable the FPU to detect illegal usage of floating point in kernel
77 * space.
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070078 */
Christoph Hellwigfe9b8422018-01-04 19:55:55 +010079 li t0, SR_SUM | SR_FS
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070080
81 REG_L s0, TASK_TI_USER_SP(tp)
Christoph Hellwiga4c37332019-10-28 13:10:32 +010082 csrrc s1, CSR_STATUS, t0
83 csrr s2, CSR_EPC
84 csrr s3, CSR_TVAL
85 csrr s4, CSR_CAUSE
86 csrr s5, CSR_SCRATCH
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070087 REG_S s0, PT_SP(sp)
Christoph Hellwiga4c37332019-10-28 13:10:32 +010088 REG_S s1, PT_STATUS(sp)
89 REG_S s2, PT_EPC(sp)
90 REG_S s3, PT_BADADDR(sp)
91 REG_S s4, PT_CAUSE(sp)
Palmer Dabbelt7db91e52017-07-10 18:04:30 -070092 REG_S s5, PT_TP(sp)
93 .endm
94
95/*
96 * Prepares to return from a system call or exception by restoring all
97 * registers from the stack.
98 */
99 .macro RESTORE_ALL
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100100 REG_L a0, PT_STATUS(sp)
Palmer Dabbelt18856602019-09-24 17:15:56 -0700101 /*
102 * The current load reservation is effectively part of the processor's
103 * state, in the sense that load reservations cannot be shared between
104 * different hart contexts. We can't actually save and restore a load
105 * reservation, so instead here we clear any existing reservation --
106 * it's always legal for implementations to clear load reservations at
107 * any point (as long as the forward progress guarantee is kept, but
108 * we'll ignore that here).
109 *
110 * Dangling load reservations can be the result of taking a trap in the
111 * middle of an LR/SC sequence, but can also be the result of a taken
112 * forward branch around an SC -- which is how we implement CAS. As a
113 * result we need to clear reservations between the last CAS and the
114 * jump back to the new context. While it is unlikely the store
115 * completes, implementations are allowed to expand reservations to be
116 * arbitrarily large.
117 */
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100118 REG_L a2, PT_EPC(sp)
119 REG_SC x0, a2, PT_EPC(sp)
Palmer Dabbelt18856602019-09-24 17:15:56 -0700120
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100121 csrw CSR_STATUS, a0
122 csrw CSR_EPC, a2
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700123
124 REG_L x1, PT_RA(sp)
125 REG_L x3, PT_GP(sp)
126 REG_L x4, PT_TP(sp)
127 REG_L x5, PT_T0(sp)
128 REG_L x6, PT_T1(sp)
129 REG_L x7, PT_T2(sp)
130 REG_L x8, PT_S0(sp)
131 REG_L x9, PT_S1(sp)
132 REG_L x10, PT_A0(sp)
133 REG_L x11, PT_A1(sp)
134 REG_L x12, PT_A2(sp)
135 REG_L x13, PT_A3(sp)
136 REG_L x14, PT_A4(sp)
137 REG_L x15, PT_A5(sp)
138 REG_L x16, PT_A6(sp)
139 REG_L x17, PT_A7(sp)
140 REG_L x18, PT_S2(sp)
141 REG_L x19, PT_S3(sp)
142 REG_L x20, PT_S4(sp)
143 REG_L x21, PT_S5(sp)
144 REG_L x22, PT_S6(sp)
145 REG_L x23, PT_S7(sp)
146 REG_L x24, PT_S8(sp)
147 REG_L x25, PT_S9(sp)
148 REG_L x26, PT_S10(sp)
149 REG_L x27, PT_S11(sp)
150 REG_L x28, PT_T3(sp)
151 REG_L x29, PT_T4(sp)
152 REG_L x30, PT_T5(sp)
153 REG_L x31, PT_T6(sp)
154
155 REG_L x2, PT_SP(sp)
156 .endm
157
Vincent Chen99fd6e82019-01-03 11:32:33 +0800158#if !IS_ENABLED(CONFIG_PREEMPT)
159.set resume_kernel, restore_all
160#endif
161
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700162ENTRY(handle_exception)
163 SAVE_ALL
164
165 /*
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100166 * Set the scratch register to 0, so that if a recursive exception
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700167 * occurs, the exception vector knows it came from the kernel
168 */
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100169 csrw CSR_SCRATCH, x0
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700170
171 /* Load the global pointer */
172.option push
173.option norelax
174 la gp, __global_pointer$
175.option pop
176
177 la ra, ret_from_exception
178 /*
179 * MSB of cause differentiates between
180 * interrupts and exceptions
181 */
182 bge s4, zero, 1f
183
184 /* Handle interrupts */
Palmer Dabbeltcc6c9842018-03-07 15:57:28 -0800185 move a0, sp /* pt_regs */
Christoph Hellwig6ea0f262018-08-04 10:23:16 +0200186 tail do_IRQ
Palmer Dabbelt7db91e52017-07-10 18:04:30 -07001871:
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100188 /*
189 * Exceptions run with interrupts enabled or disabled depending on the
190 * state of SR_PIE in m/sstatus.
191 */
192 andi t0, s1, SR_PIE
Vincent Chenc82dd6d2019-09-16 16:47:41 +0800193 beqz t0, 1f
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100194 csrs CSR_STATUS, SR_IE
zongbox@gmail.combcae8032018-01-29 23:51:45 -0800195
Vincent Chenc82dd6d2019-09-16 16:47:41 +08001961:
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700197 /* Handle syscalls */
198 li t0, EXC_SYSCALL
199 beq s4, t0, handle_syscall
200
201 /* Handle other exceptions */
202 slli t0, s4, RISCV_LGPTR
203 la t1, excp_vect_table
204 la t2, excp_vect_table_end
205 move a0, sp /* pt_regs */
206 add t0, t1, t0
207 /* Check if exception code lies within bounds */
208 bgeu t0, t2, 1f
209 REG_L t0, 0(t0)
210 jr t0
2111:
212 tail do_trap_unknown
213
214handle_syscall:
215 /* save the initial A0 value (needed in signal handlers) */
216 REG_S a0, PT_ORIG_A0(sp)
217 /*
218 * Advance SEPC to avoid executing the original
219 * scall instruction on sret
220 */
221 addi s2, s2, 0x4
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100222 REG_S s2, PT_EPC(sp)
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700223 /* Trace syscalls, but only if requested by the user. */
224 REG_L t0, TASK_TI_FLAGS(tp)
David Abdurachmanovefe75c42018-10-29 11:48:53 +0100225 andi t0, t0, _TIF_SYSCALL_WORK
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700226 bnez t0, handle_syscall_trace_enter
227check_syscall_nr:
228 /* Check to make sure we don't jump to a bogus syscall number. */
229 li t0, __NR_syscalls
230 la s0, sys_ni_syscall
231 /* Syscall number held in a7 */
232 bgeu a7, t0, 1f
233 la s0, sys_call_table
234 slli t0, a7, RISCV_LGPTR
235 add s0, s0, t0
236 REG_L s0, 0(s0)
2371:
238 jalr s0
239
240ret_from_syscall:
241 /* Set user a0 to kernel a0 */
242 REG_S a0, PT_A0(sp)
243 /* Trace syscalls, but only if requested by the user. */
244 REG_L t0, TASK_TI_FLAGS(tp)
David Abdurachmanovefe75c42018-10-29 11:48:53 +0100245 andi t0, t0, _TIF_SYSCALL_WORK
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700246 bnez t0, handle_syscall_trace_exit
247
248ret_from_exception:
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100249 REG_L s0, PT_STATUS(sp)
250 csrc CSR_STATUS, SR_IE
251#ifdef CONFIG_RISCV_M_MODE
252 /* the MPP value is too large to be used as an immediate arg for addi */
253 li t0, SR_MPP
254 and s0, s0, t0
255#else
Christoph Hellwig11252032018-01-04 18:35:03 +0100256 andi s0, s0, SR_SPP
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100257#endif
Vincent Chen99fd6e82019-01-03 11:32:33 +0800258 bnez s0, resume_kernel
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700259
260resume_userspace:
261 /* Interrupts must be disabled here so flags are checked atomically */
262 REG_L s0, TASK_TI_FLAGS(tp) /* current_thread_info->flags */
263 andi s1, s0, _TIF_WORK_MASK
264 bnez s1, work_pending
265
266 /* Save unwound kernel stack pointer in thread_info */
267 addi s0, sp, PT_SIZE_ON_STACK
268 REG_S s0, TASK_TI_KERNEL_SP(tp)
269
270 /*
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100271 * Save TP into the scratch register , so we can find the kernel data
272 * structures again.
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700273 */
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100274 csrw CSR_SCRATCH, tp
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700275
276restore_all:
277 RESTORE_ALL
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100278#ifdef CONFIG_RISCV_M_MODE
279 mret
280#else
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700281 sret
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100282#endif
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700283
Vincent Chen99fd6e82019-01-03 11:32:33 +0800284#if IS_ENABLED(CONFIG_PREEMPT)
285resume_kernel:
286 REG_L s0, TASK_TI_PREEMPT_COUNT(tp)
287 bnez s0, restore_all
Vincent Chen99fd6e82019-01-03 11:32:33 +0800288 REG_L s0, TASK_TI_FLAGS(tp)
289 andi s0, s0, _TIF_NEED_RESCHED
290 beqz s0, restore_all
291 call preempt_schedule_irq
Valentin Schneidercd9e72b82019-09-23 15:36:17 +0100292 j restore_all
Vincent Chen99fd6e82019-01-03 11:32:33 +0800293#endif
294
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700295work_pending:
296 /* Enter slow path for supplementary processing */
297 la ra, ret_from_exception
298 andi s1, s0, _TIF_NEED_RESCHED
299 bnez s1, work_resched
300work_notifysig:
301 /* Handle pending signals and notify-resume requests */
Christoph Hellwiga4c37332019-10-28 13:10:32 +0100302 csrs CSR_STATUS, SR_IE /* Enable interrupts for do_notify_resume() */
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700303 move a0, sp /* pt_regs */
304 move a1, s0 /* current_thread_info->flags */
305 tail do_notify_resume
306work_resched:
307 tail schedule
308
309/* Slow paths for ptrace. */
310handle_syscall_trace_enter:
311 move a0, sp
312 call do_syscall_trace_enter
313 REG_L a0, PT_A0(sp)
314 REG_L a1, PT_A1(sp)
315 REG_L a2, PT_A2(sp)
316 REG_L a3, PT_A3(sp)
317 REG_L a4, PT_A4(sp)
318 REG_L a5, PT_A5(sp)
319 REG_L a6, PT_A6(sp)
320 REG_L a7, PT_A7(sp)
321 j check_syscall_nr
322handle_syscall_trace_exit:
323 move a0, sp
324 call do_syscall_trace_exit
325 j ret_from_exception
326
327END(handle_exception)
328
329ENTRY(ret_from_fork)
330 la ra, ret_from_exception
331 tail schedule_tail
332ENDPROC(ret_from_fork)
333
334ENTRY(ret_from_kernel_thread)
335 call schedule_tail
336 /* Call fn(arg) */
337 la ra, ret_from_exception
338 move a0, s1
339 jr s0
340ENDPROC(ret_from_kernel_thread)
341
342
343/*
344 * Integer register context switch
345 * The callee-saved registers must be saved and restored.
346 *
347 * a0: previous task_struct (must be preserved across the switch)
348 * a1: next task_struct
349 *
350 * The value of a0 and a1 must be preserved by this function, as that's how
351 * arguments are passed to schedule_tail.
352 */
353ENTRY(__switch_to)
354 /* Save context into prev->thread */
355 li a4, TASK_THREAD_RA
356 add a3, a0, a4
357 add a4, a1, a4
358 REG_S ra, TASK_THREAD_RA_RA(a3)
359 REG_S sp, TASK_THREAD_SP_RA(a3)
360 REG_S s0, TASK_THREAD_S0_RA(a3)
361 REG_S s1, TASK_THREAD_S1_RA(a3)
362 REG_S s2, TASK_THREAD_S2_RA(a3)
363 REG_S s3, TASK_THREAD_S3_RA(a3)
364 REG_S s4, TASK_THREAD_S4_RA(a3)
365 REG_S s5, TASK_THREAD_S5_RA(a3)
366 REG_S s6, TASK_THREAD_S6_RA(a3)
367 REG_S s7, TASK_THREAD_S7_RA(a3)
368 REG_S s8, TASK_THREAD_S8_RA(a3)
369 REG_S s9, TASK_THREAD_S9_RA(a3)
370 REG_S s10, TASK_THREAD_S10_RA(a3)
371 REG_S s11, TASK_THREAD_S11_RA(a3)
372 /* Restore context from next->thread */
373 REG_L ra, TASK_THREAD_RA_RA(a4)
374 REG_L sp, TASK_THREAD_SP_RA(a4)
375 REG_L s0, TASK_THREAD_S0_RA(a4)
376 REG_L s1, TASK_THREAD_S1_RA(a4)
377 REG_L s2, TASK_THREAD_S2_RA(a4)
378 REG_L s3, TASK_THREAD_S3_RA(a4)
379 REG_L s4, TASK_THREAD_S4_RA(a4)
380 REG_L s5, TASK_THREAD_S5_RA(a4)
381 REG_L s6, TASK_THREAD_S6_RA(a4)
382 REG_L s7, TASK_THREAD_S7_RA(a4)
383 REG_L s8, TASK_THREAD_S8_RA(a4)
384 REG_L s9, TASK_THREAD_S9_RA(a4)
385 REG_L s10, TASK_THREAD_S10_RA(a4)
386 REG_L s11, TASK_THREAD_S11_RA(a4)
387 /* Swap the CPU entry around. */
388 lw a3, TASK_TI_CPU(a0)
389 lw a4, TASK_TI_CPU(a1)
390 sw a3, TASK_TI_CPU(a1)
391 sw a4, TASK_TI_CPU(a0)
392#if TASK_TI != 0
393#error "TASK_TI != 0: tp will contain a 'struct thread_info', not a 'struct task_struct' so get_current() won't work."
394 addi tp, a1, TASK_TI
395#else
396 move tp, a1
397#endif
398 ret
399ENDPROC(__switch_to)
400
Christoph Hellwig6bd33e12019-10-28 13:10:41 +0100401#ifndef CONFIG_MMU
402#define do_page_fault do_trap_unknown
403#endif
404
Palmer Dabbelt7db91e52017-07-10 18:04:30 -0700405 .section ".rodata"
406 /* Exception vector table */
407ENTRY(excp_vect_table)
408 RISCV_PTR do_trap_insn_misaligned
409 RISCV_PTR do_trap_insn_fault
410 RISCV_PTR do_trap_insn_illegal
411 RISCV_PTR do_trap_break
412 RISCV_PTR do_trap_load_misaligned
413 RISCV_PTR do_trap_load_fault
414 RISCV_PTR do_trap_store_misaligned
415 RISCV_PTR do_trap_store_fault
416 RISCV_PTR do_trap_ecall_u /* system call, gets intercepted */
417 RISCV_PTR do_trap_ecall_s
418 RISCV_PTR do_trap_unknown
419 RISCV_PTR do_trap_ecall_m
420 RISCV_PTR do_page_fault /* instruction page fault */
421 RISCV_PTR do_page_fault /* load page fault */
422 RISCV_PTR do_trap_unknown
423 RISCV_PTR do_page_fault /* store page fault */
424excp_vect_table_end:
425END(excp_vect_table)
Christoph Hellwig6bd33e12019-10-28 13:10:41 +0100426
427#ifndef CONFIG_MMU
428ENTRY(__user_rt_sigreturn)
429 li a7, __NR_rt_sigreturn
430 scall
431END(__user_rt_sigreturn)
432#endif