blob: 2574d6fbb1ad33a37fea95186848754d710de2d3 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Jeff Garzik669a5db2006-08-29 18:12:40 -04002/*
3 * Libata driver for the highpoint 366 and 368 UDMA66 ATA controllers.
4 *
5 * This driver is heavily based upon:
6 *
7 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
8 *
9 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
10 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
11 * Portions Copyright (C) 2003 Red Hat Inc
12 *
13 *
14 * TODO
Sergei Shtylyovd8178982009-12-07 23:39:38 +040015 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040016 */
17
Joe Perches8d7b1c72011-01-31 08:39:24 -080018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Jeff Garzik669a5db2006-08-29 18:12:40 -040019
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040023#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27
28#define DRV_NAME "pata_hpt366"
Joe Perches8d7b1c72011-01-31 08:39:24 -080029#define DRV_VERSION "0.6.11"
Jeff Garzik669a5db2006-08-29 18:12:40 -040030
31struct hpt_clock {
Tejun Heo6ecb6f22009-01-08 16:29:20 -050032 u8 xfer_mode;
Jeff Garzik669a5db2006-08-29 18:12:40 -040033 u32 timing;
34};
35
36/* key for bus clock timings
37 * bit
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040038 * 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
39 * cycles = value + 1
40 * 4:7 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
41 * cycles = value + 1
42 * 8:11 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040043 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040044 * 12:15 cmd_low_time. Active time of DIOW_/DIOR_ during task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040045 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040046 * 16:18 udma_cycle_time. Clock cycles for UDMA xfer?
47 * 19:21 pre_high_time. Time to initialize 1st cycle for PIO and MW DMA xfer.
48 * 22:24 cmd_pre_high_time. Time to initialize 1st PIO cycle for task file
Jeff Garzik669a5db2006-08-29 18:12:40 -040049 * register access.
Sergei Shtylyov82beb5d2009-11-25 00:17:31 +040050 * 28 UDMA enable.
51 * 29 DMA enable.
52 * 30 PIO_MST enable. If set, the chip is in bus master mode during
53 * PIO xfer.
Jeff Garzik669a5db2006-08-29 18:12:40 -040054 * 31 FIFO enable.
55 */
56
57static const struct hpt_clock hpt366_40[] = {
58 { XFER_UDMA_4, 0x900fd943 },
59 { XFER_UDMA_3, 0x900ad943 },
60 { XFER_UDMA_2, 0x900bd943 },
61 { XFER_UDMA_1, 0x9008d943 },
62 { XFER_UDMA_0, 0x9008d943 },
63
64 { XFER_MW_DMA_2, 0xa008d943 },
65 { XFER_MW_DMA_1, 0xa010d955 },
66 { XFER_MW_DMA_0, 0xa010d9fc },
67
68 { XFER_PIO_4, 0xc008d963 },
69 { XFER_PIO_3, 0xc010d974 },
70 { XFER_PIO_2, 0xc010d997 },
71 { XFER_PIO_1, 0xc010d9c7 },
72 { XFER_PIO_0, 0xc018d9d9 },
73 { 0, 0x0120d9d9 }
74};
75
76static const struct hpt_clock hpt366_33[] = {
77 { XFER_UDMA_4, 0x90c9a731 },
78 { XFER_UDMA_3, 0x90cfa731 },
79 { XFER_UDMA_2, 0x90caa731 },
80 { XFER_UDMA_1, 0x90cba731 },
81 { XFER_UDMA_0, 0x90c8a731 },
82
83 { XFER_MW_DMA_2, 0xa0c8a731 },
84 { XFER_MW_DMA_1, 0xa0c8a732 }, /* 0xa0c8a733 */
85 { XFER_MW_DMA_0, 0xa0c8a797 },
86
87 { XFER_PIO_4, 0xc0c8a731 },
88 { XFER_PIO_3, 0xc0c8a742 },
89 { XFER_PIO_2, 0xc0d0a753 },
90 { XFER_PIO_1, 0xc0d0a7a3 }, /* 0xc0d0a793 */
91 { XFER_PIO_0, 0xc0d0a7aa }, /* 0xc0d0a7a7 */
92 { 0, 0x0120a7a7 }
93};
94
95static const struct hpt_clock hpt366_25[] = {
96 { XFER_UDMA_4, 0x90c98521 },
97 { XFER_UDMA_3, 0x90cf8521 },
98 { XFER_UDMA_2, 0x90cf8521 },
99 { XFER_UDMA_1, 0x90cb8521 },
100 { XFER_UDMA_0, 0x90cb8521 },
101
102 { XFER_MW_DMA_2, 0xa0ca8521 },
103 { XFER_MW_DMA_1, 0xa0ca8532 },
104 { XFER_MW_DMA_0, 0xa0ca8575 },
105
106 { XFER_PIO_4, 0xc0ca8521 },
107 { XFER_PIO_3, 0xc0ca8532 },
108 { XFER_PIO_2, 0xc0ca8542 },
109 { XFER_PIO_1, 0xc0d08572 },
110 { XFER_PIO_0, 0xc0d08585 },
111 { 0, 0x01208585 }
112};
113
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200114/**
115 * hpt36x_find_mode - find the hpt36x timing
116 * @ap: ATA port
117 * @speed: transfer mode
118 *
119 * Return the 32bit register programming information for this channel
120 * that matches the speed provided.
121 */
122
123static u32 hpt36x_find_mode(struct ata_port *ap, int speed)
124{
125 struct hpt_clock *clocks = ap->host->private_data;
126
127 while (clocks->xfer_mode) {
128 if (clocks->xfer_mode == speed)
129 return clocks->timing;
130 clocks++;
131 }
132 BUG();
133 return 0xffffffffU; /* silence compiler warning */
134}
135
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300136static const char * const bad_ata33[] = {
137 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3",
138 "Maxtor 90845U3", "Maxtor 90650U2",
139 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5",
140 "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
141 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6",
142 "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400143 "Maxtor 90510D4",
144 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300145 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7",
146 "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
147 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5",
148 "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400149 NULL
150};
151
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300152static const char * const bad_ata66_4[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400153 "IBM-DTLA-307075",
154 "IBM-DTLA-307060",
155 "IBM-DTLA-307045",
156 "IBM-DTLA-307030",
157 "IBM-DTLA-307020",
158 "IBM-DTLA-307015",
159 "IBM-DTLA-305040",
160 "IBM-DTLA-305030",
161 "IBM-DTLA-305020",
162 "IC35L010AVER07-0",
163 "IC35L020AVER07-0",
164 "IC35L030AVER07-0",
165 "IC35L040AVER07-0",
166 "IC35L060AVER07-0",
167 "WDC AC310200R",
168 NULL
169};
170
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300171static const char * const bad_ata66_3[] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400172 "WDC AC310200R",
173 NULL
174};
175
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300176static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr,
177 const char * const list[])
Jeff Garzik669a5db2006-08-29 18:12:40 -0400178{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900179 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Andy Shevchenko908913b2016-03-17 14:22:32 -0700180 int i;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400181
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900182 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400183
Andy Shevchenko908913b2016-03-17 14:22:32 -0700184 i = match_string(list, -1, model_num);
185 if (i >= 0) {
186 pr_warn("%s is not supported for %s\n", modestr, list[i]);
187 return 1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400188 }
189 return 0;
190}
191
192/**
193 * hpt366_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400194 * @adev: ATA device
195 *
196 * Block UDMA on devices that cause trouble with this controller.
197 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400198
Alan Coxa76b62ca2007-03-09 09:34:07 -0500199static unsigned long hpt366_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400200{
201 if (adev->class == ATA_DEV_ATA) {
202 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
203 mask &= ~ATA_MASK_UDMA;
204 if (hpt_dma_blacklisted(adev, "UDMA3", bad_ata66_3))
Alan Cox6ddd6862008-02-26 13:35:54 -0800205 mask &= ~(0xF8 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400206 if (hpt_dma_blacklisted(adev, "UDMA4", bad_ata66_4))
Alan Cox6ddd6862008-02-26 13:35:54 -0800207 mask &= ~(0xF0 << ATA_SHIFT_UDMA);
Tejun Heo3ee89f12008-12-09 17:14:04 +0900208 } else if (adev->class == ATA_DEV_ATAPI)
209 mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
210
Tejun Heoc7087652010-05-10 21:41:34 +0200211 return mask;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400212}
213
Alan Coxfecfda52007-03-08 19:34:28 +0000214static int hpt36x_cable_detect(struct ata_port *ap)
215{
Alan Coxfecfda52007-03-08 19:34:28 +0000216 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heobab5b322008-12-09 17:13:19 +0900217 u8 ata66;
Alan Coxfecfda52007-03-08 19:34:28 +0000218
Tejun Heobab5b322008-12-09 17:13:19 +0900219 /*
220 * Each channel of pata_hpt366 occupies separate PCI function
221 * as the primary channel and bit1 indicates the cable type.
222 */
Alan Coxfecfda52007-03-08 19:34:28 +0000223 pci_read_config_byte(pdev, 0x5A, &ata66);
Tejun Heobab5b322008-12-09 17:13:19 +0900224 if (ata66 & 2)
Alan Coxfecfda52007-03-08 19:34:28 +0000225 return ATA_CBL_PATA40;
226 return ATA_CBL_PATA80;
227}
228
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500229static void hpt366_set_mode(struct ata_port *ap, struct ata_device *adev,
230 u8 mode)
231{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500232 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400233 u32 addr = 0x40 + 4 * adev->devno;
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200234 u32 mask, reg, t;
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500235
236 /* determine timing mask and find matching clock entry */
237 if (mode < XFER_MW_DMA_0)
238 mask = 0xc1f8ffff;
239 else if (mode < XFER_UDMA_0)
240 mask = 0x303800ff;
241 else
242 mask = 0x30070000;
243
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200244 t = hpt36x_find_mode(ap, mode);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500245
246 /*
247 * Combine new mode bits with old config bits and disable
248 * on-chip PIO FIFO/buffer (and PIO MST mode as well) to avoid
249 * problems handling I/O errors later.
250 */
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400251 pci_read_config_dword(pdev, addr, &reg);
Bartlomiej Zolnierkiewiczdc5e44e2011-10-11 19:52:31 +0200252 reg = ((reg & ~mask) | (t & mask)) & ~0xc0000000;
Sergei Shtylyov859faa82009-12-07 23:36:15 +0400253 pci_write_config_dword(pdev, addr, reg);
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500254}
255
Jeff Garzik669a5db2006-08-29 18:12:40 -0400256/**
257 * hpt366_set_piomode - PIO setup
258 * @ap: ATA interface
259 * @adev: device on the interface
260 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400261 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400262 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400263
Jeff Garzik669a5db2006-08-29 18:12:40 -0400264static void hpt366_set_piomode(struct ata_port *ap, struct ata_device *adev)
265{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500266 hpt366_set_mode(ap, adev, adev->pio_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400267}
268
269/**
270 * hpt366_set_dmamode - DMA timing setup
271 * @ap: ATA interface
272 * @adev: Device being configured
273 *
274 * Set up the channel for MWDMA or UDMA modes. Much the same as with
275 * PIO, load the mode number and then set MWDMA or UDMA flag.
276 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400277
Jeff Garzik669a5db2006-08-29 18:12:40 -0400278static void hpt366_set_dmamode(struct ata_port *ap, struct ata_device *adev)
279{
Tejun Heo6ecb6f22009-01-08 16:29:20 -0500280 hpt366_set_mode(ap, adev, adev->dma_mode);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281}
282
283static struct scsi_host_template hpt36x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900284 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400285};
286
287/*
288 * Configuration for HPT366/68
289 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400290
Jeff Garzik669a5db2006-08-29 18:12:40 -0400291static struct ata_port_operations hpt366_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900292 .inherits = &ata_bmdma_port_ops,
293 .cable_detect = hpt36x_cable_detect,
294 .mode_filter = hpt366_filter,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400295 .set_piomode = hpt366_set_piomode,
296 .set_dmamode = hpt366_set_dmamode,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400297};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400298
299/**
Alanaa54ab1e2006-11-27 16:24:15 +0000300 * hpt36x_init_chipset - common chip setup
301 * @dev: PCI device
302 *
303 * Perform the chip setup work that must be done at both init and
304 * resume time
305 */
306
307static void hpt36x_init_chipset(struct pci_dev *dev)
308{
309 u8 drive_fast;
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300310
Alanaa54ab1e2006-11-27 16:24:15 +0000311 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
312 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
313 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
314 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
315
316 pci_read_config_byte(dev, 0x51, &drive_fast);
317 if (drive_fast & 0x80)
318 pci_write_config_byte(dev, 0x51, drive_fast & ~0x80);
319}
320
321/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400322 * hpt36x_init_one - Initialise an HPT366/368
323 * @dev: PCI device
324 * @id: Entry in match table
325 *
326 * Initialise an HPT36x device. There are some interesting complications
327 * here. Firstly the chip may report 366 and be one of several variants.
328 * Secondly all the timings depend on the clock for the chip which we must
329 * detect and look up
330 *
331 * This is the known chip mappings. It may be missing a couple of later
332 * releases.
333 *
334 * Chip version PCI Rev Notes
335 * HPT366 4 (HPT366) 0 UDMA66
336 * HPT366 4 (HPT366) 1 UDMA66
337 * HPT368 4 (HPT366) 2 UDMA66
338 * HPT37x/30x 4 (HPT366) 3+ Other driver
339 *
340 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400341
Jeff Garzik669a5db2006-08-29 18:12:40 -0400342static int hpt36x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
343{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200344 static const struct ata_port_info info_hpt366 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400345 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100346 .pio_mask = ATA_PIO4,
347 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400348 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400349 .port_ops = &hpt366_port_ops
350 };
Tejun Heo887125e2008-03-25 12:22:49 +0900351 const struct ata_port_info *ppi[] = { &info_hpt366, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352
Arnd Bergmann6ec0a862015-05-19 16:34:05 +0200353 const void *hpriv = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400354 u32 reg1;
Tejun Heof08048e2008-03-25 12:22:47 +0900355 int rc;
356
357 rc = pcim_enable_device(dev);
358 if (rc)
359 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400360
Jeff Garzik669a5db2006-08-29 18:12:40 -0400361 /* May be a later chip in disguise. Check */
362 /* Newer chips are not in the HPT36x driver. Ignore them */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400363 if (dev->revision > 2)
364 return -ENODEV;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400365
Alanaa54ab1e2006-11-27 16:24:15 +0000366 hpt36x_init_chipset(dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400367
368 pci_read_config_dword(dev, 0x40, &reg1);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400369
Jeff Garzik669a5db2006-08-29 18:12:40 -0400370 /* PCI clocking determines the ATA timing values to use */
371 /* info_hpt366 is safe against re-entry so we can scribble on it */
Colin Ian Kinga548cc02016-07-12 12:16:19 +0100372 switch ((reg1 & 0xf00) >> 8) {
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300373 case 9:
374 hpriv = &hpt366_40;
375 break;
376 case 5:
377 hpriv = &hpt366_25;
378 break;
379 default:
380 hpriv = &hpt366_33;
381 break;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400382 }
383 /* Now kick off ATA set up */
Arnd Bergmann6ec0a862015-05-19 16:34:05 +0200384 return ata_pci_bmdma_init_one(dev, ppi, &hpt36x_sht, (void *)hpriv, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400385}
386
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200387#ifdef CONFIG_PM_SLEEP
Alanaa54ab1e2006-11-27 16:24:15 +0000388static int hpt36x_reinit_one(struct pci_dev *dev)
389{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900390 struct ata_host *host = pci_get_drvdata(dev);
Tejun Heof08048e2008-03-25 12:22:47 +0900391 int rc;
392
393 rc = ata_pci_device_do_resume(dev);
394 if (rc)
395 return rc;
Alanaa54ab1e2006-11-27 16:24:15 +0000396 hpt36x_init_chipset(dev);
Tejun Heof08048e2008-03-25 12:22:47 +0900397 ata_host_resume(host);
398 return 0;
Alanaa54ab1e2006-11-27 16:24:15 +0000399}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900400#endif
Alanaa54ab1e2006-11-27 16:24:15 +0000401
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400402static const struct pci_device_id hpt36x[] = {
403 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400404 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400405};
406
407static struct pci_driver hpt36x_pci_driver = {
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300408 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400409 .id_table = hpt36x,
Sergei Shtylyov28cd4b62010-12-28 23:06:38 +0300410 .probe = hpt36x_init_one,
Alanaa54ab1e2006-11-27 16:24:15 +0000411 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200412#ifdef CONFIG_PM_SLEEP
Alanaa54ab1e2006-11-27 16:24:15 +0000413 .suspend = ata_pci_device_suspend,
414 .resume = hpt36x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900415#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400416};
417
Axel Lin2fc75da2012-04-19 13:43:05 +0800418module_pci_driver(hpt36x_pci_driver);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400419
Jeff Garzik669a5db2006-08-29 18:12:40 -0400420MODULE_AUTHOR("Alan Cox");
421MODULE_DESCRIPTION("low-level driver for the Highpoint HPT366/368");
422MODULE_LICENSE("GPL");
423MODULE_DEVICE_TABLE(pci, hpt36x);
424MODULE_VERSION(DRV_VERSION);