blob: cfeb2c1558967a540df6be261478df57c73a440f [file] [log] [blame]
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001/*
2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public License
4 * as published by the Free Software Foundation; either version 2
5 * of the License, or (at your option) any later version.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 * You should have received a copy of the GNU General Public License
13 * along with this program; if not, write to the Free Software
14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
15 *
16 * Copyright (C) 2004 Mips Technologies, Inc
17 * Copyright (C) 2008 Kevin D. Kissell
18 */
Ralf Baechle41c594a2006-04-05 09:45:45 +010019
Ralf Baechleea580402007-10-11 23:46:09 +010020#include <linux/clockchips.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010021#include <linux/kernel.h>
22#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010023#include <linux/smp.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010024#include <linux/cpumask.h>
25#include <linux/interrupt.h>
Ralf Baechleae036b72007-03-27 15:11:54 +010026#include <linux/kernel_stat.h>
Ralf Baechleec43c012007-01-24 19:23:21 +000027#include <linux/module.h>
Wu Zhangjin8f99a162009-11-20 20:34:33 +080028#include <linux/ftrace.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010030
31#include <asm/cpu.h>
32#include <asm/processor.h>
33#include <asm/atomic.h>
34#include <asm/system.h>
35#include <asm/hardirq.h>
36#include <asm/hazards.h>
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010037#include <asm/irq.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010038#include <asm/mmu_context.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010039#include <asm/mipsregs.h>
40#include <asm/cacheflush.h>
41#include <asm/time.h>
42#include <asm/addrspace.h>
43#include <asm/smtc.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010044#include <asm/smtc_proc.h>
45
46/*
Ralf Baechle1146fe32007-09-21 17:13:55 +010047 * SMTC Kernel needs to manipulate low-level CPU interrupt mask
48 * in do_IRQ. These are passed in setup_irq_smtc() and stored
49 * in this table.
Ralf Baechle41c594a2006-04-05 09:45:45 +010050 */
Ralf Baechle1146fe32007-09-21 17:13:55 +010051unsigned long irq_hwmask[NR_IRQS];
Ralf Baechle41c594a2006-04-05 09:45:45 +010052
Ralf Baechle41c594a2006-04-05 09:45:45 +010053#define LOCK_MT_PRA() \
54 local_irq_save(flags); \
55 mtflags = dmt()
56
57#define UNLOCK_MT_PRA() \
58 emt(mtflags); \
59 local_irq_restore(flags)
60
61#define LOCK_CORE_PRA() \
62 local_irq_save(flags); \
63 mtflags = dvpe()
64
65#define UNLOCK_CORE_PRA() \
66 evpe(mtflags); \
67 local_irq_restore(flags)
68
69/*
70 * Data structures purely associated with SMTC parallelism
71 */
72
73
74/*
75 * Table for tracking ASIDs whose lifetime is prolonged.
76 */
77
78asiduse smtc_live_asid[MAX_SMTC_TLBS][MAX_SMTC_ASIDS];
79
Ralf Baechle41c594a2006-04-05 09:45:45 +010080/*
Joe Perches603e82e2008-02-03 16:54:53 +020081 * Number of InterProcessor Interrupt (IPI) message buffers to allocate
Ralf Baechle41c594a2006-04-05 09:45:45 +010082 */
83
84#define IPIBUF_PER_CPU 4
85
Kevin D. Kisselld2bb01b2008-09-09 21:35:01 +020086struct smtc_ipi_q IPIQ[NR_CPUS];
Ralf Baechle58687562007-02-05 00:33:21 +000087static struct smtc_ipi_q freeIPIq;
Ralf Baechle41c594a2006-04-05 09:45:45 +010088
89
90/* Forward declarations */
91
Ralf Baechle937a8012006-10-07 19:44:33 +010092void ipi_decode(struct smtc_ipi *);
Ralf Baechle58687562007-02-05 00:33:21 +000093static void post_direct_ipi(int cpu, struct smtc_ipi *pipi);
Ralf Baechle20bb25d2007-03-27 15:19:58 +010094static void setup_cross_vpe_interrupts(unsigned int nvpe);
Ralf Baechle41c594a2006-04-05 09:45:45 +010095void init_smtc_stats(void);
96
97/* Global SMTC Status */
98
Ralf Baechle982f6ff2009-09-17 02:25:07 +020099unsigned int smtc_status;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100100
101/* Boot command line configuration overrides */
102
Kevin D. Kissellbe5f1f22007-03-21 13:28:37 +0100103static int vpe0limit;
Ralf Baechle982f6ff2009-09-17 02:25:07 +0200104static int ipibuffers;
105static int nostlb;
106static int asidmask;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100107unsigned long smtc_asid_mask = 0xff;
108
Kevin D. Kissellbe5f1f22007-03-21 13:28:37 +0100109static int __init vpe0tcs(char *str)
110{
111 get_option(&str, &vpe0limit);
112
113 return 1;
114}
115
Ralf Baechle41c594a2006-04-05 09:45:45 +0100116static int __init ipibufs(char *str)
117{
118 get_option(&str, &ipibuffers);
119 return 1;
120}
121
122static int __init stlb_disable(char *s)
123{
124 nostlb = 1;
125 return 1;
126}
127
128static int __init asidmask_set(char *str)
129{
130 get_option(&str, &asidmask);
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100131 switch (asidmask) {
Ralf Baechle41c594a2006-04-05 09:45:45 +0100132 case 0x1:
133 case 0x3:
134 case 0x7:
135 case 0xf:
136 case 0x1f:
137 case 0x3f:
138 case 0x7f:
139 case 0xff:
140 smtc_asid_mask = (unsigned long)asidmask;
141 break;
142 default:
143 printk("ILLEGAL ASID mask 0x%x from command line\n", asidmask);
144 }
145 return 1;
146}
147
Kevin D. Kissellbe5f1f22007-03-21 13:28:37 +0100148__setup("vpe0tcs=", vpe0tcs);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100149__setup("ipibufs=", ipibufs);
150__setup("nostlb", stlb_disable);
151__setup("asidmask=", asidmask_set);
152
Ralf Baechlec68644d2007-02-26 20:46:34 +0000153#ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
Ralf Baechle41c594a2006-04-05 09:45:45 +0100154
Ralf Baechle982f6ff2009-09-17 02:25:07 +0200155static int hang_trig;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100156
157static int __init hangtrig_enable(char *s)
158{
159 hang_trig = 1;
160 return 1;
161}
162
163
164__setup("hangtrig", hangtrig_enable);
165
166#define DEFAULT_BLOCKED_IPI_LIMIT 32
167
168static int timerq_limit = DEFAULT_BLOCKED_IPI_LIMIT;
169
170static int __init tintq(char *str)
171{
172 get_option(&str, &timerq_limit);
173 return 1;
174}
175
176__setup("tintq=", tintq);
177
Ralf Baechle97aef632007-07-27 18:36:32 +0100178static int imstuckcount[2][8];
Ralf Baechle41c594a2006-04-05 09:45:45 +0100179/* vpemask represents IM/IE bits of per-VPE Status registers, low-to-high */
Ralf Baechle97aef632007-07-27 18:36:32 +0100180static int vpemask[2][8] = {
Ralf Baechle20bb25d2007-03-27 15:19:58 +0100181 {0, 0, 1, 0, 0, 0, 0, 1},
182 {0, 0, 0, 0, 0, 0, 0, 1}
183};
Ralf Baechle41c594a2006-04-05 09:45:45 +0100184int tcnoprog[NR_CPUS];
Robert P. J. Day52553662010-02-27 12:02:51 -0500185static atomic_t idle_hook_initialized = ATOMIC_INIT(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100186static int clock_hang_reported[NR_CPUS];
187
Ralf Baechlec68644d2007-02-26 20:46:34 +0000188#endif /* CONFIG_SMTC_IDLE_HOOK_DEBUG */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100189
Ralf Baechle41c594a2006-04-05 09:45:45 +0100190/*
191 * Configure shared TLB - VPC configuration bit must be set by caller
192 */
193
Ralf Baechle58687562007-02-05 00:33:21 +0000194static void smtc_configure_tlb(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100195{
Ralf Baechle21a151d2007-10-11 23:46:15 +0100196 int i, tlbsiz, vpes;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100197 unsigned long mvpconf0;
198 unsigned long config1val;
199
200 /* Set up ASID preservation table */
201 for (vpes=0; vpes<MAX_SMTC_TLBS; vpes++) {
202 for(i = 0; i < MAX_SMTC_ASIDS; i++) {
203 smtc_live_asid[vpes][i] = 0;
204 }
205 }
206 mvpconf0 = read_c0_mvpconf0();
207
208 if ((vpes = ((mvpconf0 & MVPCONF0_PVPE)
209 >> MVPCONF0_PVPE_SHIFT) + 1) > 1) {
210 /* If we have multiple VPEs, try to share the TLB */
211 if ((mvpconf0 & MVPCONF0_TLBS) && !nostlb) {
212 /*
213 * If TLB sizing is programmable, shared TLB
214 * size is the total available complement.
215 * Otherwise, we have to take the sum of all
216 * static VPE TLB entries.
217 */
218 if ((tlbsiz = ((mvpconf0 & MVPCONF0_PTLBE)
219 >> MVPCONF0_PTLBE_SHIFT)) == 0) {
220 /*
221 * If there's more than one VPE, there had better
222 * be more than one TC, because we need one to bind
223 * to each VPE in turn to be able to read
224 * its configuration state!
225 */
226 settc(1);
227 /* Stop the TC from doing anything foolish */
228 write_tc_c0_tchalt(TCHALT_H);
229 mips_ihb();
230 /* No need to un-Halt - that happens later anyway */
231 for (i=0; i < vpes; i++) {
232 write_tc_c0_tcbind(i);
233 /*
234 * To be 100% sure we're really getting the right
235 * information, we exit the configuration state
236 * and do an IHB after each rebinding.
237 */
238 write_c0_mvpcontrol(
239 read_c0_mvpcontrol() & ~ MVPCONTROL_VPC );
240 mips_ihb();
241 /*
242 * Only count if the MMU Type indicated is TLB
243 */
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100244 if (((read_vpe_c0_config() & MIPS_CONF_MT) >> 7) == 1) {
Ralf Baechle41c594a2006-04-05 09:45:45 +0100245 config1val = read_vpe_c0_config1();
246 tlbsiz += ((config1val >> 25) & 0x3f) + 1;
247 }
248
249 /* Put core back in configuration state */
250 write_c0_mvpcontrol(
251 read_c0_mvpcontrol() | MVPCONTROL_VPC );
252 mips_ihb();
253 }
254 }
255 write_c0_mvpcontrol(read_c0_mvpcontrol() | MVPCONTROL_STLB);
Ralf Baechlec80697b2007-01-17 18:58:44 +0000256 ehb();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100257
258 /*
259 * Setup kernel data structures to use software total,
260 * rather than read the per-VPE Config1 value. The values
261 * for "CPU 0" gets copied to all the other CPUs as part
262 * of their initialization in smtc_cpu_setup().
263 */
264
Ralf Baechlea0b62182007-01-19 14:35:14 +0000265 /* MIPS32 limits TLB indices to 64 */
266 if (tlbsiz > 64)
267 tlbsiz = 64;
268 cpu_data[0].tlbsize = current_cpu_data.tlbsize = tlbsiz;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100269 smtc_status |= SMTC_TLB_SHARED;
Ralf Baechlea0b62182007-01-19 14:35:14 +0000270 local_flush_tlb_all();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100271
272 printk("TLB of %d entry pairs shared by %d VPEs\n",
273 tlbsiz, vpes);
274 } else {
275 printk("WARNING: TLB Not Sharable on SMTC Boot!\n");
276 }
277 }
278}
279
280
281/*
282 * Incrementally build the CPU map out of constituent MIPS MT cores,
283 * using the specified available VPEs and TCs. Plaform code needs
284 * to ensure that each MIPS MT core invokes this routine on reset,
285 * one at a time(!).
286 *
287 * This version of the build_cpu_map and prepare_cpus routines assumes
288 * that *all* TCs of a MIPS MT core will be used for Linux, and that
289 * they will be spread across *all* available VPEs (to minimise the
290 * loss of efficiency due to exception service serialization).
291 * An improved version would pick up configuration information and
292 * possibly leave some TCs/VPEs as "slave" processors.
293 *
294 * Use c0_MVPConf0 to find out how many TCs are available, setting up
Rusty Russell98a79d62008-12-13 21:19:41 +1030295 * cpu_possible_map and the logical/physical mappings.
Ralf Baechle41c594a2006-04-05 09:45:45 +0100296 */
297
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200298int __init smtc_build_cpu_map(int start_cpu_slot)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100299{
300 int i, ntcs;
301
302 /*
303 * The CPU map isn't actually used for anything at this point,
304 * so it's not clear what else we should do apart from set
305 * everything up so that "logical" = "physical".
306 */
307 ntcs = ((read_c0_mvpconf0() & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT) + 1;
308 for (i=start_cpu_slot; i<NR_CPUS && i<ntcs; i++) {
Rusty Russell4037ac62009-09-24 09:34:47 -0600309 set_cpu_possible(i, true);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100310 __cpu_number_map[i] = i;
311 __cpu_logical_map[i] = i;
312 }
Ralf Baechleea580402007-10-11 23:46:09 +0100313#ifdef CONFIG_MIPS_MT_FPAFF
Ralf Baechle41c594a2006-04-05 09:45:45 +0100314 /* Initialize map of CPUs with FPUs */
315 cpus_clear(mt_fpu_cpumask);
Ralf Baechleea580402007-10-11 23:46:09 +0100316#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +0100317
318 /* One of those TC's is the one booting, and not a secondary... */
319 printk("%i available secondary CPU TC(s)\n", i - 1);
320
321 return i;
322}
323
324/*
325 * Common setup before any secondaries are started
326 * Make sure all CPU's are in a sensible state before we boot any of the
327 * secondaries.
328 *
329 * For MIPS MT "SMTC" operation, we set up all TCs, spread as evenly
330 * as possible across the available VPEs.
331 */
332
333static void smtc_tc_setup(int vpe, int tc, int cpu)
334{
335 settc(tc);
336 write_tc_c0_tchalt(TCHALT_H);
337 mips_ihb();
338 write_tc_c0_tcstatus((read_tc_c0_tcstatus()
339 & ~(TCSTATUS_TKSU | TCSTATUS_DA | TCSTATUS_IXMT))
340 | TCSTATUS_A);
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200341 /*
342 * TCContext gets an offset from the base of the IPIQ array
343 * to be used in low-level code to detect the presence of
344 * an active IPI queue
345 */
346 write_tc_c0_tccontext((sizeof(struct smtc_ipi_q) * cpu) << 16);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100347 /* Bind tc to vpe */
348 write_tc_c0_tcbind(vpe);
349 /* In general, all TCs should have the same cpu_data indications */
350 memcpy(&cpu_data[cpu], &cpu_data[0], sizeof(struct cpuinfo_mips));
351 /* For 34Kf, start with TC/CPU 0 as sole owner of single FPU context */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100352 if (cpu_data[0].cputype == CPU_34K ||
353 cpu_data[0].cputype == CPU_1004K)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100354 cpu_data[cpu].options &= ~MIPS_CPU_FPU;
355 cpu_data[cpu].vpe_id = vpe;
356 cpu_data[cpu].tc_id = tc;
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200357 /* Multi-core SMTC hasn't been tested, but be prepared */
358 cpu_data[cpu].core = (read_vpe_c0_ebase() >> 1) & 0xff;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100359}
360
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200361/*
362 * Tweak to get Count registes in as close a sync as possible.
363 * Value seems good for 34K-class cores.
364 */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100365
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200366#define CP0_SKEW 8
367
368void smtc_prepare_cpus(int cpus)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100369{
Kevin D. Kissellbe5f1f22007-03-21 13:28:37 +0100370 int i, vpe, tc, ntc, nvpe, tcpervpe[NR_CPUS], slop, cpu;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100371 unsigned long flags;
372 unsigned long val;
373 int nipi;
374 struct smtc_ipi *pipi;
375
376 /* disable interrupts so we can disable MT */
377 local_irq_save(flags);
378 /* disable MT so we can configure */
379 dvpe();
380 dmt();
381
Ingo Molnar34af9462006-06-27 02:53:55 -0700382 spin_lock_init(&freeIPIq.lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100383
384 /*
385 * We probably don't have as many VPEs as we do SMP "CPUs",
386 * but it's possible - and in any case we'll never use more!
387 */
388 for (i=0; i<NR_CPUS; i++) {
389 IPIQ[i].head = IPIQ[i].tail = NULL;
Ingo Molnar34af9462006-06-27 02:53:55 -0700390 spin_lock_init(&IPIQ[i].lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100391 IPIQ[i].depth = 0;
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700392 IPIQ[i].resched_flag = 0; /* No reschedules queued initially */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100393 }
394
395 /* cpu_data index starts at zero */
396 cpu = 0;
397 cpu_data[cpu].vpe_id = 0;
398 cpu_data[cpu].tc_id = 0;
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200399 cpu_data[cpu].core = (read_c0_ebase() >> 1) & 0xff;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100400 cpu++;
401
402 /* Report on boot-time options */
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100403 mips_mt_set_cpuoptions();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100404 if (vpelimit > 0)
405 printk("Limit of %d VPEs set\n", vpelimit);
406 if (tclimit > 0)
407 printk("Limit of %d TCs set\n", tclimit);
408 if (nostlb) {
409 printk("Shared TLB Use Inhibited - UNSAFE for Multi-VPE Operation\n");
410 }
411 if (asidmask)
412 printk("ASID mask value override to 0x%x\n", asidmask);
413
414 /* Temporary */
Ralf Baechlec68644d2007-02-26 20:46:34 +0000415#ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
Ralf Baechle41c594a2006-04-05 09:45:45 +0100416 if (hang_trig)
417 printk("Logic Analyser Trigger on suspected TC hang\n");
Ralf Baechlec68644d2007-02-26 20:46:34 +0000418#endif /* CONFIG_SMTC_IDLE_HOOK_DEBUG */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100419
420 /* Put MVPE's into 'configuration state' */
421 write_c0_mvpcontrol( read_c0_mvpcontrol() | MVPCONTROL_VPC );
422
423 val = read_c0_mvpconf0();
424 nvpe = ((val & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
425 if (vpelimit > 0 && nvpe > vpelimit)
426 nvpe = vpelimit;
427 ntc = ((val & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT) + 1;
428 if (ntc > NR_CPUS)
429 ntc = NR_CPUS;
430 if (tclimit > 0 && ntc > tclimit)
431 ntc = tclimit;
Kevin D. Kissellbe5f1f22007-03-21 13:28:37 +0100432 slop = ntc % nvpe;
433 for (i = 0; i < nvpe; i++) {
434 tcpervpe[i] = ntc / nvpe;
435 if (slop) {
436 if((slop - i) > 0) tcpervpe[i]++;
437 }
438 }
439 /* Handle command line override for VPE0 */
440 if (vpe0limit > ntc) vpe0limit = ntc;
441 if (vpe0limit > 0) {
442 int slopslop;
443 if (vpe0limit < tcpervpe[0]) {
444 /* Reducing TC count - distribute to others */
445 slop = tcpervpe[0] - vpe0limit;
446 slopslop = slop % (nvpe - 1);
447 tcpervpe[0] = vpe0limit;
448 for (i = 1; i < nvpe; i++) {
449 tcpervpe[i] += slop / (nvpe - 1);
450 if(slopslop && ((slopslop - (i - 1) > 0)))
451 tcpervpe[i]++;
452 }
453 } else if (vpe0limit > tcpervpe[0]) {
454 /* Increasing TC count - steal from others */
455 slop = vpe0limit - tcpervpe[0];
456 slopslop = slop % (nvpe - 1);
457 tcpervpe[0] = vpe0limit;
458 for (i = 1; i < nvpe; i++) {
459 tcpervpe[i] -= slop / (nvpe - 1);
460 if(slopslop && ((slopslop - (i - 1) > 0)))
461 tcpervpe[i]--;
462 }
463 }
464 }
Ralf Baechle41c594a2006-04-05 09:45:45 +0100465
466 /* Set up shared TLB */
467 smtc_configure_tlb();
468
469 for (tc = 0, vpe = 0 ; (vpe < nvpe) && (tc < ntc) ; vpe++) {
Kurt Martind8e5f9fe2009-07-08 19:22:35 -0700470 if (tcpervpe[vpe] == 0)
471 continue;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100472 if (vpe != 0)
473 printk(", ");
474 printk("VPE %d: TC", vpe);
Kevin D. Kissellbe5f1f22007-03-21 13:28:37 +0100475 for (i = 0; i < tcpervpe[vpe]; i++) {
Ralf Baechle41c594a2006-04-05 09:45:45 +0100476 /*
477 * TC 0 is bound to VPE 0 at reset,
478 * and is presumably executing this
479 * code. Leave it alone!
480 */
481 if (tc != 0) {
Ralf Baechle21a151d2007-10-11 23:46:15 +0100482 smtc_tc_setup(vpe, tc, cpu);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100483 cpu++;
484 }
485 printk(" %d", tc);
486 tc++;
487 }
Ralf Baechle41c594a2006-04-05 09:45:45 +0100488 if (vpe != 0) {
489 /*
Kurt Martind8e5f9fe2009-07-08 19:22:35 -0700490 * Allow this VPE to control others.
491 */
492 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() |
493 VPECONF0_MVP);
494
495 /*
Ralf Baechle41c594a2006-04-05 09:45:45 +0100496 * Clear any stale software interrupts from VPE's Cause
497 */
498 write_vpe_c0_cause(0);
499
500 /*
501 * Clear ERL/EXL of VPEs other than 0
502 * and set restricted interrupt enable/mask.
503 */
504 write_vpe_c0_status((read_vpe_c0_status()
505 & ~(ST0_BEV | ST0_ERL | ST0_EXL | ST0_IM))
506 | (STATUSF_IP0 | STATUSF_IP1 | STATUSF_IP7
507 | ST0_IE));
508 /*
509 * set config to be the same as vpe0,
510 * particularly kseg0 coherency alg
511 */
512 write_vpe_c0_config(read_c0_config());
513 /* Clear any pending timer interrupt */
514 write_vpe_c0_compare(0);
515 /* Propagate Config7 */
516 write_vpe_c0_config7(read_c0_config7());
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200517 write_vpe_c0_count(read_c0_count() + CP0_SKEW);
518 ehb();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100519 }
520 /* enable multi-threading within VPE */
521 write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() | VPECONTROL_TE);
522 /* enable the VPE */
523 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
524 }
525
526 /*
527 * Pull any physically present but unused TCs out of circulation.
528 */
529 while (tc < (((val & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT) + 1)) {
Rusty Russell4037ac62009-09-24 09:34:47 -0600530 set_cpu_possible(tc, false);
531 set_cpu_present(tc, false);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100532 tc++;
533 }
534
535 /* release config state */
536 write_c0_mvpcontrol( read_c0_mvpcontrol() & ~ MVPCONTROL_VPC );
537
538 printk("\n");
539
540 /* Set up coprocessor affinity CPU mask(s) */
541
Ralf Baechleea580402007-10-11 23:46:09 +0100542#ifdef CONFIG_MIPS_MT_FPAFF
Ralf Baechle41c594a2006-04-05 09:45:45 +0100543 for (tc = 0; tc < ntc; tc++) {
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100544 if (cpu_data[tc].options & MIPS_CPU_FPU)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100545 cpu_set(tc, mt_fpu_cpumask);
546 }
Ralf Baechleea580402007-10-11 23:46:09 +0100547#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +0100548
549 /* set up ipi interrupts... */
550
551 /* If we have multiple VPEs running, set up the cross-VPE interrupt */
552
Ralf Baechle20bb25d2007-03-27 15:19:58 +0100553 setup_cross_vpe_interrupts(nvpe);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100554
555 /* Set up queue of free IPI "messages". */
556 nipi = NR_CPUS * IPIBUF_PER_CPU;
557 if (ipibuffers > 0)
558 nipi = ipibuffers;
559
560 pipi = kmalloc(nipi *sizeof(struct smtc_ipi), GFP_KERNEL);
561 if (pipi == NULL)
562 panic("kmalloc of IPI message buffers failed\n");
563 else
564 printk("IPI buffer pool of %d buffers\n", nipi);
565 for (i = 0; i < nipi; i++) {
566 smtc_ipi_nq(&freeIPIq, pipi);
567 pipi++;
568 }
569
570 /* Arm multithreading and enable other VPEs - but all TCs are Halted */
571 emt(EMT_ENABLE);
572 evpe(EVPE_ENABLE);
573 local_irq_restore(flags);
574 /* Initialize SMTC /proc statistics/diagnostics */
575 init_smtc_stats();
576}
577
578
579/*
580 * Setup the PC, SP, and GP of a secondary processor and start it
581 * running!
582 * smp_bootstrap is the place to resume from
583 * __KSTK_TOS(idle) is apparently the stack pointer
584 * (unsigned long)idle->thread_info the gp
585 *
586 */
Ralf Baechlee119d492007-07-28 00:54:32 +0100587void __cpuinit smtc_boot_secondary(int cpu, struct task_struct *idle)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100588{
589 extern u32 kernelsp[NR_CPUS];
Ralf Baechleb7e42262008-10-01 21:52:41 +0100590 unsigned long flags;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100591 int mtflags;
592
593 LOCK_MT_PRA();
594 if (cpu_data[cpu].vpe_id != cpu_data[smp_processor_id()].vpe_id) {
595 dvpe();
596 }
597 settc(cpu_data[cpu].tc_id);
598
599 /* pc */
600 write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
601
602 /* stack pointer */
603 kernelsp[cpu] = __KSTK_TOS(idle);
604 write_tc_gpr_sp(__KSTK_TOS(idle));
605
606 /* global pointer */
Roman Zippelc9f4f062007-05-09 02:35:16 -0700607 write_tc_gpr_gp((unsigned long)task_thread_info(idle));
Ralf Baechle41c594a2006-04-05 09:45:45 +0100608
609 smtc_status |= SMTC_MTC_ACTIVE;
610 write_tc_c0_tchalt(0);
611 if (cpu_data[cpu].vpe_id != cpu_data[smp_processor_id()].vpe_id) {
612 evpe(EVPE_ENABLE);
613 }
614 UNLOCK_MT_PRA();
615}
616
617void smtc_init_secondary(void)
618{
Ralf Baechle41c594a2006-04-05 09:45:45 +0100619 local_irq_enable();
620}
621
622void smtc_smp_finish(void)
623{
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200624 int cpu = smp_processor_id();
625
626 /*
627 * Lowest-numbered CPU per VPE starts a clock tick.
628 * Like per_cpu_trap_init() hack, this assumes that
629 * SMTC init code assigns TCs consdecutively and
630 * in ascending order across available VPEs.
631 */
632 if (cpu > 0 && (cpu_data[cpu].vpe_id != cpu_data[cpu - 1].vpe_id))
633 write_c0_compare(read_c0_count() + mips_hpt_frequency/HZ);
634
Ralf Baechle41c594a2006-04-05 09:45:45 +0100635 printk("TC %d going on-line as CPU %d\n",
636 cpu_data[smp_processor_id()].tc_id, smp_processor_id());
637}
638
639void smtc_cpus_done(void)
640{
641}
642
643/*
644 * Support for SMTC-optimized driver IRQ registration
645 */
646
647/*
648 * SMTC Kernel needs to manipulate low-level CPU interrupt mask
649 * in do_IRQ. These are passed in setup_irq_smtc() and stored
650 * in this table.
651 */
652
653int setup_irq_smtc(unsigned int irq, struct irqaction * new,
654 unsigned long hwmask)
655{
Ralf Baechleef36fc32007-05-31 13:36:57 +0100656#ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
Ralf Baechle20bb25d2007-03-27 15:19:58 +0100657 unsigned int vpe = current_cpu_data.vpe_id;
658
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100659 vpemask[vpe][irq - MIPS_CPU_IRQ_BASE] = 1;
Ralf Baechle20bb25d2007-03-27 15:19:58 +0100660#endif
Ralf Baechleef36fc32007-05-31 13:36:57 +0100661 irq_hwmask[irq] = hwmask;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100662
663 return setup_irq(irq, new);
664}
665
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200666#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
667/*
668 * Support for IRQ affinity to TCs
669 */
670
671void smtc_set_irq_affinity(unsigned int irq, cpumask_t affinity)
672{
673 /*
674 * If a "fast path" cache of quickly decodable affinity state
675 * is maintained, this is where it gets done, on a call up
676 * from the platform affinity code.
677 */
678}
679
680void smtc_forward_irq(unsigned int irq)
681{
682 int target;
683
684 /*
685 * OK wise guy, now figure out how to get the IRQ
686 * to be serviced on an authorized "CPU".
687 *
688 * Ideally, to handle the situation where an IRQ has multiple
689 * eligible CPUS, we would maintain state per IRQ that would
690 * allow a fair distribution of service requests. Since the
691 * expected use model is any-or-only-one, for simplicity
692 * and efficiency, we just pick the easiest one to find.
693 */
694
Mike Travise65e49d2009-01-12 15:27:13 -0800695 target = cpumask_first(irq_desc[irq].affinity);
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200696
697 /*
698 * We depend on the platform code to have correctly processed
699 * IRQ affinity change requests to ensure that the IRQ affinity
700 * mask has been purged of bits corresponding to nonexistent and
701 * offline "CPUs", and to TCs bound to VPEs other than the VPE
702 * connected to the physical interrupt input for the interrupt
703 * in question. Otherwise we have a nasty problem with interrupt
704 * mask management. This is best handled in non-performance-critical
705 * platform IRQ affinity setting code, to minimize interrupt-time
706 * checks.
707 */
708
709 /* If no one is eligible, service locally */
710 if (target >= NR_CPUS) {
711 do_IRQ_no_affinity(irq);
712 return;
713 }
714
715 smtc_send_ipi(target, IRQ_AFFINITY_IPI, irq);
716}
717
718#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
719
Ralf Baechle41c594a2006-04-05 09:45:45 +0100720/*
721 * IPI model for SMTC is tricky, because interrupts aren't TC-specific.
722 * Within a VPE one TC can interrupt another by different approaches.
723 * The easiest to get right would probably be to make all TCs except
724 * the target IXMT and set a software interrupt, but an IXMT-based
725 * scheme requires that a handler must run before a new IPI could
726 * be sent, which would break the "broadcast" loops in MIPS MT.
727 * A more gonzo approach within a VPE is to halt the TC, extract
728 * its Restart, Status, and a couple of GPRs, and program the Restart
729 * address to emulate an interrupt.
730 *
731 * Within a VPE, one can be confident that the target TC isn't in
732 * a critical EXL state when halted, since the write to the Halt
733 * register could not have issued on the writing thread if the
734 * halting thread had EXL set. So k0 and k1 of the target TC
735 * can be used by the injection code. Across VPEs, one can't
736 * be certain that the target TC isn't in a critical exception
737 * state. So we try a two-step process of sending a software
738 * interrupt to the target VPE, which either handles the event
739 * itself (if it was the target) or injects the event within
740 * the VPE.
741 */
742
Ralf Baechle58687562007-02-05 00:33:21 +0000743static void smtc_ipi_qdump(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100744{
745 int i;
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700746 struct smtc_ipi *temp;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100747
748 for (i = 0; i < NR_CPUS ;i++) {
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700749 pr_info("IPIQ[%d]: head = 0x%x, tail = 0x%x, depth = %d\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +0100750 i, (unsigned)IPIQ[i].head, (unsigned)IPIQ[i].tail,
751 IPIQ[i].depth);
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700752 temp = IPIQ[i].head;
753
754 while (temp != IPIQ[i].tail) {
755 pr_debug("%d %d %d: ", temp->type, temp->dest,
756 (int)temp->arg);
757#ifdef SMTC_IPI_DEBUG
758 pr_debug("%u %lu\n", temp->sender, temp->stamp);
759#else
760 pr_debug("\n");
761#endif
762 temp = temp->flink;
763 }
Ralf Baechle41c594a2006-04-05 09:45:45 +0100764 }
765}
766
767/*
768 * The standard atomic.h primitives don't quite do what we want
769 * here: We need an atomic add-and-return-previous-value (which
770 * could be done with atomic_add_return and a decrement) and an
771 * atomic set/zero-and-return-previous-value (which can't really
772 * be done with the atomic.h primitives). And since this is
773 * MIPS MT, we can assume that we have LL/SC.
774 */
Ralf Baechleea580402007-10-11 23:46:09 +0100775static inline int atomic_postincrement(atomic_t *v)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100776{
777 unsigned long result;
778
779 unsigned long temp;
780
781 __asm__ __volatile__(
782 "1: ll %0, %2 \n"
783 " addu %1, %0, 1 \n"
784 " sc %1, %2 \n"
785 " beqz %1, 1b \n"
Ralf Baechled87d0c92007-10-11 23:45:58 +0100786 __WEAK_LLSC_MB
Ralf Baechleea580402007-10-11 23:46:09 +0100787 : "=&r" (result), "=&r" (temp), "=m" (v->counter)
788 : "m" (v->counter)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100789 : "memory");
790
791 return result;
792}
793
Ralf Baechle41c594a2006-04-05 09:45:45 +0100794void smtc_send_ipi(int cpu, int type, unsigned int action)
795{
796 int tcstatus;
797 struct smtc_ipi *pipi;
Ralf Baechleb7e42262008-10-01 21:52:41 +0100798 unsigned long flags;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100799 int mtflags;
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200800 unsigned long tcrestart;
801 extern void r4k_wait_irqoff(void), __pastwait(void);
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700802 int set_resched_flag = (type == LINUX_SMP_IPI &&
803 action == SMP_RESCHEDULE_YOURSELF);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100804
805 if (cpu == smp_processor_id()) {
806 printk("Cannot Send IPI to self!\n");
807 return;
808 }
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700809 if (set_resched_flag && IPIQ[cpu].resched_flag != 0)
810 return; /* There is a reschedule queued already */
811
Ralf Baechle41c594a2006-04-05 09:45:45 +0100812 /* Set up a descriptor, to be delivered either promptly or queued */
813 pipi = smtc_ipi_dq(&freeIPIq);
814 if (pipi == NULL) {
815 bust_spinlocks(1);
816 mips_mt_regdump(dvpe());
817 panic("IPI Msg. Buffers Depleted\n");
818 }
819 pipi->type = type;
820 pipi->arg = (void *)action;
821 pipi->dest = cpu;
822 if (cpu_data[cpu].vpe_id != cpu_data[smp_processor_id()].vpe_id) {
Joe Perches603e82e2008-02-03 16:54:53 +0200823 /* If not on same VPE, enqueue and send cross-VPE interrupt */
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700824 IPIQ[cpu].resched_flag |= set_resched_flag;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100825 smtc_ipi_nq(&IPIQ[cpu], pipi);
826 LOCK_CORE_PRA();
827 settc(cpu_data[cpu].tc_id);
828 write_vpe_c0_cause(read_vpe_c0_cause() | C_SW1);
829 UNLOCK_CORE_PRA();
830 } else {
831 /*
832 * Not sufficient to do a LOCK_MT_PRA (dmt) here,
833 * since ASID shootdown on the other VPE may
834 * collide with this operation.
835 */
836 LOCK_CORE_PRA();
837 settc(cpu_data[cpu].tc_id);
838 /* Halt the targeted TC */
839 write_tc_c0_tchalt(TCHALT_H);
840 mips_ihb();
841
842 /*
843 * Inspect TCStatus - if IXMT is set, we have to queue
844 * a message. Otherwise, we set up the "interrupt"
845 * of the other TC
846 */
847 tcstatus = read_tc_c0_tcstatus();
848
849 if ((tcstatus & TCSTATUS_IXMT) != 0) {
850 /*
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200851 * If we're in the the irq-off version of the wait
852 * loop, we need to force exit from the wait and
853 * do a direct post of the IPI.
854 */
855 if (cpu_wait == r4k_wait_irqoff) {
856 tcrestart = read_tc_c0_tcrestart();
857 if (tcrestart >= (unsigned long)r4k_wait_irqoff
858 && tcrestart < (unsigned long)__pastwait) {
859 write_tc_c0_tcrestart(__pastwait);
860 tcstatus &= ~TCSTATUS_IXMT;
861 write_tc_c0_tcstatus(tcstatus);
862 goto postdirect;
863 }
864 }
865 /*
866 * Otherwise we queue the message for the target TC
867 * to pick up when he does a local_irq_restore()
Ralf Baechle41c594a2006-04-05 09:45:45 +0100868 */
869 write_tc_c0_tchalt(0);
870 UNLOCK_CORE_PRA();
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -0700871 IPIQ[cpu].resched_flag |= set_resched_flag;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100872 smtc_ipi_nq(&IPIQ[cpu], pipi);
873 } else {
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200874postdirect:
Ralf Baechle41c594a2006-04-05 09:45:45 +0100875 post_direct_ipi(cpu, pipi);
876 write_tc_c0_tchalt(0);
877 UNLOCK_CORE_PRA();
878 }
879 }
880}
881
882/*
883 * Send IPI message to Halted TC, TargTC/TargVPE already having been set
884 */
Ralf Baechle58687562007-02-05 00:33:21 +0000885static void post_direct_ipi(int cpu, struct smtc_ipi *pipi)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100886{
887 struct pt_regs *kstack;
888 unsigned long tcstatus;
889 unsigned long tcrestart;
890 extern u32 kernelsp[NR_CPUS];
891 extern void __smtc_ipi_vector(void);
Ralf Baechleea580402007-10-11 23:46:09 +0100892//printk("%s: on %d for %d\n", __func__, smp_processor_id(), cpu);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100893
894 /* Extract Status, EPC from halted TC */
895 tcstatus = read_tc_c0_tcstatus();
896 tcrestart = read_tc_c0_tcrestart();
897 /* If TCRestart indicates a WAIT instruction, advance the PC */
898 if ((tcrestart & 0x80000000)
899 && ((*(unsigned int *)tcrestart & 0xfe00003f) == 0x42000020)) {
900 tcrestart += 4;
901 }
902 /*
903 * Save on TC's future kernel stack
904 *
905 * CU bit of Status is indicator that TC was
906 * already running on a kernel stack...
907 */
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100908 if (tcstatus & ST0_CU0) {
Ralf Baechle41c594a2006-04-05 09:45:45 +0100909 /* Note that this "- 1" is pointer arithmetic */
910 kstack = ((struct pt_regs *)read_tc_gpr_sp()) - 1;
911 } else {
912 kstack = ((struct pt_regs *)kernelsp[cpu]) - 1;
913 }
914
915 kstack->cp0_epc = (long)tcrestart;
916 /* Save TCStatus */
917 kstack->cp0_tcstatus = tcstatus;
918 /* Pass token of operation to be performed kernel stack pad area */
919 kstack->pad0[4] = (unsigned long)pipi;
920 /* Pass address of function to be called likewise */
921 kstack->pad0[5] = (unsigned long)&ipi_decode;
922 /* Set interrupt exempt and kernel mode */
923 tcstatus |= TCSTATUS_IXMT;
924 tcstatus &= ~TCSTATUS_TKSU;
925 write_tc_c0_tcstatus(tcstatus);
926 ehb();
927 /* Set TC Restart address to be SMTC IPI vector */
928 write_tc_c0_tcrestart(__smtc_ipi_vector);
929}
930
Ralf Baechle937a8012006-10-07 19:44:33 +0100931static void ipi_resched_interrupt(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100932{
933 /* Return from interrupt should be enough to cause scheduler check */
934}
935
Ralf Baechle937a8012006-10-07 19:44:33 +0100936static void ipi_call_interrupt(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100937{
938 /* Invoke generic function invocation code in smp.c */
939 smp_call_function_interrupt();
940}
941
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200942DECLARE_PER_CPU(struct clock_event_device, mips_clockevent_device);
Ralf Baechleea580402007-10-11 23:46:09 +0100943
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800944static void __irq_entry smtc_clock_tick_interrupt(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100945{
Ralf Baechleea580402007-10-11 23:46:09 +0100946 unsigned int cpu = smp_processor_id();
947 struct clock_event_device *cd;
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800948 int irq = MIPS_CPU_IRQ_BASE + 1;
949
950 irq_enter();
951 kstat_incr_irqs_this_cpu(irq, irq_to_desc(irq));
952 cd = &per_cpu(mips_clockevent_device, cpu);
953 cd->event_handler(cd);
954 irq_exit();
955}
956
957void ipi_decode(struct smtc_ipi *pipi)
958{
Ralf Baechle41c594a2006-04-05 09:45:45 +0100959 void *arg_copy = pipi->arg;
960 int type_copy = pipi->type;
Mike Travisd2287f52009-01-14 15:43:54 -0800961
Ralf Baechle41c594a2006-04-05 09:45:45 +0100962 smtc_ipi_nq(&freeIPIq, pipi);
Ralf Baechledbc1d912009-06-17 11:06:24 +0100963
Ralf Baechle41c594a2006-04-05 09:45:45 +0100964 switch (type_copy) {
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100965 case SMTC_CLOCK_TICK:
Wu Zhangjin8f99a162009-11-20 20:34:33 +0800966 smtc_clock_tick_interrupt();
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100967 break;
Ralf Baechleea580402007-10-11 23:46:09 +0100968
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100969 case LINUX_SMP_IPI:
970 switch ((int)arg_copy) {
971 case SMP_RESCHEDULE_YOURSELF:
Ralf Baechle937a8012006-10-07 19:44:33 +0100972 ipi_resched_interrupt();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100973 break;
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100974 case SMP_CALL_FUNCTION:
Ralf Baechle937a8012006-10-07 19:44:33 +0100975 ipi_call_interrupt();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100976 break;
977 default:
Kulikov Vasiliyfa90c872010-07-14 22:01:42 +0400978 printk("Impossible SMTC IPI Argument %p\n", arg_copy);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100979 break;
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100980 }
981 break;
Kevin D. Kissellf571eff2007-08-03 19:38:03 +0200982#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
983 case IRQ_AFFINITY_IPI:
984 /*
985 * Accept a "forwarded" interrupt that was initially
986 * taken by a TC who doesn't have affinity for the IRQ.
987 */
988 do_IRQ_no_affinity((int)arg_copy);
989 break;
990#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
Ralf Baechle4bf42d42006-07-08 11:32:58 +0100991 default:
992 printk("Impossible SMTC IPI Type 0x%x\n", type_copy);
993 break;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100994 }
995}
996
Kevin D. Kissell8531a352008-09-09 21:48:52 +0200997/*
998 * Similar to smtc_ipi_replay(), but invoked from context restore,
999 * so it reuses the current exception frame rather than set up a
1000 * new one with self_ipi.
1001 */
1002
Ralf Baechle937a8012006-10-07 19:44:33 +01001003void deferred_smtc_ipi(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001004{
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001005 int cpu = smp_processor_id();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001006
1007 /*
1008 * Test is not atomic, but much faster than a dequeue,
1009 * and the vast majority of invocations will have a null queue.
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001010 * If irq_disabled when this was called, then any IPIs queued
1011 * after we test last will be taken on the next irq_enable/restore.
1012 * If interrupts were enabled, then any IPIs added after the
1013 * last test will be taken directly.
Ralf Baechle41c594a2006-04-05 09:45:45 +01001014 */
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001015
1016 while (IPIQ[cpu].head != NULL) {
1017 struct smtc_ipi_q *q = &IPIQ[cpu];
1018 struct smtc_ipi *pipi;
1019 unsigned long flags;
1020
1021 /*
1022 * It may be possible we'll come in with interrupts
1023 * already enabled.
1024 */
1025 local_irq_save(flags);
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001026 spin_lock(&q->lock);
1027 pipi = __smtc_ipi_dq(q);
1028 spin_unlock(&q->lock);
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -07001029 if (pipi != NULL) {
1030 if (pipi->type == LINUX_SMP_IPI &&
1031 (int)pipi->arg == SMP_RESCHEDULE_YOURSELF)
1032 IPIQ[cpu].resched_flag = 0;
Ralf Baechle937a8012006-10-07 19:44:33 +01001033 ipi_decode(pipi);
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -07001034 }
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001035 /*
1036 * The use of the __raw_local restore isn't
1037 * as obviously necessary here as in smtc_ipi_replay(),
1038 * but it's more efficient, given that we're already
1039 * running down the IPI queue.
1040 */
1041 __raw_local_irq_restore(flags);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001042 }
1043}
1044
1045/*
Ralf Baechle41c594a2006-04-05 09:45:45 +01001046 * Cross-VPE interrupts in the SMTC prototype use "software interrupts"
1047 * set via cross-VPE MTTR manipulation of the Cause register. It would be
1048 * in some regards preferable to have external logic for "doorbell" hardware
1049 * interrupts.
1050 */
1051
Atsushi Nemoto97dcb822007-01-08 02:14:29 +09001052static int cpu_ipi_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_IRQ;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001053
Ralf Baechle937a8012006-10-07 19:44:33 +01001054static irqreturn_t ipi_interrupt(int irq, void *dev_idm)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001055{
1056 int my_vpe = cpu_data[smp_processor_id()].vpe_id;
1057 int my_tc = cpu_data[smp_processor_id()].tc_id;
1058 int cpu;
1059 struct smtc_ipi *pipi;
1060 unsigned long tcstatus;
1061 int sent;
Ralf Baechleb7e42262008-10-01 21:52:41 +01001062 unsigned long flags;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001063 unsigned int mtflags;
1064 unsigned int vpflags;
1065
1066 /*
1067 * So long as cross-VPE interrupts are done via
1068 * MFTR/MTTR read-modify-writes of Cause, we need
1069 * to stop other VPEs whenever the local VPE does
1070 * anything similar.
1071 */
1072 local_irq_save(flags);
1073 vpflags = dvpe();
1074 clear_c0_cause(0x100 << MIPS_CPU_IPI_IRQ);
1075 set_c0_status(0x100 << MIPS_CPU_IPI_IRQ);
1076 irq_enable_hazard();
1077 evpe(vpflags);
1078 local_irq_restore(flags);
1079
1080 /*
1081 * Cross-VPE Interrupt handler: Try to directly deliver IPIs
1082 * queued for TCs on this VPE other than the current one.
1083 * Return-from-interrupt should cause us to drain the queue
1084 * for the current TC, so we ought not to have to do it explicitly here.
1085 */
1086
1087 for_each_online_cpu(cpu) {
1088 if (cpu_data[cpu].vpe_id != my_vpe)
1089 continue;
1090
1091 pipi = smtc_ipi_dq(&IPIQ[cpu]);
1092 if (pipi != NULL) {
1093 if (cpu_data[cpu].tc_id != my_tc) {
1094 sent = 0;
1095 LOCK_MT_PRA();
1096 settc(cpu_data[cpu].tc_id);
1097 write_tc_c0_tchalt(TCHALT_H);
1098 mips_ihb();
1099 tcstatus = read_tc_c0_tcstatus();
1100 if ((tcstatus & TCSTATUS_IXMT) == 0) {
1101 post_direct_ipi(cpu, pipi);
1102 sent = 1;
1103 }
1104 write_tc_c0_tchalt(0);
1105 UNLOCK_MT_PRA();
1106 if (!sent) {
1107 smtc_ipi_req(&IPIQ[cpu], pipi);
1108 }
1109 } else {
1110 /*
1111 * ipi_decode() should be called
1112 * with interrupts off
1113 */
1114 local_irq_save(flags);
Jaidev Patwardhan2e41f912009-07-10 02:06:00 -07001115 if (pipi->type == LINUX_SMP_IPI &&
1116 (int)pipi->arg == SMP_RESCHEDULE_YOURSELF)
1117 IPIQ[cpu].resched_flag = 0;
Ralf Baechle937a8012006-10-07 19:44:33 +01001118 ipi_decode(pipi);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001119 local_irq_restore(flags);
1120 }
1121 }
1122 }
1123
1124 return IRQ_HANDLED;
1125}
1126
Ralf Baechle937a8012006-10-07 19:44:33 +01001127static void ipi_irq_dispatch(void)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001128{
Ralf Baechle937a8012006-10-07 19:44:33 +01001129 do_IRQ(cpu_ipi_irq);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001130}
1131
Ralf Baechle033890b2007-07-27 18:33:30 +01001132static struct irqaction irq_ipi = {
1133 .handler = ipi_interrupt,
Julia Lawallb26515832009-09-21 17:08:55 +02001134 .flags = IRQF_DISABLED | IRQF_PERCPU,
1135 .name = "SMTC_IPI"
Ralf Baechle033890b2007-07-27 18:33:30 +01001136};
Ralf Baechle41c594a2006-04-05 09:45:45 +01001137
Ralf Baechle20bb25d2007-03-27 15:19:58 +01001138static void setup_cross_vpe_interrupts(unsigned int nvpe)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001139{
Ralf Baechle20bb25d2007-03-27 15:19:58 +01001140 if (nvpe < 1)
1141 return;
1142
Ralf Baechle41c594a2006-04-05 09:45:45 +01001143 if (!cpu_has_vint)
Joe Perches603e82e2008-02-03 16:54:53 +02001144 panic("SMTC Kernel requires Vectored Interrupt support");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001145
1146 set_vi_handler(MIPS_CPU_IPI_IRQ, ipi_irq_dispatch);
1147
Ralf Baechle41c594a2006-04-05 09:45:45 +01001148 setup_irq_smtc(cpu_ipi_irq, &irq_ipi, (0x100 << MIPS_CPU_IPI_IRQ));
1149
Atsushi Nemoto14178362006-11-14 01:13:18 +09001150 set_irq_handler(cpu_ipi_irq, handle_percpu_irq);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001151}
1152
1153/*
1154 * SMTC-specific hacks invoked from elsewhere in the kernel.
1155 */
1156
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001157 /*
1158 * smtc_ipi_replay is called from raw_local_irq_restore
1159 */
1160
1161void smtc_ipi_replay(void)
Ralf Baechleac8be952007-01-20 00:18:01 +00001162{
Ralf Baechle8a1e97e2007-03-29 23:42:42 +01001163 unsigned int cpu = smp_processor_id();
1164
Ralf Baechleac8be952007-01-20 00:18:01 +00001165 /*
1166 * To the extent that we've ever turned interrupts off,
1167 * we may have accumulated deferred IPIs. This is subtle.
Ralf Baechleac8be952007-01-20 00:18:01 +00001168 * we should be OK: If we pick up something and dispatch
1169 * it here, that's great. If we see nothing, but concurrent
1170 * with this operation, another TC sends us an IPI, IXMT
1171 * is clear, and we'll handle it as a real pseudo-interrupt
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001172 * and not a pseudo-pseudo interrupt. The important thing
1173 * is to do the last check for queued message *after* the
1174 * re-enabling of interrupts.
Ralf Baechleac8be952007-01-20 00:18:01 +00001175 */
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001176 while (IPIQ[cpu].head != NULL) {
1177 struct smtc_ipi_q *q = &IPIQ[cpu];
1178 struct smtc_ipi *pipi;
1179 unsigned long flags;
Ralf Baechleac8be952007-01-20 00:18:01 +00001180
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001181 /*
1182 * It's just possible we'll come in with interrupts
1183 * already enabled.
1184 */
1185 local_irq_save(flags);
Ralf Baechle8a1e97e2007-03-29 23:42:42 +01001186
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001187 spin_lock(&q->lock);
1188 pipi = __smtc_ipi_dq(q);
1189 spin_unlock(&q->lock);
1190 /*
1191 ** But use a raw restore here to avoid recursion.
1192 */
1193 __raw_local_irq_restore(flags);
1194
1195 if (pipi) {
Ralf Baechleac8be952007-01-20 00:18:01 +00001196 self_ipi(pipi);
Ralf Baechle8a1e97e2007-03-29 23:42:42 +01001197 smtc_cpu_stats[cpu].selfipis++;
Ralf Baechleac8be952007-01-20 00:18:01 +00001198 }
1199 }
1200}
1201
Ralf Baechleec43c012007-01-24 19:23:21 +00001202EXPORT_SYMBOL(smtc_ipi_replay);
1203
Ralf Baechle41c594a2006-04-05 09:45:45 +01001204void smtc_idle_loop_hook(void)
1205{
Ralf Baechlec68644d2007-02-26 20:46:34 +00001206#ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
Ralf Baechle41c594a2006-04-05 09:45:45 +01001207 int im;
1208 int flags;
1209 int mtflags;
1210 int bit;
1211 int vpe;
1212 int tc;
1213 int hook_ntcs;
1214 /*
1215 * printk within DMT-protected regions can deadlock,
1216 * so buffer diagnostic messages for later output.
1217 */
1218 char *pdb_msg;
1219 char id_ho_db_msg[768]; /* worst-case use should be less than 700 */
1220
1221 if (atomic_read(&idle_hook_initialized) == 0) { /* fast test */
1222 if (atomic_add_return(1, &idle_hook_initialized) == 1) {
1223 int mvpconf0;
1224 /* Tedious stuff to just do once */
1225 mvpconf0 = read_c0_mvpconf0();
1226 hook_ntcs = ((mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT) + 1;
1227 if (hook_ntcs > NR_CPUS)
1228 hook_ntcs = NR_CPUS;
1229 for (tc = 0; tc < hook_ntcs; tc++) {
1230 tcnoprog[tc] = 0;
1231 clock_hang_reported[tc] = 0;
1232 }
1233 for (vpe = 0; vpe < 2; vpe++)
1234 for (im = 0; im < 8; im++)
1235 imstuckcount[vpe][im] = 0;
1236 printk("Idle loop test hook initialized for %d TCs\n", hook_ntcs);
1237 atomic_set(&idle_hook_initialized, 1000);
1238 } else {
1239 /* Someone else is initializing in parallel - let 'em finish */
1240 while (atomic_read(&idle_hook_initialized) < 1000)
1241 ;
1242 }
1243 }
1244
1245 /* Have we stupidly left IXMT set somewhere? */
1246 if (read_c0_tcstatus() & 0x400) {
1247 write_c0_tcstatus(read_c0_tcstatus() & ~0x400);
1248 ehb();
1249 printk("Dangling IXMT in cpu_idle()\n");
1250 }
1251
1252 /* Have we stupidly left an IM bit turned off? */
1253#define IM_LIMIT 2000
1254 local_irq_save(flags);
1255 mtflags = dmt();
1256 pdb_msg = &id_ho_db_msg[0];
1257 im = read_c0_status();
Ralf Baechle8f8771a2007-07-10 17:32:56 +01001258 vpe = current_cpu_data.vpe_id;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001259 for (bit = 0; bit < 8; bit++) {
1260 /*
1261 * In current prototype, I/O interrupts
1262 * are masked for VPE > 0
1263 */
1264 if (vpemask[vpe][bit]) {
1265 if (!(im & (0x100 << bit)))
1266 imstuckcount[vpe][bit]++;
1267 else
1268 imstuckcount[vpe][bit] = 0;
1269 if (imstuckcount[vpe][bit] > IM_LIMIT) {
1270 set_c0_status(0x100 << bit);
1271 ehb();
1272 imstuckcount[vpe][bit] = 0;
1273 pdb_msg += sprintf(pdb_msg,
1274 "Dangling IM %d fixed for VPE %d\n", bit,
1275 vpe);
1276 }
1277 }
1278 }
1279
Ralf Baechle41c594a2006-04-05 09:45:45 +01001280 emt(mtflags);
1281 local_irq_restore(flags);
1282 if (pdb_msg != &id_ho_db_msg[0])
1283 printk("CPU%d: %s", smp_processor_id(), id_ho_db_msg);
Ralf Baechlec68644d2007-02-26 20:46:34 +00001284#endif /* CONFIG_SMTC_IDLE_HOOK_DEBUG */
Ralf Baechle41c594a2006-04-05 09:45:45 +01001285
Kevin D. Kissell8531a352008-09-09 21:48:52 +02001286 smtc_ipi_replay();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001287}
1288
1289void smtc_soft_dump(void)
1290{
1291 int i;
1292
1293 printk("Counter Interrupts taken per CPU (TC)\n");
1294 for (i=0; i < NR_CPUS; i++) {
1295 printk("%d: %ld\n", i, smtc_cpu_stats[i].timerints);
1296 }
1297 printk("Self-IPI invocations:\n");
1298 for (i=0; i < NR_CPUS; i++) {
1299 printk("%d: %ld\n", i, smtc_cpu_stats[i].selfipis);
1300 }
1301 smtc_ipi_qdump();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001302 printk("%d Recoveries of \"stolen\" FPU\n",
1303 atomic_read(&smtc_fpu_recoveries));
1304}
1305
1306
1307/*
1308 * TLB management routines special to SMTC
1309 */
1310
1311void smtc_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
1312{
1313 unsigned long flags, mtflags, tcstat, prevhalt, asid;
1314 int tlb, i;
1315
1316 /*
1317 * It would be nice to be able to use a spinlock here,
1318 * but this is invoked from within TLB flush routines
1319 * that protect themselves with DVPE, so if a lock is
Ralf Baechlee0daad42007-02-05 00:10:11 +00001320 * held by another TC, it'll never be freed.
Ralf Baechle41c594a2006-04-05 09:45:45 +01001321 *
1322 * DVPE/DMT must not be done with interrupts enabled,
1323 * so even so most callers will already have disabled
1324 * them, let's be really careful...
1325 */
1326
1327 local_irq_save(flags);
1328 if (smtc_status & SMTC_TLB_SHARED) {
1329 mtflags = dvpe();
1330 tlb = 0;
1331 } else {
1332 mtflags = dmt();
1333 tlb = cpu_data[cpu].vpe_id;
1334 }
1335 asid = asid_cache(cpu);
1336
1337 do {
1338 if (!((asid += ASID_INC) & ASID_MASK) ) {
1339 if (cpu_has_vtag_icache)
1340 flush_icache_all();
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001341 /* Traverse all online CPUs (hack requires contiguous range) */
Ralf Baechleb5eb5512007-10-03 19:16:57 +01001342 for_each_online_cpu(i) {
Ralf Baechle41c594a2006-04-05 09:45:45 +01001343 /*
1344 * We don't need to worry about our own CPU, nor those of
1345 * CPUs who don't share our TLB.
1346 */
1347 if ((i != smp_processor_id()) &&
1348 ((smtc_status & SMTC_TLB_SHARED) ||
1349 (cpu_data[i].vpe_id == cpu_data[cpu].vpe_id))) {
1350 settc(cpu_data[i].tc_id);
1351 prevhalt = read_tc_c0_tchalt() & TCHALT_H;
1352 if (!prevhalt) {
1353 write_tc_c0_tchalt(TCHALT_H);
1354 mips_ihb();
1355 }
1356 tcstat = read_tc_c0_tcstatus();
1357 smtc_live_asid[tlb][(tcstat & ASID_MASK)] |= (asiduse)(0x1 << i);
1358 if (!prevhalt)
1359 write_tc_c0_tchalt(0);
1360 }
1361 }
1362 if (!asid) /* fix version if needed */
1363 asid = ASID_FIRST_VERSION;
1364 local_flush_tlb_all(); /* start new asid cycle */
1365 }
1366 } while (smtc_live_asid[tlb][(asid & ASID_MASK)]);
1367
1368 /*
1369 * SMTC shares the TLB within VPEs and possibly across all VPEs.
1370 */
Ralf Baechleb5eb5512007-10-03 19:16:57 +01001371 for_each_online_cpu(i) {
Ralf Baechle41c594a2006-04-05 09:45:45 +01001372 if ((smtc_status & SMTC_TLB_SHARED) ||
1373 (cpu_data[i].vpe_id == cpu_data[cpu].vpe_id))
1374 cpu_context(i, mm) = asid_cache(i) = asid;
1375 }
1376
1377 if (smtc_status & SMTC_TLB_SHARED)
1378 evpe(mtflags);
1379 else
1380 emt(mtflags);
1381 local_irq_restore(flags);
1382}
1383
1384/*
1385 * Invoked from macros defined in mmu_context.h
1386 * which must already have disabled interrupts
1387 * and done a DVPE or DMT as appropriate.
1388 */
1389
1390void smtc_flush_tlb_asid(unsigned long asid)
1391{
1392 int entry;
1393 unsigned long ehi;
1394
1395 entry = read_c0_wired();
1396
1397 /* Traverse all non-wired entries */
1398 while (entry < current_cpu_data.tlbsize) {
1399 write_c0_index(entry);
1400 ehb();
1401 tlb_read();
1402 ehb();
1403 ehi = read_c0_entryhi();
Ralf Baechle4bf42d42006-07-08 11:32:58 +01001404 if ((ehi & ASID_MASK) == asid) {
Ralf Baechle41c594a2006-04-05 09:45:45 +01001405 /*
1406 * Invalidate only entries with specified ASID,
1407 * makiing sure all entries differ.
1408 */
1409 write_c0_entryhi(CKSEG0 + (entry << (PAGE_SHIFT + 1)));
1410 write_c0_entrylo0(0);
1411 write_c0_entrylo1(0);
1412 mtc0_tlbw_hazard();
1413 tlb_write_indexed();
1414 }
1415 entry++;
1416 }
1417 write_c0_index(PARKED_INDEX);
1418 tlbw_use_hazard();
1419}
1420
1421/*
1422 * Support for single-threading cache flush operations.
1423 */
1424
Ralf Baechle58687562007-02-05 00:33:21 +00001425static int halt_state_save[NR_CPUS];
Ralf Baechle41c594a2006-04-05 09:45:45 +01001426
1427/*
1428 * To really, really be sure that nothing is being done
1429 * by other TCs, halt them all. This code assumes that
1430 * a DVPE has already been done, so while their Halted
1431 * state is theoretically architecturally unstable, in
1432 * practice, it's not going to change while we're looking
1433 * at it.
1434 */
1435
1436void smtc_cflush_lockdown(void)
1437{
1438 int cpu;
1439
1440 for_each_online_cpu(cpu) {
1441 if (cpu != smp_processor_id()) {
1442 settc(cpu_data[cpu].tc_id);
1443 halt_state_save[cpu] = read_tc_c0_tchalt();
1444 write_tc_c0_tchalt(TCHALT_H);
1445 }
1446 }
1447 mips_ihb();
1448}
1449
1450/* It would be cheating to change the cpu_online states during a flush! */
1451
1452void smtc_cflush_release(void)
1453{
1454 int cpu;
1455
1456 /*
1457 * Start with a hazard barrier to ensure
1458 * that all CACHE ops have played through.
1459 */
1460 mips_ihb();
1461
1462 for_each_online_cpu(cpu) {
1463 if (cpu != smp_processor_id()) {
1464 settc(cpu_data[cpu].tc_id);
1465 write_tc_c0_tchalt(halt_state_save[cpu]);
1466 }
1467 }
1468 mips_ihb();
1469}