blob: fc197cee77a0eee1a0deb12b8148c1a06cdf12d9 [file] [log] [blame]
Krzysztof Kozlowski84b21702017-12-25 20:54:32 +01001// SPDX-License-Identifier: GPL-2.0
2//
3// Copyright (c) 2003-2004 Simtec Electronics
4// Ben Dooks <ben@simtec.co.uk>
5//
Alexander A. Klimov3ecdf2a2020-07-19 11:39:39 +02006// https://www.handhelds.org/projects/rx3715.html
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
8#include <linux/kernel.h>
9#include <linux/types.h>
10#include <linux/interrupt.h>
11#include <linux/list.h>
Russell King8d717a52010-05-22 19:47:18 +010012#include <linux/memblock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/timer.h>
14#include <linux/init.h>
15#include <linux/tty.h>
16#include <linux/console.h>
Kay Sieversedbaa602011-12-21 16:26:03 -080017#include <linux/device.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/serial_core.h>
Tushar Behera334a1c72014-02-14 10:32:45 +090020#include <linux/serial_s3c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Ben Dooks272eb572006-04-02 16:16:15 +010023#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020024#include <linux/mtd/rawnand.h>
Ben Dooks272eb572006-04-02 16:16:15 +010025#include <linux/mtd/nand_ecc.h>
26#include <linux/mtd/partitions.h>
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/mach/irq.h>
Kukjin Kim232910d2013-01-02 10:18:58 -080030#include <asm/mach/map.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Kukjin Kim232910d2013-01-02 10:18:58 -080032#include <linux/platform_data/mtd-nand-s3c2410.h>
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/irq.h>
35#include <asm/mach-types.h>
36
Kukjin Kim232910d2013-01-02 10:18:58 -080037#include <mach/fb.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010038#include <mach/regs-gpio.h>
39#include <mach/regs-lcd.h>
Linus Walleijb0161ca2014-01-14 14:24:24 +010040#include <mach/gpio-samsung.h>
Arnd Bergmann673085f2020-08-06 20:20:45 +020041#include <plat/gpio-cfg.h>
Ben Dookse838ffc2005-11-01 19:44:28 +000042
Ben Dooksa2b7ba92008-10-07 22:26:09 +010043#include <plat/cpu.h>
Kukjin Kim232910d2013-01-02 10:18:58 -080044#include <plat/devs.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010045#include <plat/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Kukjin Kimb27b0722012-01-03 14:02:03 +010047#include "common.h"
Kukjin Kim232910d2013-01-02 10:18:58 -080048#include "h1940.h"
Kukjin Kimb27b0722012-01-03 14:02:03 +010049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static struct map_desc rx3715_iodesc[] __initdata = {
51 /* dump ISA space somewhere unused */
52
Ben Dooksff6ffa82005-11-09 14:05:31 +000053 {
54 .virtual = (u32)S3C24XX_VA_ISA_WORD,
55 .pfn = __phys_to_pfn(S3C2410_CS3),
56 .length = SZ_1M,
57 .type = MT_DEVICE,
58 }, {
59 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
60 .pfn = __phys_to_pfn(S3C2410_CS3),
61 .length = SZ_1M,
62 .type = MT_DEVICE,
63 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070064};
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static struct s3c2410_uartcfg rx3715_uartcfgs[] = {
67 [0] = {
68 .hwport = 0,
69 .flags = 0,
70 .ucon = 0x3c5,
71 .ulcon = 0x03,
72 .ufcon = 0x51,
Thomas Abrahamafba7f92011-10-24 11:47:51 +020073 .clk_sel = S3C2410_UCON_CLKSEL3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 },
75 [1] = {
76 .hwport = 1,
77 .flags = 0,
78 .ucon = 0x3c5,
79 .ulcon = 0x03,
80 .ufcon = 0x00,
Thomas Abrahamafba7f92011-10-24 11:47:51 +020081 .clk_sel = S3C2410_UCON_CLKSEL3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 },
83 /* IR port */
84 [2] = {
85 .hwport = 2,
86 .uart_flags = UPF_CONS_FLOW,
87 .ucon = 0x3c5,
88 .ulcon = 0x43,
89 .ufcon = 0x51,
Thomas Abrahamafba7f92011-10-24 11:47:51 +020090 .clk_sel = S3C2410_UCON_CLKSEL3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 }
92};
93
Ben Dookse838ffc2005-11-01 19:44:28 +000094/* framebuffer lcd controller information */
95
Krzysztof Helt09fe75f2007-10-16 01:28:56 -070096static struct s3c2410fb_display rx3715_lcdcfg __initdata = {
Krzysztof Heltf28ef572007-10-16 01:28:58 -070097 .lcdcon5 = S3C2410_LCDCON5_INVVLINE |
98 S3C2410_LCDCON5_FRM565 |
99 S3C2410_LCDCON5_HWSWP,
Ben Dookse838ffc2005-11-01 19:44:28 +0000100
Krzysztof Helt1f411532007-10-16 01:28:57 -0700101 .type = S3C2410_LCDCON1_TFT,
102 .width = 240,
103 .height = 320,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700104
Krzysztof Helt69816692007-10-16 01:29:06 -0700105 .pixclock = 260000,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700106 .xres = 240,
107 .yres = 320,
108 .bpp = 16,
109 .left_margin = 36,
110 .right_margin = 36,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700111 .hsync_len = 8,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700112 .upper_margin = 6,
113 .lower_margin = 7,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700114 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700115};
116
117static struct s3c2410fb_mach_info rx3715_fb_info __initdata = {
118
119 .displays = &rx3715_lcdcfg,
120 .num_displays = 1,
121 .default_display = 0,
122
Ben Dookse838ffc2005-11-01 19:44:28 +0000123 .lpcsel = 0xf82,
124
125 .gpccon = 0xaa955699,
126 .gpccon_mask = 0xffc003cc,
127 .gpcup = 0x0000ffff,
128 .gpcup_mask = 0xffffffff,
129
130 .gpdcon = 0xaa95aaa1,
131 .gpdcon_mask = 0xffc0fff0,
132 .gpdup = 0x0000faff,
133 .gpdup_mask = 0xffffffff,
Ben Dookse838ffc2005-11-01 19:44:28 +0000134};
135
Ben Dooks2a3a1802009-09-28 13:59:49 +0300136static struct mtd_partition __initdata rx3715_nand_part[] = {
Ben Dooks272eb572006-04-02 16:16:15 +0100137 [0] = {
138 .name = "Whole Flash",
139 .offset = 0,
140 .size = MTDPART_SIZ_FULL,
141 .mask_flags = MTD_WRITEABLE,
142 }
143};
144
Ben Dooks2a3a1802009-09-28 13:59:49 +0300145static struct s3c2410_nand_set __initdata rx3715_nand_sets[] = {
Ben Dooks272eb572006-04-02 16:16:15 +0100146 [0] = {
147 .name = "Internal",
148 .nr_chips = 1,
149 .nr_partitions = ARRAY_SIZE(rx3715_nand_part),
150 .partitions = rx3715_nand_part,
151 },
152};
153
Ben Dooks2a3a1802009-09-28 13:59:49 +0300154static struct s3c2410_platform_nand __initdata rx3715_nand_info = {
Ben Dooks272eb572006-04-02 16:16:15 +0100155 .tacls = 25,
156 .twrph0 = 50,
157 .twrph1 = 15,
158 .nr_sets = ARRAY_SIZE(rx3715_nand_sets),
159 .sets = rx3715_nand_sets,
Sergio Pradoe9f66ae2016-10-20 19:42:44 -0200160 .ecc_mode = NAND_ECC_SOFT,
Ben Dooks272eb572006-04-02 16:16:15 +0100161};
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static struct platform_device *rx3715_devices[] __initdata = {
Ben Dooksb8132482009-11-23 00:13:39 +0000164 &s3c_device_ohci,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 &s3c_device_lcd,
166 &s3c_device_wdt,
Ben Dooks3e1b7762008-10-31 16:14:40 +0000167 &s3c_device_i2c0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 &s3c_device_iis,
Ben Dooks272eb572006-04-02 16:16:15 +0100169 &s3c_device_nand,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170};
171
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100172static void __init rx3715_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
174 s3c24xx_init_io(rx3715_iodesc, ARRAY_SIZE(rx3715_iodesc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 s3c24xx_init_uarts(rx3715_uartcfgs, ARRAY_SIZE(rx3715_uartcfgs));
Romain Naour7f78b6e2013-01-09 18:47:04 -0800176 samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177}
178
Heiko Stuebnera28d6182014-05-09 05:49:19 +0900179static void __init rx3715_init_time(void)
180{
181 s3c2440_init_clocks(16934000);
182 samsung_timer_init();
183}
184
Russell King98c672c2010-05-22 18:18:57 +0100185/* H1940 and RX3715 need to reserve this for suspend */
186static void __init rx3715_reserve(void)
187{
Russell King8d717a52010-05-22 19:47:18 +0100188 memblock_reserve(0x30003000, 0x1000);
189 memblock_reserve(0x30081000, 0x1000);
Russell King98c672c2010-05-22 18:18:57 +0100190}
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192static void __init rx3715_init_machine(void)
193{
Krzysztof Heltb1dfe1f2007-03-19 15:10:20 +0100194#ifdef CONFIG_PM_H1940
Ben Dooksbbf6f282006-12-07 20:47:58 +0100195 memcpy(phys_to_virt(H1940_SUSPEND_RESUMEAT), h1940_pm_return, 1024);
Krzysztof Heltb1dfe1f2007-03-19 15:10:20 +0100196#endif
Ben Dooks4e59c252008-12-12 00:24:18 +0000197 s3c_pm_init();
Ben Dooksbbf6f282006-12-07 20:47:58 +0100198
Ben Dooks2a3a1802009-09-28 13:59:49 +0300199 s3c_nand_set_platdata(&rx3715_nand_info);
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700200 s3c24xx_fb_set_platdata(&rx3715_fb_info);
Arnd Bergmann673085f2020-08-06 20:20:45 +0200201 /* Configure the I2S pins (GPE0...GPE4) in correct mode */
202 s3c_gpio_cfgall_range(S3C2410_GPE(0), 5, S3C_GPIO_SFN(2),
203 S3C_GPIO_PULL_NONE);
Ben Dooks57e51712007-04-20 11:19:16 +0100204 platform_add_devices(rx3715_devices, ARRAY_SIZE(rx3715_devices));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}
Ben Dookse838ffc2005-11-01 19:44:28 +0000206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207MACHINE_START(RX3715, "IPAQ-RX3715")
Ben Dooksafdd2252010-05-07 09:24:05 +0900208 /* Maintainer: Ben Dooks <ben-linux@fluff.org> */
Nicolas Pitre69d50712011-07-05 22:38:17 -0400209 .atag_offset = 0x100,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100210 .map_io = rx3715_map_io,
Russell King98c672c2010-05-22 18:18:57 +0100211 .reserve = rx3715_reserve,
Heiko Stuebnerce6c1642013-02-12 09:59:20 -0800212 .init_irq = s3c2440_init_irq,
Russell Kinge9dea0c2005-07-03 17:38:58 +0100213 .init_machine = rx3715_init_machine,
Heiko Stuebnera28d6182014-05-09 05:49:19 +0900214 .init_time = rx3715_init_time,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215MACHINE_END