blob: 859b6fabc7bc83023e4f48d2339bea558192d2c3 [file] [log] [blame]
Shawn Guofba311f2010-12-18 21:39:31 +08001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
23#include <linux/init.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/irq.h>
Shawn Guo0b76c542012-08-20 16:43:32 +080027#include <linux/irqdomain.h>
Shawn Guofba311f2010-12-18 21:39:31 +080028#include <linux/gpio.h>
Shawn Guo4052d452012-05-04 14:29:22 +080029#include <linux/of.h>
30#include <linux/of_address.h>
31#include <linux/of_device.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060032#include <linux/platform_device.h>
33#include <linux/slab.h>
Shawn Guo06f88a82011-06-06 22:31:29 +080034#include <linux/basic_mmio_gpio.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040035#include <linux/module.h>
Shawn Guofba311f2010-12-18 21:39:31 +080036
Shawn Guo8d7cf832011-06-06 09:37:58 -060037#define MXS_SET 0x4
38#define MXS_CLR 0x8
Shawn Guofba311f2010-12-18 21:39:31 +080039
Shawn Guo164387d2012-05-03 23:32:52 +080040#define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
41#define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
42#define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
43#define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
44#define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
45#define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
46#define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
47#define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
Shawn Guofba311f2010-12-18 21:39:31 +080048
49#define GPIO_INT_FALL_EDGE 0x0
50#define GPIO_INT_LOW_LEV 0x1
51#define GPIO_INT_RISE_EDGE 0x2
52#define GPIO_INT_HIGH_LEV 0x3
53#define GPIO_INT_LEV_MASK (1 << 0)
54#define GPIO_INT_POL_MASK (1 << 1)
55
Shawn Guo164387d2012-05-03 23:32:52 +080056enum mxs_gpio_id {
57 IMX23_GPIO,
58 IMX28_GPIO,
59};
60
Grant Likely7b2fa572011-06-06 09:37:58 -060061struct mxs_gpio_port {
62 void __iomem *base;
63 int id;
64 int irq;
Shawn Guo0b76c542012-08-20 16:43:32 +080065 struct irq_domain *domain;
Shawn Guo06f88a82011-06-06 22:31:29 +080066 struct bgpio_chip bgc;
Shawn Guo164387d2012-05-03 23:32:52 +080067 enum mxs_gpio_id devid;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010068 u32 both_edges;
Grant Likely7b2fa572011-06-06 09:37:58 -060069};
70
Shawn Guo164387d2012-05-03 23:32:52 +080071static inline int is_imx23_gpio(struct mxs_gpio_port *port)
72{
73 return port->devid == IMX23_GPIO;
74}
75
76static inline int is_imx28_gpio(struct mxs_gpio_port *port)
77{
78 return port->devid == IMX28_GPIO;
79}
80
Shawn Guofba311f2010-12-18 21:39:31 +080081/* Note: This driver assumes 32 GPIOs are handled in one register */
82
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010083static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
Shawn Guofba311f2010-12-18 21:39:31 +080084{
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010085 u32 val;
Shawn Guo0b76c542012-08-20 16:43:32 +080086 u32 pin_mask = 1 << d->hwirq;
Shawn Guo498c17c2011-06-07 22:00:54 +080087 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
88 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +080089 void __iomem *pin_addr;
90 int edge;
91
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010092 port->both_edges &= ~pin_mask;
Shawn Guofba311f2010-12-18 21:39:31 +080093 switch (type) {
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010094 case IRQ_TYPE_EDGE_BOTH:
95 val = gpio_get_value(port->bgc.gc.base + d->hwirq);
96 if (val)
97 edge = GPIO_INT_FALL_EDGE;
98 else
99 edge = GPIO_INT_RISE_EDGE;
100 port->both_edges |= pin_mask;
101 break;
Shawn Guofba311f2010-12-18 21:39:31 +0800102 case IRQ_TYPE_EDGE_RISING:
103 edge = GPIO_INT_RISE_EDGE;
104 break;
105 case IRQ_TYPE_EDGE_FALLING:
106 edge = GPIO_INT_FALL_EDGE;
107 break;
108 case IRQ_TYPE_LEVEL_LOW:
109 edge = GPIO_INT_LOW_LEV;
110 break;
111 case IRQ_TYPE_LEVEL_HIGH:
112 edge = GPIO_INT_HIGH_LEV;
113 break;
114 default:
115 return -EINVAL;
116 }
117
118 /* set level or edge */
Shawn Guo164387d2012-05-03 23:32:52 +0800119 pin_addr = port->base + PINCTRL_IRQLEV(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800120 if (edge & GPIO_INT_LEV_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600121 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800122 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600123 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800124
125 /* set polarity */
Shawn Guo164387d2012-05-03 23:32:52 +0800126 pin_addr = port->base + PINCTRL_IRQPOL(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800127 if (edge & GPIO_INT_POL_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600128 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800129 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600130 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800131
Shawn Guo0b76c542012-08-20 16:43:32 +0800132 writel(pin_mask,
Shawn Guo164387d2012-05-03 23:32:52 +0800133 port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800134
135 return 0;
136}
137
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100138static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
139{
140 u32 bit, val, edge;
141 void __iomem *pin_addr;
142
143 bit = 1 << gpio;
144
145 pin_addr = port->base + PINCTRL_IRQPOL(port);
146 val = readl(pin_addr);
147 edge = val & bit;
148
149 if (edge)
150 writel(bit, pin_addr + MXS_CLR);
151 else
152 writel(bit, pin_addr + MXS_SET);
153}
154
Shawn Guofba311f2010-12-18 21:39:31 +0800155/* MXS has one interrupt *per* gpio port */
156static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
157{
158 u32 irq_stat;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600159 struct mxs_gpio_port *port = irq_get_handler_data(irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800160
Uwe Kleine-König1f6b5dd2011-01-25 16:54:22 +0100161 desc->irq_data.chip->irq_ack(&desc->irq_data);
162
Shawn Guo164387d2012-05-03 23:32:52 +0800163 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
164 readl(port->base + PINCTRL_IRQEN(port));
Shawn Guofba311f2010-12-18 21:39:31 +0800165
166 while (irq_stat != 0) {
167 int irqoffset = fls(irq_stat) - 1;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100168 if (port->both_edges & (1 << irqoffset))
169 mxs_flip_edge(port, irqoffset);
170
Shawn Guo0b76c542012-08-20 16:43:32 +0800171 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
Shawn Guofba311f2010-12-18 21:39:31 +0800172 irq_stat &= ~(1 << irqoffset);
173 }
174}
175
176/*
177 * Set interrupt number "irq" in the GPIO as a wake-up source.
178 * While system is running, all registered GPIO interrupts need to have
179 * wake-up enabled. When system is suspended, only selected GPIO interrupts
180 * need to have wake-up enabled.
181 * @param irq interrupt source number
182 * @param enable enable as wake-up if equal to non-zero
183 * @return This function returns 0 on success.
184 */
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +0100185static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
Shawn Guofba311f2010-12-18 21:39:31 +0800186{
Shawn Guo498c17c2011-06-07 22:00:54 +0800187 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
188 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +0800189
Shawn Guo61617152011-06-07 22:00:53 +0800190 if (enable)
191 enable_irq_wake(port->irq);
192 else
193 disable_irq_wake(port->irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800194
195 return 0;
196}
197
Shawn Guo0b76c542012-08-20 16:43:32 +0800198static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
Shawn Guo498c17c2011-06-07 22:00:54 +0800199{
200 struct irq_chip_generic *gc;
201 struct irq_chip_type *ct;
202
Shawn Guo0b76c542012-08-20 16:43:32 +0800203 gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base,
Shawn Guo498c17c2011-06-07 22:00:54 +0800204 port->base, handle_level_irq);
205 gc->private = port;
206
207 ct = gc->chip_types;
Shawn Guo591567a2011-07-19 21:16:56 +0800208 ct->chip.irq_ack = irq_gc_ack_set_bit;
Shawn Guo498c17c2011-06-07 22:00:54 +0800209 ct->chip.irq_mask = irq_gc_mask_clr_bit;
210 ct->chip.irq_unmask = irq_gc_mask_set_bit;
211 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800212 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
Shawn Guo164387d2012-05-03 23:32:52 +0800213 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
214 ct->regs.mask = PINCTRL_IRQEN(port);
Shawn Guo498c17c2011-06-07 22:00:54 +0800215
216 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
217}
Shawn Guofba311f2010-12-18 21:39:31 +0800218
Shawn Guo06f88a82011-06-06 22:31:29 +0800219static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
Shawn Guofba311f2010-12-18 21:39:31 +0800220{
Shawn Guo06f88a82011-06-06 22:31:29 +0800221 struct bgpio_chip *bgc = to_bgpio_chip(gc);
Shawn Guofba311f2010-12-18 21:39:31 +0800222 struct mxs_gpio_port *port =
Shawn Guo06f88a82011-06-06 22:31:29 +0800223 container_of(bgc, struct mxs_gpio_port, bgc);
Shawn Guofba311f2010-12-18 21:39:31 +0800224
Shawn Guo0b76c542012-08-20 16:43:32 +0800225 return irq_find_mapping(port->domain, offset);
Shawn Guofba311f2010-12-18 21:39:31 +0800226}
227
Shawn Guo164387d2012-05-03 23:32:52 +0800228static struct platform_device_id mxs_gpio_ids[] = {
229 {
230 .name = "imx23-gpio",
231 .driver_data = IMX23_GPIO,
232 }, {
233 .name = "imx28-gpio",
234 .driver_data = IMX28_GPIO,
235 }, {
236 /* sentinel */
237 }
238};
239MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
240
Shawn Guo4052d452012-05-04 14:29:22 +0800241static const struct of_device_id mxs_gpio_dt_ids[] = {
242 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
243 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
244 { /* sentinel */ }
245};
246MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
247
Bill Pemberton38363092012-11-19 13:22:34 -0500248static int mxs_gpio_probe(struct platform_device *pdev)
Shawn Guofba311f2010-12-18 21:39:31 +0800249{
Shawn Guo4052d452012-05-04 14:29:22 +0800250 const struct of_device_id *of_id =
251 of_match_device(mxs_gpio_dt_ids, &pdev->dev);
252 struct device_node *np = pdev->dev.of_node;
253 struct device_node *parent;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600254 static void __iomem *base;
255 struct mxs_gpio_port *port;
256 struct resource *iores = NULL;
Shawn Guo0b76c542012-08-20 16:43:32 +0800257 int irq_base;
Shawn Guo498c17c2011-06-07 22:00:54 +0800258 int err;
Shawn Guofba311f2010-12-18 21:39:31 +0800259
Shawn Guo940a4f72012-05-04 10:30:14 +0800260 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600261 if (!port)
262 return -ENOMEM;
Shawn Guofba311f2010-12-18 21:39:31 +0800263
Shawn Guo4052d452012-05-04 14:29:22 +0800264 if (np) {
265 port->id = of_alias_get_id(np, "gpio");
266 if (port->id < 0)
267 return port->id;
268 port->devid = (enum mxs_gpio_id) of_id->data;
269 } else {
270 port->id = pdev->id;
271 port->devid = pdev->id_entry->driver_data;
272 }
Shawn Guofba311f2010-12-18 21:39:31 +0800273
Shawn Guo940a4f72012-05-04 10:30:14 +0800274 port->irq = platform_get_irq(pdev, 0);
275 if (port->irq < 0)
276 return port->irq;
277
Shawn Guo8d7cf832011-06-06 09:37:58 -0600278 /*
279 * map memory region only once, as all the gpio ports
280 * share the same one
281 */
282 if (!base) {
Shawn Guo4052d452012-05-04 14:29:22 +0800283 if (np) {
284 parent = of_get_parent(np);
285 base = of_iomap(parent, 0);
286 of_node_put(parent);
287 } else {
288 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
289 base = devm_request_and_ioremap(&pdev->dev, iores);
Shawn Guofba311f2010-12-18 21:39:31 +0800290 }
Shawn Guo940a4f72012-05-04 10:30:14 +0800291 if (!base)
292 return -EADDRNOTAVAIL;
Shawn Guofba311f2010-12-18 21:39:31 +0800293 }
Shawn Guo8d7cf832011-06-06 09:37:58 -0600294 port->base = base;
295
Shawn Guo498c17c2011-06-07 22:00:54 +0800296 /*
297 * select the pin interrupt functionality but initially
298 * disable the interrupts
299 */
Shawn Guo164387d2012-05-03 23:32:52 +0800300 writel(~0U, port->base + PINCTRL_PIN2IRQ(port));
301 writel(0, port->base + PINCTRL_IRQEN(port));
Shawn Guo8d7cf832011-06-06 09:37:58 -0600302
303 /* clear address has to be used to clear IRQSTAT bits */
Shawn Guo164387d2012-05-03 23:32:52 +0800304 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600305
Shawn Guo0b76c542012-08-20 16:43:32 +0800306 irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
307 if (irq_base < 0)
308 return irq_base;
309
310 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
311 &irq_domain_simple_ops, NULL);
312 if (!port->domain) {
313 err = -ENODEV;
314 goto out_irqdesc_free;
315 }
316
Shawn Guo498c17c2011-06-07 22:00:54 +0800317 /* gpio-mxs can be a generic irq chip */
Shawn Guo0b76c542012-08-20 16:43:32 +0800318 mxs_gpio_init_gc(port, irq_base);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600319
320 /* setup one handler for each entry */
321 irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
322 irq_set_handler_data(port->irq, port);
323
Shawn Guo06f88a82011-06-06 22:31:29 +0800324 err = bgpio_init(&port->bgc, &pdev->dev, 4,
Shawn Guo164387d2012-05-03 23:32:52 +0800325 port->base + PINCTRL_DIN(port),
326 port->base + PINCTRL_DOUT(port), NULL,
Linus Torvalds84a442b2012-05-26 12:57:47 -0700327 port->base + PINCTRL_DOE(port), NULL, 0);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600328 if (err)
Shawn Guo0b76c542012-08-20 16:43:32 +0800329 goto out_irqdesc_free;
Shawn Guofba311f2010-12-18 21:39:31 +0800330
Shawn Guo06f88a82011-06-06 22:31:29 +0800331 port->bgc.gc.to_irq = mxs_gpio_to_irq;
332 port->bgc.gc.base = port->id * 32;
333
334 err = gpiochip_add(&port->bgc.gc);
Shawn Guo0b76c542012-08-20 16:43:32 +0800335 if (err)
336 goto out_bgpio_remove;
Shawn Guo06f88a82011-06-06 22:31:29 +0800337
Shawn Guofba311f2010-12-18 21:39:31 +0800338 return 0;
Shawn Guo0b76c542012-08-20 16:43:32 +0800339
340out_bgpio_remove:
341 bgpio_remove(&port->bgc);
342out_irqdesc_free:
343 irq_free_descs(irq_base, 32);
344 return err;
Shawn Guofba311f2010-12-18 21:39:31 +0800345}
346
Shawn Guo8d7cf832011-06-06 09:37:58 -0600347static struct platform_driver mxs_gpio_driver = {
348 .driver = {
349 .name = "gpio-mxs",
350 .owner = THIS_MODULE,
Shawn Guo4052d452012-05-04 14:29:22 +0800351 .of_match_table = mxs_gpio_dt_ids,
Shawn Guo8d7cf832011-06-06 09:37:58 -0600352 },
353 .probe = mxs_gpio_probe,
Shawn Guo164387d2012-05-03 23:32:52 +0800354 .id_table = mxs_gpio_ids,
Shawn Guofba311f2010-12-18 21:39:31 +0800355};
Sascha Haueref196602011-01-24 12:57:46 +0100356
Shawn Guo8d7cf832011-06-06 09:37:58 -0600357static int __init mxs_gpio_init(void)
Sascha Haueref196602011-01-24 12:57:46 +0100358{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600359 return platform_driver_register(&mxs_gpio_driver);
Sascha Haueref196602011-01-24 12:57:46 +0100360}
Shawn Guo8d7cf832011-06-06 09:37:58 -0600361postcore_initcall(mxs_gpio_init);
Shawn Guofba311f2010-12-18 21:39:31 +0800362
Shawn Guo8d7cf832011-06-06 09:37:58 -0600363MODULE_AUTHOR("Freescale Semiconductor, "
364 "Daniel Mack <danielncaiaq.de>, "
365 "Juergen Beisert <kernel@pengutronix.de>");
366MODULE_DESCRIPTION("Freescale MXS GPIO");
367MODULE_LICENSE("GPL");