Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: MIT |
| 2 | /* |
| 3 | * clock framework for AMD Stoney based clocks |
| 4 | * |
| 5 | * Copyright 2018 Advanced Micro Devices, Inc. |
| 6 | */ |
| 7 | |
| 8 | #include <linux/clk.h> |
| 9 | #include <linux/clkdev.h> |
| 10 | #include <linux/clk-provider.h> |
Akshu Agrawal | d58669b | 2020-07-31 19:06:01 +0530 | [diff] [blame] | 11 | #include <linux/platform_data/clk-fch.h> |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 12 | #include <linux/platform_device.h> |
| 13 | |
| 14 | /* Clock Driving Strength 2 register */ |
| 15 | #define CLKDRVSTR2 0x28 |
| 16 | /* Clock Control 1 register */ |
| 17 | #define MISCCLKCNTL1 0x40 |
| 18 | /* Auxiliary clock1 enable bit */ |
| 19 | #define OSCCLKENB 2 |
| 20 | /* 25Mhz auxiliary output clock freq bit */ |
| 21 | #define OSCOUT1CLK25MHZ 16 |
| 22 | |
| 23 | #define ST_CLK_48M 0 |
| 24 | #define ST_CLK_25M 1 |
| 25 | #define ST_CLK_MUX 2 |
| 26 | #define ST_CLK_GATE 3 |
| 27 | #define ST_MAX_CLKS 4 |
| 28 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 29 | #define RV_CLK_48M 0 |
| 30 | #define RV_CLK_GATE 1 |
| 31 | #define RV_MAX_CLKS 2 |
| 32 | |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 33 | static const char * const clk_oscout1_parents[] = { "clk48MHz", "clk25MHz" }; |
| 34 | static struct clk_hw *hws[ST_MAX_CLKS]; |
| 35 | |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 36 | static int fch_clk_probe(struct platform_device *pdev) |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 37 | { |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 38 | struct fch_clk_data *fch_data; |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 39 | |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 40 | fch_data = dev_get_platdata(&pdev->dev); |
| 41 | if (!fch_data || !fch_data->base) |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 42 | return -EINVAL; |
| 43 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 44 | if (!fch_data->is_rv) { |
| 45 | hws[ST_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz", |
| 46 | NULL, 0, 48000000); |
| 47 | hws[ST_CLK_25M] = clk_hw_register_fixed_rate(NULL, "clk25MHz", |
| 48 | NULL, 0, 25000000); |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 49 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 50 | hws[ST_CLK_MUX] = clk_hw_register_mux(NULL, "oscout1_mux", |
| 51 | clk_oscout1_parents, ARRAY_SIZE(clk_oscout1_parents), |
| 52 | 0, fch_data->base + CLKDRVSTR2, OSCOUT1CLK25MHZ, 3, 0, |
| 53 | NULL); |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 54 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 55 | clk_set_parent(hws[ST_CLK_MUX]->clk, hws[ST_CLK_48M]->clk); |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 56 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 57 | hws[ST_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1", |
| 58 | "oscout1_mux", 0, fch_data->base + MISCCLKCNTL1, |
| 59 | OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL); |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 60 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 61 | devm_clk_hw_register_clkdev(&pdev->dev, hws[ST_CLK_GATE], |
| 62 | "oscout1", NULL); |
| 63 | } else { |
| 64 | hws[RV_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz", |
| 65 | NULL, 0, 48000000); |
| 66 | |
| 67 | hws[RV_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1", |
| 68 | "clk48MHz", 0, fch_data->base + MISCCLKCNTL1, |
| 69 | OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL); |
| 70 | |
| 71 | devm_clk_hw_register_clkdev(&pdev->dev, hws[RV_CLK_GATE], |
| 72 | "oscout1", NULL); |
| 73 | } |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 74 | |
| 75 | return 0; |
| 76 | } |
| 77 | |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 78 | static int fch_clk_remove(struct platform_device *pdev) |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 79 | { |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 80 | int i, clks; |
| 81 | struct fch_clk_data *fch_data; |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 82 | |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 83 | fch_data = dev_get_platdata(&pdev->dev); |
| 84 | |
| 85 | clks = fch_data->is_rv ? RV_MAX_CLKS : ST_MAX_CLKS; |
| 86 | |
| 87 | for (i = 0; i < clks; i++) |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 88 | clk_hw_unregister(hws[i]); |
Akshu Agrawal | 19fe87f | 2020-07-31 19:06:04 +0530 | [diff] [blame] | 89 | |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 90 | return 0; |
| 91 | } |
| 92 | |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 93 | static struct platform_driver fch_clk_driver = { |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 94 | .driver = { |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 95 | .name = "clk-fch", |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 96 | .suppress_bind_attrs = true, |
| 97 | }, |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 98 | .probe = fch_clk_probe, |
| 99 | .remove = fch_clk_remove, |
Akshu Agrawal | 421bf6a | 2018-05-09 17:59:00 +0800 | [diff] [blame] | 100 | }; |
Akshu Agrawal | d9b7736 | 2020-07-31 19:06:02 +0530 | [diff] [blame] | 101 | builtin_platform_driver(fch_clk_driver); |