blob: 8f7c5142b0f00ed1836afdc6a441ea30e287502c [file] [log] [blame]
Akshu Agrawal421bf6a2018-05-09 17:59:00 +08001// SPDX-License-Identifier: MIT
2/*
3 * clock framework for AMD Stoney based clocks
4 *
5 * Copyright 2018 Advanced Micro Devices, Inc.
6 */
7
8#include <linux/clk.h>
9#include <linux/clkdev.h>
10#include <linux/clk-provider.h>
Akshu Agrawald58669b2020-07-31 19:06:01 +053011#include <linux/platform_data/clk-fch.h>
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080012#include <linux/platform_device.h>
13
14/* Clock Driving Strength 2 register */
15#define CLKDRVSTR2 0x28
16/* Clock Control 1 register */
17#define MISCCLKCNTL1 0x40
18/* Auxiliary clock1 enable bit */
19#define OSCCLKENB 2
20/* 25Mhz auxiliary output clock freq bit */
21#define OSCOUT1CLK25MHZ 16
22
23#define ST_CLK_48M 0
24#define ST_CLK_25M 1
25#define ST_CLK_MUX 2
26#define ST_CLK_GATE 3
27#define ST_MAX_CLKS 4
28
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053029#define RV_CLK_48M 0
30#define RV_CLK_GATE 1
31#define RV_MAX_CLKS 2
32
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080033static const char * const clk_oscout1_parents[] = { "clk48MHz", "clk25MHz" };
34static struct clk_hw *hws[ST_MAX_CLKS];
35
Akshu Agrawald9b77362020-07-31 19:06:02 +053036static int fch_clk_probe(struct platform_device *pdev)
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080037{
Akshu Agrawald9b77362020-07-31 19:06:02 +053038 struct fch_clk_data *fch_data;
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080039
Akshu Agrawald9b77362020-07-31 19:06:02 +053040 fch_data = dev_get_platdata(&pdev->dev);
41 if (!fch_data || !fch_data->base)
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080042 return -EINVAL;
43
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053044 if (!fch_data->is_rv) {
45 hws[ST_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz",
46 NULL, 0, 48000000);
47 hws[ST_CLK_25M] = clk_hw_register_fixed_rate(NULL, "clk25MHz",
48 NULL, 0, 25000000);
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080049
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053050 hws[ST_CLK_MUX] = clk_hw_register_mux(NULL, "oscout1_mux",
51 clk_oscout1_parents, ARRAY_SIZE(clk_oscout1_parents),
52 0, fch_data->base + CLKDRVSTR2, OSCOUT1CLK25MHZ, 3, 0,
53 NULL);
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080054
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053055 clk_set_parent(hws[ST_CLK_MUX]->clk, hws[ST_CLK_48M]->clk);
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080056
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053057 hws[ST_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1",
58 "oscout1_mux", 0, fch_data->base + MISCCLKCNTL1,
59 OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL);
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080060
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053061 devm_clk_hw_register_clkdev(&pdev->dev, hws[ST_CLK_GATE],
62 "oscout1", NULL);
63 } else {
64 hws[RV_CLK_48M] = clk_hw_register_fixed_rate(NULL, "clk48MHz",
65 NULL, 0, 48000000);
66
67 hws[RV_CLK_GATE] = clk_hw_register_gate(NULL, "oscout1",
68 "clk48MHz", 0, fch_data->base + MISCCLKCNTL1,
69 OSCCLKENB, CLK_GATE_SET_TO_DISABLE, NULL);
70
71 devm_clk_hw_register_clkdev(&pdev->dev, hws[RV_CLK_GATE],
72 "oscout1", NULL);
73 }
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080074
75 return 0;
76}
77
Akshu Agrawald9b77362020-07-31 19:06:02 +053078static int fch_clk_remove(struct platform_device *pdev)
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080079{
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053080 int i, clks;
81 struct fch_clk_data *fch_data;
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080082
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053083 fch_data = dev_get_platdata(&pdev->dev);
84
85 clks = fch_data->is_rv ? RV_MAX_CLKS : ST_MAX_CLKS;
86
87 for (i = 0; i < clks; i++)
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080088 clk_hw_unregister(hws[i]);
Akshu Agrawal19fe87f2020-07-31 19:06:04 +053089
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080090 return 0;
91}
92
Akshu Agrawald9b77362020-07-31 19:06:02 +053093static struct platform_driver fch_clk_driver = {
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080094 .driver = {
Akshu Agrawald9b77362020-07-31 19:06:02 +053095 .name = "clk-fch",
Akshu Agrawal421bf6a2018-05-09 17:59:00 +080096 .suppress_bind_attrs = true,
97 },
Akshu Agrawald9b77362020-07-31 19:06:02 +053098 .probe = fch_clk_probe,
99 .remove = fch_clk_remove,
Akshu Agrawal421bf6a2018-05-09 17:59:00 +0800100};
Akshu Agrawald9b77362020-07-31 19:06:02 +0530101builtin_platform_driver(fch_clk_driver);