blob: 0e6618e2e5898f6e7fd05328b606fd7346f87d2a [file] [log] [blame]
Jiang Liu44380982014-10-27 16:12:02 +08001/*
2 * Support of MSI, HPET and DMAR interrupts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liu52f518a2015-04-13 14:11:35 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Convert to hierarchical irqdomain
Jiang Liu44380982014-10-27 16:12:02 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/mm.h>
14#include <linux/interrupt.h>
15#include <linux/pci.h>
16#include <linux/dmar.h>
17#include <linux/hpet.h>
18#include <linux/msi.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080019#include <asm/irqdomain.h>
Jiang Liu44380982014-10-27 16:12:02 +080020#include <asm/msidef.h>
21#include <asm/hpet.h>
22#include <asm/hw_irq.h>
23#include <asm/apic.h>
24#include <asm/irq_remapping.h>
25
Jiang Liu52f518a2015-04-13 14:11:35 +080026static struct irq_domain *msi_default_domain;
27
Jiang Liu3cb96f02015-04-13 14:11:34 +080028static void irq_msi_compose_msg(struct irq_data *data, struct msi_msg *msg)
29{
30 struct irq_cfg *cfg = irqd_cfg(data);
31
32 msg->address_hi = MSI_ADDR_BASE_HI;
33
34 if (x2apic_enabled())
35 msg->address_hi |= MSI_ADDR_EXT_DEST_ID(cfg->dest_apicid);
36
37 msg->address_lo =
38 MSI_ADDR_BASE_LO |
39 ((apic->irq_dest_mode == 0) ?
40 MSI_ADDR_DEST_MODE_PHYSICAL :
41 MSI_ADDR_DEST_MODE_LOGICAL) |
42 ((apic->irq_delivery_mode != dest_LowestPrio) ?
43 MSI_ADDR_REDIRECTION_CPU :
44 MSI_ADDR_REDIRECTION_LOWPRI) |
45 MSI_ADDR_DEST_ID(cfg->dest_apicid);
46
47 msg->data =
48 MSI_DATA_TRIGGER_EDGE |
49 MSI_DATA_LEVEL_ASSERT |
50 ((apic->irq_delivery_mode != dest_LowestPrio) ?
51 MSI_DATA_DELIVERY_FIXED :
52 MSI_DATA_DELIVERY_LOWPRI) |
53 MSI_DATA_VECTOR(cfg->vector);
54}
55
Jiang Liu44380982014-10-27 16:12:02 +080056/*
57 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
58 * which implement the MSI or MSI-X Capability Structure.
59 */
Jiang Liu52f518a2015-04-13 14:11:35 +080060static struct irq_chip pci_msi_controller = {
Jiang Liu44380982014-10-27 16:12:02 +080061 .name = "PCI-MSI",
62 .irq_unmask = pci_msi_unmask_irq,
63 .irq_mask = pci_msi_mask_irq,
Jiang Liu52f518a2015-04-13 14:11:35 +080064 .irq_ack = irq_chip_ack_parent,
Jiang Liu52f518a2015-04-13 14:11:35 +080065 .irq_retrigger = irq_chip_retrigger_hierarchy,
Jiang Liu52f518a2015-04-13 14:11:35 +080066 .irq_compose_msi_msg = irq_msi_compose_msg,
Jiang Liu44380982014-10-27 16:12:02 +080067 .flags = IRQCHIP_SKIP_SET_WAKE,
68};
69
Jiang Liu44380982014-10-27 16:12:02 +080070int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
71{
Jiang Liu52f518a2015-04-13 14:11:35 +080072 struct irq_domain *domain;
73 struct irq_alloc_info info;
Jiang Liu44380982014-10-27 16:12:02 +080074
Jiang Liu52f518a2015-04-13 14:11:35 +080075 init_irq_alloc_info(&info, NULL);
76 info.type = X86_IRQ_ALLOC_TYPE_MSI;
77 info.msi_dev = dev;
Jiang Liu44380982014-10-27 16:12:02 +080078
Jiang Liu52f518a2015-04-13 14:11:35 +080079 domain = irq_remapping_get_irq_domain(&info);
80 if (domain == NULL)
81 domain = msi_default_domain;
82 if (domain == NULL)
83 return -ENOSYS;
Jiang Liu44380982014-10-27 16:12:02 +080084
Christoph Hellwig699c4ce2017-02-08 18:17:44 +010085 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
Jiang Liu44380982014-10-27 16:12:02 +080086}
87
88void native_teardown_msi_irq(unsigned int irq)
89{
Jiang Liu4c8f9962015-04-13 14:11:26 +080090 irq_domain_free_irqs(irq, 1);
Jiang Liu44380982014-10-27 16:12:02 +080091}
92
Jiang Liu52f518a2015-04-13 14:11:35 +080093static irq_hw_number_t pci_msi_get_hwirq(struct msi_domain_info *info,
94 msi_alloc_info_t *arg)
95{
96 return arg->msi_hwirq;
97}
98
Jake Oshinsc8f3e512015-12-10 17:52:59 +000099int pci_msi_prepare(struct irq_domain *domain, struct device *dev, int nvec,
100 msi_alloc_info_t *arg)
Jiang Liu52f518a2015-04-13 14:11:35 +0800101{
102 struct pci_dev *pdev = to_pci_dev(dev);
103 struct msi_desc *desc = first_pci_msi_entry(pdev);
104
105 init_irq_alloc_info(arg, NULL);
106 arg->msi_dev = pdev;
107 if (desc->msi_attrib.is_msix) {
108 arg->type = X86_IRQ_ALLOC_TYPE_MSIX;
109 } else {
110 arg->type = X86_IRQ_ALLOC_TYPE_MSI;
111 arg->flags |= X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
112 }
113
114 return 0;
115}
Jake Oshinsc8f3e512015-12-10 17:52:59 +0000116EXPORT_SYMBOL_GPL(pci_msi_prepare);
Jiang Liu52f518a2015-04-13 14:11:35 +0800117
Jake Oshinsc8f3e512015-12-10 17:52:59 +0000118void pci_msi_set_desc(msi_alloc_info_t *arg, struct msi_desc *desc)
Jiang Liu52f518a2015-04-13 14:11:35 +0800119{
120 arg->msi_hwirq = pci_msi_domain_calc_hwirq(arg->msi_dev, desc);
121}
Jake Oshinsc8f3e512015-12-10 17:52:59 +0000122EXPORT_SYMBOL_GPL(pci_msi_set_desc);
Jiang Liu52f518a2015-04-13 14:11:35 +0800123
124static struct msi_domain_ops pci_msi_domain_ops = {
125 .get_hwirq = pci_msi_get_hwirq,
126 .msi_prepare = pci_msi_prepare,
127 .set_desc = pci_msi_set_desc,
128};
129
130static struct msi_domain_info pci_msi_domain_info = {
131 .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
Jiang Liu68682a22015-04-13 14:11:46 +0800132 MSI_FLAG_PCI_MSIX,
Jiang Liu52f518a2015-04-13 14:11:35 +0800133 .ops = &pci_msi_domain_ops,
134 .chip = &pci_msi_controller,
135 .handler = handle_edge_irq,
136 .handler_name = "edge",
137};
138
139void arch_init_msi_domain(struct irq_domain *parent)
140{
141 if (disable_apic)
142 return;
143
144 msi_default_domain = pci_msi_create_irq_domain(NULL,
145 &pci_msi_domain_info, parent);
146 if (!msi_default_domain)
147 pr_warn("failed to initialize irqdomain for MSI/MSI-x.\n");
148}
149
150#ifdef CONFIG_IRQ_REMAP
Jiang Liu68682a22015-04-13 14:11:46 +0800151static struct irq_chip pci_msi_ir_controller = {
152 .name = "IR-PCI-MSI",
153 .irq_unmask = pci_msi_unmask_irq,
154 .irq_mask = pci_msi_mask_irq,
155 .irq_ack = irq_chip_ack_parent,
Jiang Liu68682a22015-04-13 14:11:46 +0800156 .irq_retrigger = irq_chip_retrigger_hierarchy,
Feng Wua2f1c8b2015-05-19 17:07:15 +0800157 .irq_set_vcpu_affinity = irq_chip_set_vcpu_affinity_parent,
Jiang Liu68682a22015-04-13 14:11:46 +0800158 .flags = IRQCHIP_SKIP_SET_WAKE,
159};
160
161static struct msi_domain_info pci_msi_ir_domain_info = {
162 .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
163 MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX,
164 .ops = &pci_msi_domain_ops,
165 .chip = &pci_msi_ir_controller,
166 .handler = handle_edge_irq,
167 .handler_name = "edge",
168};
169
Thomas Gleixner667724c2017-06-20 01:37:10 +0200170struct irq_domain *arch_create_remap_msi_irq_domain(struct irq_domain *parent,
171 const char *name, int id)
172{
173 struct fwnode_handle *fn;
174 struct irq_domain *d;
175
176 fn = irq_domain_alloc_named_id_fwnode(name, id);
177 if (!fn)
178 return NULL;
179 d = pci_msi_create_irq_domain(fn, &pci_msi_ir_domain_info, parent);
180 irq_domain_free_fwnode(fn);
181 return d;
182}
183
Jiang Liu52f518a2015-04-13 14:11:35 +0800184struct irq_domain *arch_create_msi_irq_domain(struct irq_domain *parent)
185{
Jiang Liu68682a22015-04-13 14:11:46 +0800186 return pci_msi_create_irq_domain(NULL, &pci_msi_ir_domain_info, parent);
Jiang Liu52f518a2015-04-13 14:11:35 +0800187}
Thomas Gleixner667724c2017-06-20 01:37:10 +0200188
Jiang Liu52f518a2015-04-13 14:11:35 +0800189#endif
190
Jiang Liu44380982014-10-27 16:12:02 +0800191#ifdef CONFIG_DMAR_TABLE
Jiang Liu62ac1782015-04-13 14:11:48 +0800192static void dmar_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
193{
194 dmar_msi_write(data->irq, msg);
195}
196
Jiang Liu0921f1d2015-04-13 14:11:42 +0800197static struct irq_chip dmar_msi_controller = {
Jiang Liu81dabe22015-04-13 14:11:45 +0800198 .name = "DMAR-MSI",
Jiang Liu44380982014-10-27 16:12:02 +0800199 .irq_unmask = dmar_msi_unmask,
200 .irq_mask = dmar_msi_mask,
Jiang Liu0921f1d2015-04-13 14:11:42 +0800201 .irq_ack = irq_chip_ack_parent,
Jiang Liue390d892015-04-13 14:11:49 +0800202 .irq_set_affinity = msi_domain_set_affinity,
Jiang Liu0921f1d2015-04-13 14:11:42 +0800203 .irq_retrigger = irq_chip_retrigger_hierarchy,
204 .irq_compose_msi_msg = irq_msi_compose_msg,
Jiang Liu62ac1782015-04-13 14:11:48 +0800205 .irq_write_msi_msg = dmar_msi_write_msg,
Jiang Liu44380982014-10-27 16:12:02 +0800206 .flags = IRQCHIP_SKIP_SET_WAKE,
207};
208
Jiang Liue390d892015-04-13 14:11:49 +0800209static irq_hw_number_t dmar_msi_get_hwirq(struct msi_domain_info *info,
210 msi_alloc_info_t *arg)
Jiang Liu44380982014-10-27 16:12:02 +0800211{
Jiang Liue390d892015-04-13 14:11:49 +0800212 return arg->dmar_id;
Jiang Liu0921f1d2015-04-13 14:11:42 +0800213}
214
Jiang Liue390d892015-04-13 14:11:49 +0800215static int dmar_msi_init(struct irq_domain *domain,
216 struct msi_domain_info *info, unsigned int virq,
217 irq_hw_number_t hwirq, msi_alloc_info_t *arg)
Jiang Liu0921f1d2015-04-13 14:11:42 +0800218{
Jiang Liue390d892015-04-13 14:11:49 +0800219 irq_domain_set_info(domain, virq, arg->dmar_id, info->chip, NULL,
220 handle_edge_irq, arg->dmar_data, "edge");
221
222 return 0;
Jiang Liu0921f1d2015-04-13 14:11:42 +0800223}
224
Jiang Liue390d892015-04-13 14:11:49 +0800225static struct msi_domain_ops dmar_msi_domain_ops = {
226 .get_hwirq = dmar_msi_get_hwirq,
227 .msi_init = dmar_msi_init,
228};
Jiang Liu0921f1d2015-04-13 14:11:42 +0800229
Jiang Liue390d892015-04-13 14:11:49 +0800230static struct msi_domain_info dmar_msi_domain_info = {
231 .ops = &dmar_msi_domain_ops,
232 .chip = &dmar_msi_controller,
Jiang Liu0921f1d2015-04-13 14:11:42 +0800233};
234
235static struct irq_domain *dmar_get_irq_domain(void)
236{
237 static struct irq_domain *dmar_domain;
238 static DEFINE_MUTEX(dmar_lock);
239
240 mutex_lock(&dmar_lock);
Jiang Liue390d892015-04-13 14:11:49 +0800241 if (dmar_domain == NULL)
242 dmar_domain = msi_create_irq_domain(NULL, &dmar_msi_domain_info,
243 x86_vector_domain);
Jiang Liu0921f1d2015-04-13 14:11:42 +0800244 mutex_unlock(&dmar_lock);
245
246 return dmar_domain;
247}
248
249int dmar_alloc_hwirq(int id, int node, void *arg)
250{
251 struct irq_domain *domain = dmar_get_irq_domain();
252 struct irq_alloc_info info;
253
254 if (!domain)
255 return -1;
256
257 init_irq_alloc_info(&info, NULL);
258 info.type = X86_IRQ_ALLOC_TYPE_DMAR;
259 info.dmar_id = id;
260 info.dmar_data = arg;
261
262 return irq_domain_alloc_irqs(domain, 1, node, &info);
Jiang Liua62b32c2015-04-13 14:11:29 +0800263}
264
265void dmar_free_hwirq(int irq)
266{
267 irq_domain_free_irqs(irq, 1);
268}
Jiang Liu44380982014-10-27 16:12:02 +0800269#endif
270
271/*
272 * MSI message composition
273 */
274#ifdef CONFIG_HPET_TIMER
Jiang Liu3cb96f02015-04-13 14:11:34 +0800275static inline int hpet_dev_id(struct irq_domain *domain)
276{
Jiang Liue390d892015-04-13 14:11:49 +0800277 struct msi_domain_info *info = msi_get_domain_info(domain);
Jiang Liu44380982014-10-27 16:12:02 +0800278
Jiang Liue390d892015-04-13 14:11:49 +0800279 return (int)(long)info->data;
Jiang Liu44380982014-10-27 16:12:02 +0800280}
281
Jiang Liu62ac1782015-04-13 14:11:48 +0800282static void hpet_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
283{
Jiang Liuff96b4d2015-06-01 16:05:18 +0800284 hpet_msi_write(irq_data_get_irq_handler_data(data), msg);
Jiang Liu62ac1782015-04-13 14:11:48 +0800285}
286
Kees Cook404f6aa2016-08-08 16:29:06 -0700287static struct irq_chip hpet_msi_controller __ro_after_init = {
Jiang Liu81dabe22015-04-13 14:11:45 +0800288 .name = "HPET-MSI",
Jiang Liu44380982014-10-27 16:12:02 +0800289 .irq_unmask = hpet_msi_unmask,
290 .irq_mask = hpet_msi_mask,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800291 .irq_ack = irq_chip_ack_parent,
Jiang Liue390d892015-04-13 14:11:49 +0800292 .irq_set_affinity = msi_domain_set_affinity,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800293 .irq_retrigger = irq_chip_retrigger_hierarchy,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800294 .irq_compose_msi_msg = irq_msi_compose_msg,
Jiang Liu62ac1782015-04-13 14:11:48 +0800295 .irq_write_msi_msg = hpet_msi_write_msg,
Jiang Liu44380982014-10-27 16:12:02 +0800296 .flags = IRQCHIP_SKIP_SET_WAKE,
297};
298
Jiang Liue390d892015-04-13 14:11:49 +0800299static irq_hw_number_t hpet_msi_get_hwirq(struct msi_domain_info *info,
300 msi_alloc_info_t *arg)
Jiang Liu3cb96f02015-04-13 14:11:34 +0800301{
Jiang Liue390d892015-04-13 14:11:49 +0800302 return arg->hpet_index;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800303}
304
Jiang Liue390d892015-04-13 14:11:49 +0800305static int hpet_msi_init(struct irq_domain *domain,
306 struct msi_domain_info *info, unsigned int virq,
307 irq_hw_number_t hwirq, msi_alloc_info_t *arg)
Jiang Liu3cb96f02015-04-13 14:11:34 +0800308{
Jiang Liue390d892015-04-13 14:11:49 +0800309 irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
310 irq_domain_set_info(domain, virq, arg->hpet_index, info->chip, NULL,
311 handle_edge_irq, arg->hpet_data, "edge");
312
313 return 0;
314}
315
316static void hpet_msi_free(struct irq_domain *domain,
317 struct msi_domain_info *info, unsigned int virq)
318{
Jiang Liu3cb96f02015-04-13 14:11:34 +0800319 irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
Jiang Liu3cb96f02015-04-13 14:11:34 +0800320}
321
Jiang Liue390d892015-04-13 14:11:49 +0800322static struct msi_domain_ops hpet_msi_domain_ops = {
323 .get_hwirq = hpet_msi_get_hwirq,
324 .msi_init = hpet_msi_init,
325 .msi_free = hpet_msi_free,
326};
Jiang Liu3cb96f02015-04-13 14:11:34 +0800327
Jiang Liue390d892015-04-13 14:11:49 +0800328static struct msi_domain_info hpet_msi_domain_info = {
329 .ops = &hpet_msi_domain_ops,
330 .chip = &hpet_msi_controller,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800331};
332
333struct irq_domain *hpet_create_irq_domain(int hpet_id)
334{
335 struct irq_domain *parent;
336 struct irq_alloc_info info;
Jiang Liue390d892015-04-13 14:11:49 +0800337 struct msi_domain_info *domain_info;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800338
339 if (x86_vector_domain == NULL)
340 return NULL;
341
Jiang Liue390d892015-04-13 14:11:49 +0800342 domain_info = kzalloc(sizeof(*domain_info), GFP_KERNEL);
343 if (!domain_info)
344 return NULL;
345
346 *domain_info = hpet_msi_domain_info;
347 domain_info->data = (void *)(long)hpet_id;
348
Jiang Liu3cb96f02015-04-13 14:11:34 +0800349 init_irq_alloc_info(&info, NULL);
350 info.type = X86_IRQ_ALLOC_TYPE_HPET;
351 info.hpet_id = hpet_id;
352 parent = irq_remapping_get_ir_irq_domain(&info);
353 if (parent == NULL)
354 parent = x86_vector_domain;
Jiang Liu68682a22015-04-13 14:11:46 +0800355 else
356 hpet_msi_controller.name = "IR-HPET-MSI";
Jiang Liu3cb96f02015-04-13 14:11:34 +0800357
Jiang Liue390d892015-04-13 14:11:49 +0800358 return msi_create_irq_domain(NULL, domain_info, parent);
Jiang Liu3cb96f02015-04-13 14:11:34 +0800359}
360
361int hpet_assign_irq(struct irq_domain *domain, struct hpet_dev *dev,
362 int dev_num)
363{
364 struct irq_alloc_info info;
365
366 init_irq_alloc_info(&info, NULL);
367 info.type = X86_IRQ_ALLOC_TYPE_HPET;
368 info.hpet_data = dev;
369 info.hpet_id = hpet_dev_id(domain);
370 info.hpet_index = dev_num;
371
Sergey Senozhatsky4a00c952015-05-11 18:56:49 +0900372 return irq_domain_alloc_irqs(domain, 1, NUMA_NO_NODE, &info);
Jiang Liu3cb96f02015-04-13 14:11:34 +0800373}
Jiang Liu44380982014-10-27 16:12:02 +0800374#endif