blob: 51e349cf5f45276891883502d91d6bf4856186fb [file] [log] [blame]
Avi Kivity26eef702008-07-03 14:59:22 +03001#ifndef ARCH_X86_KVM_X86_H
2#define ARCH_X86_KVM_X86_H
3
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02004#include <asm/processor.h>
5#include <asm/mwait.h>
Avi Kivity26eef702008-07-03 14:59:22 +03006#include <linux/kvm_host.h>
Marcelo Tosatti8d93c872016-06-20 22:28:02 -03007#include <asm/pvclock.h>
Avi Kivity3eeb3282010-01-21 15:31:48 +02008#include "kvm_cache_regs.h"
Avi Kivity26eef702008-07-03 14:59:22 +03009
Radim Krčmář74545702015-04-27 15:11:25 +020010#define MSR_IA32_CR_PAT_DEFAULT 0x0007040600070406ULL
11
Avi Kivity26eef702008-07-03 14:59:22 +030012static inline void kvm_clear_exception_queue(struct kvm_vcpu *vcpu)
13{
Wanpeng Li664f8e22017-08-24 03:35:09 -070014 vcpu->arch.exception.injected = false;
Avi Kivity26eef702008-07-03 14:59:22 +030015}
16
Gleb Natapov66fd3f72009-05-11 13:35:50 +030017static inline void kvm_queue_interrupt(struct kvm_vcpu *vcpu, u8 vector,
18 bool soft)
Avi Kivity937a7ea2008-07-03 15:17:01 +030019{
20 vcpu->arch.interrupt.pending = true;
Gleb Natapov66fd3f72009-05-11 13:35:50 +030021 vcpu->arch.interrupt.soft = soft;
Avi Kivity937a7ea2008-07-03 15:17:01 +030022 vcpu->arch.interrupt.nr = vector;
23}
24
25static inline void kvm_clear_interrupt_queue(struct kvm_vcpu *vcpu)
26{
27 vcpu->arch.interrupt.pending = false;
28}
29
Gleb Natapov3298b752009-05-11 13:35:46 +030030static inline bool kvm_event_needs_reinjection(struct kvm_vcpu *vcpu)
31{
Wanpeng Li664f8e22017-08-24 03:35:09 -070032 return vcpu->arch.exception.injected || vcpu->arch.interrupt.pending ||
Gleb Natapov3298b752009-05-11 13:35:46 +030033 vcpu->arch.nmi_injected;
34}
Gleb Natapov66fd3f72009-05-11 13:35:50 +030035
36static inline bool kvm_exception_is_soft(unsigned int nr)
37{
38 return (nr == BP_VECTOR) || (nr == OF_VECTOR);
39}
Gleb Natapovfc61b802009-07-05 17:39:35 +030040
Avi Kivity3eeb3282010-01-21 15:31:48 +020041static inline bool is_protmode(struct kvm_vcpu *vcpu)
42{
43 return kvm_read_cr0_bits(vcpu, X86_CR0_PE);
44}
45
Avi Kivity836a1b32010-01-21 15:31:49 +020046static inline int is_long_mode(struct kvm_vcpu *vcpu)
47{
48#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +020049 return vcpu->arch.efer & EFER_LMA;
Avi Kivity836a1b32010-01-21 15:31:49 +020050#else
51 return 0;
52#endif
53}
54
Nadav Amit57773922014-06-18 17:19:23 +030055static inline bool is_64_bit_mode(struct kvm_vcpu *vcpu)
56{
57 int cs_db, cs_l;
58
59 if (!is_long_mode(vcpu))
60 return false;
61 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
62 return cs_l;
63}
64
Yu Zhang855feb62017-08-24 20:27:55 +080065static inline bool is_la57_mode(struct kvm_vcpu *vcpu)
66{
67#ifdef CONFIG_X86_64
68 return (vcpu->arch.efer & EFER_LMA) &&
69 kvm_read_cr4_bits(vcpu, X86_CR4_LA57);
70#else
71 return 0;
72#endif
73}
74
Joerg Roedel6539e732010-09-10 17:30:50 +020075static inline bool mmu_is_nested(struct kvm_vcpu *vcpu)
76{
77 return vcpu->arch.walk_mmu == &vcpu->arch.nested_mmu;
78}
79
Avi Kivity836a1b32010-01-21 15:31:49 +020080static inline int is_pae(struct kvm_vcpu *vcpu)
81{
82 return kvm_read_cr4_bits(vcpu, X86_CR4_PAE);
83}
84
85static inline int is_pse(struct kvm_vcpu *vcpu)
86{
87 return kvm_read_cr4_bits(vcpu, X86_CR4_PSE);
88}
89
90static inline int is_paging(struct kvm_vcpu *vcpu)
91{
Davidlohr Buesoc36fc042012-03-08 12:45:54 +010092 return likely(kvm_read_cr0_bits(vcpu, X86_CR0_PG));
Avi Kivity836a1b32010-01-21 15:31:49 +020093}
94
Joerg Roedel24d1b152010-12-07 17:15:05 +010095static inline u32 bit(int bitno)
96{
97 return 1 << (bitno & 31);
98}
99
Yu Zhangfd8cb432017-08-24 20:27:56 +0800100static inline u8 vcpu_virt_addr_bits(struct kvm_vcpu *vcpu)
101{
102 return kvm_read_cr4_bits(vcpu, X86_CR4_LA57) ? 57 : 48;
103}
104
105static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
106{
107 return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
108}
109
110static inline u64 get_canonical(u64 la, u8 vaddr_bits)
111{
112 return ((int64_t)la << (64 - vaddr_bits)) >> (64 - vaddr_bits);
113}
114
115static inline bool is_noncanonical_address(u64 la, struct kvm_vcpu *vcpu)
116{
117#ifdef CONFIG_X86_64
118 return get_canonical(la, vcpu_virt_addr_bits(vcpu)) != la;
119#else
120 return false;
121#endif
122}
123
124static inline bool emul_is_noncanonical_address(u64 la,
125 struct x86_emulate_ctxt *ctxt)
126{
127#ifdef CONFIG_X86_64
128 return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
129#else
130 return false;
131#endif
132}
133
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800134static inline void vcpu_cache_mmio_info(struct kvm_vcpu *vcpu,
135 gva_t gva, gfn_t gfn, unsigned access)
136{
Paolo Bonzini9034e6e2017-08-17 18:36:58 +0200137 /*
138 * If this is a shadow nested page table, the "GVA" is
139 * actually a nGPA.
140 */
141 vcpu->arch.mmio_gva = mmu_is_nested(vcpu) ? 0 : gva & PAGE_MASK;
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800142 vcpu->arch.access = access;
143 vcpu->arch.mmio_gfn = gfn;
David Matlack56f17dd2014-08-18 15:46:07 -0700144 vcpu->arch.mmio_gen = kvm_memslots(vcpu->kvm)->generation;
145}
146
147static inline bool vcpu_match_mmio_gen(struct kvm_vcpu *vcpu)
148{
149 return vcpu->arch.mmio_gen == kvm_memslots(vcpu->kvm)->generation;
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800150}
151
152/*
David Matlack56f17dd2014-08-18 15:46:07 -0700153 * Clear the mmio cache info for the given gva. If gva is MMIO_GVA_ANY, we
154 * clear all mmio cache info.
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800155 */
David Matlack56f17dd2014-08-18 15:46:07 -0700156#define MMIO_GVA_ANY (~(gva_t)0)
157
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800158static inline void vcpu_clear_mmio_info(struct kvm_vcpu *vcpu, gva_t gva)
159{
David Matlack56f17dd2014-08-18 15:46:07 -0700160 if (gva != MMIO_GVA_ANY && vcpu->arch.mmio_gva != (gva & PAGE_MASK))
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800161 return;
162
163 vcpu->arch.mmio_gva = 0;
164}
165
166static inline bool vcpu_match_mmio_gva(struct kvm_vcpu *vcpu, unsigned long gva)
167{
David Matlack56f17dd2014-08-18 15:46:07 -0700168 if (vcpu_match_mmio_gen(vcpu) && vcpu->arch.mmio_gva &&
169 vcpu->arch.mmio_gva == (gva & PAGE_MASK))
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800170 return true;
171
172 return false;
173}
174
175static inline bool vcpu_match_mmio_gpa(struct kvm_vcpu *vcpu, gpa_t gpa)
176{
David Matlack56f17dd2014-08-18 15:46:07 -0700177 if (vcpu_match_mmio_gen(vcpu) && vcpu->arch.mmio_gfn &&
178 vcpu->arch.mmio_gfn == gpa >> PAGE_SHIFT)
Xiao Guangrongbebb1062011-07-12 03:23:20 +0800179 return true;
180
181 return false;
182}
183
Nadav Amit57773922014-06-18 17:19:23 +0300184static inline unsigned long kvm_register_readl(struct kvm_vcpu *vcpu,
185 enum kvm_reg reg)
186{
187 unsigned long val = kvm_register_read(vcpu, reg);
188
189 return is_64_bit_mode(vcpu) ? val : (u32)val;
190}
191
Nadav Amit27e6fb52014-06-18 17:19:26 +0300192static inline void kvm_register_writel(struct kvm_vcpu *vcpu,
193 enum kvm_reg reg,
194 unsigned long val)
195{
196 if (!is_64_bit_mode(vcpu))
197 val = (u32)val;
198 return kvm_register_write(vcpu, reg, val);
199}
200
Paolo Bonzini41dbc6b2015-07-23 08:22:45 +0200201static inline bool kvm_check_has_quirk(struct kvm *kvm, u64 quirk)
202{
203 return !(kvm->arch.disabled_quirks & quirk);
204}
205
Zhang, Yanminff9d07a2010-04-19 13:32:45 +0800206void kvm_before_handle_nmi(struct kvm_vcpu *vcpu);
207void kvm_after_handle_nmi(struct kvm_vcpu *vcpu);
Nicholas Krausebab5bb32015-01-01 22:05:18 -0500208void kvm_set_pending_timer(struct kvm_vcpu *vcpu);
Serge E. Hallyn71f98332011-04-13 09:12:54 -0500209int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +0800210
Will Auld8fe8ab42012-11-29 12:42:12 -0800211void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr);
Paolo Bonzini108b2492016-09-01 14:21:03 +0200212u64 get_kvmclock_ns(struct kvm *kvm);
Zachary Amsden99e3e302010-08-19 22:07:17 -1000213
Nadav Har'El064aea72011-05-25 23:04:56 +0300214int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
215 gva_t addr, void *val, unsigned int bytes,
216 struct x86_exception *exception);
217
Nadav Har'El6a4d7552011-05-25 23:08:00 +0300218int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
219 gva_t addr, void *val, unsigned int bytes,
220 struct x86_exception *exception);
221
Xiao Guangrong19efffa2015-06-15 16:55:31 +0800222void kvm_vcpu_mtrr_init(struct kvm_vcpu *vcpu);
Xiao Guangrongff536042015-06-15 16:55:22 +0800223u8 kvm_mtrr_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
Nadav Amit45666542014-09-18 22:39:44 +0300224bool kvm_mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data);
Xiao Guangrongff536042015-06-15 16:55:22 +0800225int kvm_mtrr_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data);
226int kvm_mtrr_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
Xiao Guangrong6a39bbc2015-06-15 16:55:35 +0800227bool kvm_mtrr_check_gfn_range_consistency(struct kvm_vcpu *vcpu, gfn_t gfn,
228 int page_num);
Feng Wu520040142016-01-25 16:53:33 +0800229bool kvm_vector_hashing_enabled(void);
Nadav Amit45666542014-09-18 22:39:44 +0300230
Dave Hansend91cab72015-09-02 16:31:26 -0700231#define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
232 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
Huaitong Han17a511f2016-03-22 16:51:16 +0800233 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
234 | XFEATURE_MASK_PKRU)
Avi Kivity00b27a32011-11-23 16:30:32 +0200235extern u64 host_xcr0;
236
Paolo Bonzini4ff41732014-02-24 12:15:16 +0100237extern u64 kvm_supported_xcr0(void);
238
Marcelo Tosatti9ed96e82014-01-06 12:00:02 -0200239extern unsigned int min_timer_period_us;
240
Marcelo Tosattid0659d92014-12-16 09:08:15 -0500241extern unsigned int lapic_timer_advance_ns;
242
Gleb Natapov54e98182012-08-05 15:58:32 +0300243extern struct static_key kvm_no_apic_vcpu;
Paolo Bonzinib51012d2016-01-22 11:39:22 +0100244
Marcelo Tosatti8d93c872016-06-20 22:28:02 -0300245static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
246{
247 return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
248 vcpu->arch.virtual_tsc_shift);
249}
250
Paolo Bonzinib51012d2016-01-22 11:39:22 +0100251/* Same "calling convention" as do_div:
252 * - divide (n << 32) by base
253 * - put result in n
254 * - return remainder
255 */
256#define do_shl32_div32(n, base) \
257 ({ \
258 u32 __quot, __rem; \
259 asm("divl %2" : "=a" (__quot), "=d" (__rem) \
260 : "rm" (base), "0" (0), "1" ((u32) n)); \
261 n = __quot; \
262 __rem; \
263 })
264
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +0200265static inline bool kvm_mwait_in_guest(void)
266{
267 unsigned int eax, ebx, ecx, edx;
268
269 if (!cpu_has(&boot_cpu_data, X86_FEATURE_MWAIT))
270 return false;
271
272 switch (boot_cpu_data.x86_vendor) {
273 case X86_VENDOR_AMD:
274 /* All AMD CPUs have a working MWAIT implementation */
275 return true;
276 case X86_VENDOR_INTEL:
277 /* Handle Intel below */
278 break;
279 default:
280 return false;
281 }
282
283 /*
284 * Intel CPUs without CPUID5_ECX_INTERRUPT_BREAK are problematic as
285 * they would allow guest to stop the CPU completely by disabling
286 * interrupts then invoking MWAIT.
287 */
288 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
289 return false;
290
291 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &edx);
292
293 if (!(ecx & CPUID5_ECX_INTERRUPT_BREAK))
294 return false;
295
296 return true;
297}
298
Avi Kivity26eef702008-07-03 14:59:22 +0300299#endif