blob: b6c7bedf517eb3c3efe60e4c27ab40c78cc065e1 [file] [log] [blame]
Thomas Gleixnerf6cc69f2019-05-29 16:57:24 -07001// SPDX-License-Identifier: GPL-2.0-only
Jacob Pan2d281d82013-10-17 10:28:35 -07002/*
Zhang Rui33823882019-07-10 21:44:30 +08003 * Common code for Intel Running Average Power Limit (RAPL) support.
4 * Copyright (c) 2019, Intel Corporation.
Jacob Pan2d281d82013-10-17 10:28:35 -07005 */
6#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
8#include <linux/kernel.h>
9#include <linux/module.h>
10#include <linux/list.h>
11#include <linux/types.h>
12#include <linux/device.h>
13#include <linux/slab.h>
14#include <linux/log2.h>
15#include <linux/bitmap.h>
16#include <linux/delay.h>
17#include <linux/sysfs.h>
18#include <linux/cpu.h>
19#include <linux/powercap.h>
Zhen Han52b36722018-01-10 08:38:23 +080020#include <linux/suspend.h>
Zhang Ruiff956822019-07-10 21:44:24 +080021#include <linux/intel_rapl.h>
Zhang Rui33823882019-07-10 21:44:30 +080022#include <linux/processor.h>
Zhang Ruiabcfaeb2019-07-10 21:44:34 +080023#include <linux/platform_device.h>
24
25#include <asm/iosf_mbi.h>
Jacob Pan2d281d82013-10-17 10:28:35 -070026#include <asm/cpu_device_id.h>
Dave Hansen62d16732016-06-02 17:19:36 -070027#include <asm/intel-family.h>
Jacob Pan2d281d82013-10-17 10:28:35 -070028
29/* bitmasks for RAPL MSRs, used by primitive access functions */
30#define ENERGY_STATUS_MASK 0xffffffff
31
32#define POWER_LIMIT1_MASK 0x7FFF
33#define POWER_LIMIT1_ENABLE BIT(15)
34#define POWER_LIMIT1_CLAMP BIT(16)
35
36#define POWER_LIMIT2_MASK (0x7FFFULL<<32)
37#define POWER_LIMIT2_ENABLE BIT_ULL(47)
38#define POWER_LIMIT2_CLAMP BIT_ULL(48)
Zhang Rui0c2dded2019-07-10 21:44:32 +080039#define POWER_HIGH_LOCK BIT_ULL(63)
40#define POWER_LOW_LOCK BIT(31)
Jacob Pan2d281d82013-10-17 10:28:35 -070041
Sumeet Pawnikar8365a892020-07-16 23:14:55 +053042#define POWER_LIMIT4_MASK 0x1FFF
43
Jacob Pan2d281d82013-10-17 10:28:35 -070044#define TIME_WINDOW1_MASK (0x7FULL<<17)
45#define TIME_WINDOW2_MASK (0x7FULL<<49)
46
47#define POWER_UNIT_OFFSET 0
48#define POWER_UNIT_MASK 0x0F
49
50#define ENERGY_UNIT_OFFSET 0x08
51#define ENERGY_UNIT_MASK 0x1F00
52
53#define TIME_UNIT_OFFSET 0x10
54#define TIME_UNIT_MASK 0xF0000
55
56#define POWER_INFO_MAX_MASK (0x7fffULL<<32)
57#define POWER_INFO_MIN_MASK (0x7fffULL<<16)
58#define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
59#define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
60
61#define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
62#define PP_POLICY_MASK 0x1F
63
64/* Non HW constants */
Zhang Rui33823882019-07-10 21:44:30 +080065#define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
Jacob Pan2d281d82013-10-17 10:28:35 -070066#define RAPL_PRIMITIVE_DUMMY BIT(2)
67
Jacob Pan2d281d82013-10-17 10:28:35 -070068#define TIME_WINDOW_MAX_MSEC 40000
69#define TIME_WINDOW_MIN_MSEC 250
Zhang Rui33823882019-07-10 21:44:30 +080070#define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
Jacob Pan2d281d82013-10-17 10:28:35 -070071enum unit_type {
Zhang Rui33823882019-07-10 21:44:30 +080072 ARBITRARY_UNIT, /* no translation */
Jacob Pan2d281d82013-10-17 10:28:35 -070073 POWER_UNIT,
74 ENERGY_UNIT,
75 TIME_UNIT,
76};
77
Jacob Pan2d281d82013-10-17 10:28:35 -070078/* per domain data, some are optional */
Jacob Pan2d281d82013-10-17 10:28:35 -070079#define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
80
Jacob Pan2d281d82013-10-17 10:28:35 -070081#define DOMAIN_STATE_INACTIVE BIT(0)
82#define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
83#define DOMAIN_STATE_BIOS_LOCKED BIT(2)
84
Jacob Pan2d281d82013-10-17 10:28:35 -070085static const char pl1_name[] = "long_term";
86static const char pl2_name[] = "short_term";
Sumeet Pawnikar8365a892020-07-16 23:14:55 +053087static const char pl4_name[] = "peak_power";
Jacob Pan2d281d82013-10-17 10:28:35 -070088
Jacob Pan2d281d82013-10-17 10:28:35 -070089#define power_zone_to_rapl_domain(_zone) \
90 container_of(_zone, struct rapl_domain, power_zone)
91
Jacob Pan087e9cb2014-11-07 09:29:25 -080092struct rapl_defaults {
Ajay Thomas51b63402015-04-30 01:43:23 +053093 u8 floor_freq_reg_addr;
Jacob Pan087e9cb2014-11-07 09:29:25 -080094 int (*check_unit)(struct rapl_package *rp, int cpu);
95 void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
96 u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
Zhang Rui33823882019-07-10 21:44:30 +080097 bool to_raw);
Jacob Pand474a4d2015-03-13 03:48:56 -070098 unsigned int dram_domain_energy_unit;
Zhang Rui2d798d92020-06-29 13:34:50 +080099 unsigned int psys_domain_energy_unit;
Jacob Pan087e9cb2014-11-07 09:29:25 -0800100};
101static struct rapl_defaults *rapl_defaults;
102
Jacob Pan3c2c0842014-11-07 09:29:26 -0800103/* Sideband MBI registers */
Ajay Thomas51b63402015-04-30 01:43:23 +0530104#define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
105#define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800106
Jacob Pan2d281d82013-10-17 10:28:35 -0700107#define PACKAGE_PLN_INT_SAVED BIT(0)
108#define MAX_PRIM_NAME (32)
109
110/* per domain data. used to describe individual knobs such that access function
111 * can be consolidated into one instead of many inline functions.
112 */
113struct rapl_primitive_info {
114 const char *name;
115 u64 mask;
116 int shift;
Zhang Ruif7c4e0c2019-07-10 21:44:22 +0800117 enum rapl_domain_reg_id id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700118 enum unit_type unit;
119 u32 flag;
120};
121
122#define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
123 .name = #p, \
124 .mask = m, \
125 .shift = s, \
126 .id = i, \
127 .unit = u, \
128 .flag = f \
129 }
130
131static void rapl_init_domains(struct rapl_package *rp);
132static int rapl_read_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800133 enum rapl_primitives prim,
134 bool xlate, u64 *data);
Jacob Pan2d281d82013-10-17 10:28:35 -0700135static int rapl_write_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800136 enum rapl_primitives prim,
137 unsigned long long value);
Jacob Pan309557f2016-02-24 13:31:37 -0800138static u64 rapl_unit_xlate(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800139 enum unit_type type, u64 value, int to_raw);
Jacob Pan309557f2016-02-24 13:31:37 -0800140static void package_power_limit_irq_save(struct rapl_package *rp);
Jacob Pan2d281d82013-10-17 10:28:35 -0700141
Zhang Rui33823882019-07-10 21:44:30 +0800142static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
Jacob Pan2d281d82013-10-17 10:28:35 -0700143
Zhang Rui33823882019-07-10 21:44:30 +0800144static const char *const rapl_domain_names[] = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700145 "package",
146 "core",
147 "uncore",
148 "dram",
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700149 "psys",
Jacob Pan2d281d82013-10-17 10:28:35 -0700150};
151
Zhang Rui33823882019-07-10 21:44:30 +0800152static int get_energy_counter(struct powercap_zone *power_zone,
153 u64 *energy_raw)
Jacob Pan2d281d82013-10-17 10:28:35 -0700154{
155 struct rapl_domain *rd;
156 u64 energy_now;
157
158 /* prevent CPU hotplug, make sure the RAPL domain does not go
159 * away while reading the counter.
160 */
161 get_online_cpus();
162 rd = power_zone_to_rapl_domain(power_zone);
163
164 if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
165 *energy_raw = energy_now;
166 put_online_cpus();
167
168 return 0;
169 }
170 put_online_cpus();
171
172 return -EIO;
173}
174
175static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
176{
Jacob Pand474a4d2015-03-13 03:48:56 -0700177 struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
178
Jacob Pan309557f2016-02-24 13:31:37 -0800179 *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -0700180 return 0;
181}
182
183static int release_zone(struct powercap_zone *power_zone)
184{
185 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
Jacob Pan309557f2016-02-24 13:31:37 -0800186 struct rapl_package *rp = rd->rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700187
188 /* package zone is the last zone of a package, we can free
189 * memory here since all children has been unregistered.
190 */
191 if (rd->id == RAPL_DOMAIN_PACKAGE) {
Jacob Pan2d281d82013-10-17 10:28:35 -0700192 kfree(rd);
193 rp->domains = NULL;
194 }
195
196 return 0;
197
198}
199
200static int find_nr_power_limit(struct rapl_domain *rd)
201{
Jacob Pane1399ba2016-05-31 13:41:29 -0700202 int i, nr_pl = 0;
Jacob Pan2d281d82013-10-17 10:28:35 -0700203
204 for (i = 0; i < NR_POWER_LIMITS; i++) {
Jacob Pane1399ba2016-05-31 13:41:29 -0700205 if (rd->rpl[i].name)
206 nr_pl++;
Jacob Pan2d281d82013-10-17 10:28:35 -0700207 }
208
Jacob Pane1399ba2016-05-31 13:41:29 -0700209 return nr_pl;
Jacob Pan2d281d82013-10-17 10:28:35 -0700210}
211
212static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
213{
214 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -0700215
216 if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
217 return -EACCES;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800218
Jacob Pan2d281d82013-10-17 10:28:35 -0700219 get_online_cpus();
Jacob Pan2d281d82013-10-17 10:28:35 -0700220 rapl_write_data_raw(rd, PL1_ENABLE, mode);
Ajay Thomas51b63402015-04-30 01:43:23 +0530221 if (rapl_defaults->set_floor_freq)
222 rapl_defaults->set_floor_freq(rd, mode);
Jacob Pan2d281d82013-10-17 10:28:35 -0700223 put_online_cpus();
224
225 return 0;
226}
227
228static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
229{
230 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
231 u64 val;
232
233 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
234 *mode = false;
235 return 0;
236 }
237 get_online_cpus();
238 if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
239 put_online_cpus();
240 return -EIO;
241 }
242 *mode = val;
243 put_online_cpus();
244
245 return 0;
246}
247
248/* per RAPL domain ops, in the order of rapl_domain_type */
Julia Lawall600c3952015-12-23 22:59:55 +0100249static const struct powercap_zone_ops zone_ops[] = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700250 /* RAPL_DOMAIN_PACKAGE */
251 {
Zhang Rui33823882019-07-10 21:44:30 +0800252 .get_energy_uj = get_energy_counter,
253 .get_max_energy_range_uj = get_max_energy_counter,
254 .release = release_zone,
255 .set_enable = set_domain_enable,
256 .get_enable = get_domain_enable,
257 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700258 /* RAPL_DOMAIN_PP0 */
259 {
Zhang Rui33823882019-07-10 21:44:30 +0800260 .get_energy_uj = get_energy_counter,
261 .get_max_energy_range_uj = get_max_energy_counter,
262 .release = release_zone,
263 .set_enable = set_domain_enable,
264 .get_enable = get_domain_enable,
265 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700266 /* RAPL_DOMAIN_PP1 */
267 {
Zhang Rui33823882019-07-10 21:44:30 +0800268 .get_energy_uj = get_energy_counter,
269 .get_max_energy_range_uj = get_max_energy_counter,
270 .release = release_zone,
271 .set_enable = set_domain_enable,
272 .get_enable = get_domain_enable,
273 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700274 /* RAPL_DOMAIN_DRAM */
275 {
Zhang Rui33823882019-07-10 21:44:30 +0800276 .get_energy_uj = get_energy_counter,
277 .get_max_energy_range_uj = get_max_energy_counter,
278 .release = release_zone,
279 .set_enable = set_domain_enable,
280 .get_enable = get_domain_enable,
281 },
Srinivas Pandruvada3521ba12016-04-17 15:03:01 -0700282 /* RAPL_DOMAIN_PLATFORM */
283 {
Zhang Rui33823882019-07-10 21:44:30 +0800284 .get_energy_uj = get_energy_counter,
285 .get_max_energy_range_uj = get_max_energy_counter,
286 .release = release_zone,
287 .set_enable = set_domain_enable,
288 .get_enable = get_domain_enable,
289 },
Jacob Pan2d281d82013-10-17 10:28:35 -0700290};
291
Jacob Pane1399ba2016-05-31 13:41:29 -0700292/*
293 * Constraint index used by powercap can be different than power limit (PL)
Zhang Rui33823882019-07-10 21:44:30 +0800294 * index in that some PLs maybe missing due to non-existent MSRs. So we
Jacob Pane1399ba2016-05-31 13:41:29 -0700295 * need to convert here by finding the valid PLs only (name populated).
296 */
297static int contraint_to_pl(struct rapl_domain *rd, int cid)
298{
299 int i, j;
300
301 for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
302 if ((rd->rpl[i].name) && j++ == cid) {
303 pr_debug("%s: index %d\n", __func__, i);
304 return i;
305 }
306 }
Jacob Pancb43f812016-11-28 13:53:11 -0800307 pr_err("Cannot find matching power limit for constraint %d\n", cid);
Jacob Pane1399ba2016-05-31 13:41:29 -0700308
309 return -EINVAL;
310}
311
312static int set_power_limit(struct powercap_zone *power_zone, int cid,
Zhang Rui33823882019-07-10 21:44:30 +0800313 u64 power_limit)
Jacob Pan2d281d82013-10-17 10:28:35 -0700314{
315 struct rapl_domain *rd;
316 struct rapl_package *rp;
317 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700318 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700319
320 get_online_cpus();
321 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700322 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800323 if (id < 0) {
324 ret = id;
325 goto set_exit;
326 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700327
Jacob Pan309557f2016-02-24 13:31:37 -0800328 rp = rd->rp;
Jacob Pan2d281d82013-10-17 10:28:35 -0700329
330 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
Zhang Rui33823882019-07-10 21:44:30 +0800331 dev_warn(&power_zone->dev,
332 "%s locked by BIOS, monitoring only\n", rd->name);
Jacob Pan2d281d82013-10-17 10:28:35 -0700333 ret = -EACCES;
334 goto set_exit;
335 }
336
337 switch (rd->rpl[id].prim_id) {
338 case PL1_ENABLE:
339 rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
340 break;
341 case PL2_ENABLE:
342 rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
343 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530344 case PL4_ENABLE:
345 rapl_write_data_raw(rd, POWER_LIMIT4, power_limit);
346 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700347 default:
348 ret = -EINVAL;
349 }
350 if (!ret)
Jacob Pan309557f2016-02-24 13:31:37 -0800351 package_power_limit_irq_save(rp);
Jacob Pan2d281d82013-10-17 10:28:35 -0700352set_exit:
353 put_online_cpus();
354 return ret;
355}
356
Jacob Pane1399ba2016-05-31 13:41:29 -0700357static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
Zhang Rui33823882019-07-10 21:44:30 +0800358 u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700359{
360 struct rapl_domain *rd;
361 u64 val;
362 int prim;
363 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700364 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700365
366 get_online_cpus();
367 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700368 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800369 if (id < 0) {
370 ret = id;
371 goto get_exit;
372 }
373
Jacob Pan2d281d82013-10-17 10:28:35 -0700374 switch (rd->rpl[id].prim_id) {
375 case PL1_ENABLE:
376 prim = POWER_LIMIT1;
377 break;
378 case PL2_ENABLE:
379 prim = POWER_LIMIT2;
380 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530381 case PL4_ENABLE:
382 prim = POWER_LIMIT4;
383 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700384 default:
385 put_online_cpus();
386 return -EINVAL;
387 }
388 if (rapl_read_data_raw(rd, prim, true, &val))
389 ret = -EIO;
390 else
391 *data = val;
392
Jacob Pancb43f812016-11-28 13:53:11 -0800393get_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700394 put_online_cpus();
395
396 return ret;
397}
398
Jacob Pane1399ba2016-05-31 13:41:29 -0700399static int set_time_window(struct powercap_zone *power_zone, int cid,
Zhang Rui33823882019-07-10 21:44:30 +0800400 u64 window)
Jacob Pan2d281d82013-10-17 10:28:35 -0700401{
402 struct rapl_domain *rd;
403 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700404 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700405
406 get_online_cpus();
407 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700408 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800409 if (id < 0) {
410 ret = id;
411 goto set_time_exit;
412 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700413
Jacob Pan2d281d82013-10-17 10:28:35 -0700414 switch (rd->rpl[id].prim_id) {
415 case PL1_ENABLE:
416 rapl_write_data_raw(rd, TIME_WINDOW1, window);
417 break;
418 case PL2_ENABLE:
419 rapl_write_data_raw(rd, TIME_WINDOW2, window);
420 break;
421 default:
422 ret = -EINVAL;
423 }
Jacob Pancb43f812016-11-28 13:53:11 -0800424
425set_time_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700426 put_online_cpus();
427 return ret;
428}
429
Zhang Rui33823882019-07-10 21:44:30 +0800430static int get_time_window(struct powercap_zone *power_zone, int cid,
431 u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700432{
433 struct rapl_domain *rd;
434 u64 val;
435 int ret = 0;
Jacob Pane1399ba2016-05-31 13:41:29 -0700436 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700437
438 get_online_cpus();
439 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700440 id = contraint_to_pl(rd, cid);
Jacob Pancb43f812016-11-28 13:53:11 -0800441 if (id < 0) {
442 ret = id;
443 goto get_time_exit;
444 }
Jacob Pane1399ba2016-05-31 13:41:29 -0700445
Jacob Pan2d281d82013-10-17 10:28:35 -0700446 switch (rd->rpl[id].prim_id) {
447 case PL1_ENABLE:
448 ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
449 break;
450 case PL2_ENABLE:
451 ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
452 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530453 case PL4_ENABLE:
454 /*
455 * Time window parameter is not applicable for PL4 entry
456 * so assigining '0' as default value.
457 */
458 val = 0;
459 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700460 default:
461 put_online_cpus();
462 return -EINVAL;
463 }
464 if (!ret)
465 *data = val;
Jacob Pancb43f812016-11-28 13:53:11 -0800466
467get_time_exit:
Jacob Pan2d281d82013-10-17 10:28:35 -0700468 put_online_cpus();
469
470 return ret;
471}
472
Zhang Rui33823882019-07-10 21:44:30 +0800473static const char *get_constraint_name(struct powercap_zone *power_zone,
474 int cid)
Jacob Pan2d281d82013-10-17 10:28:35 -0700475{
Jacob Pan2d281d82013-10-17 10:28:35 -0700476 struct rapl_domain *rd;
Jacob Pane1399ba2016-05-31 13:41:29 -0700477 int id;
Jacob Pan2d281d82013-10-17 10:28:35 -0700478
479 rd = power_zone_to_rapl_domain(power_zone);
Jacob Pane1399ba2016-05-31 13:41:29 -0700480 id = contraint_to_pl(rd, cid);
481 if (id >= 0)
482 return rd->rpl[id].name;
Jacob Pan2d281d82013-10-17 10:28:35 -0700483
Jacob Pane1399ba2016-05-31 13:41:29 -0700484 return NULL;
Jacob Pan2d281d82013-10-17 10:28:35 -0700485}
486
Zhang Rui33823882019-07-10 21:44:30 +0800487static int get_max_power(struct powercap_zone *power_zone, int id, u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700488{
489 struct rapl_domain *rd;
490 u64 val;
491 int prim;
492 int ret = 0;
493
494 get_online_cpus();
495 rd = power_zone_to_rapl_domain(power_zone);
496 switch (rd->rpl[id].prim_id) {
497 case PL1_ENABLE:
498 prim = THERMAL_SPEC_POWER;
499 break;
500 case PL2_ENABLE:
501 prim = MAX_POWER;
502 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530503 case PL4_ENABLE:
504 prim = MAX_POWER;
505 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700506 default:
507 put_online_cpus();
508 return -EINVAL;
509 }
510 if (rapl_read_data_raw(rd, prim, true, &val))
511 ret = -EIO;
512 else
513 *data = val;
514
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530515 /* As a generalization rule, PL4 would be around two times PL2. */
516 if (rd->rpl[id].prim_id == PL4_ENABLE)
517 *data = *data * 2;
518
Jacob Pan2d281d82013-10-17 10:28:35 -0700519 put_online_cpus();
520
521 return ret;
522}
523
Julia Lawall600c3952015-12-23 22:59:55 +0100524static const struct powercap_zone_constraint_ops constraint_ops = {
Jacob Pan2d281d82013-10-17 10:28:35 -0700525 .set_power_limit_uw = set_power_limit,
526 .get_power_limit_uw = get_current_power_limit,
527 .set_time_window_us = set_time_window,
528 .get_time_window_us = get_time_window,
529 .get_max_power_uw = get_max_power,
530 .get_name = get_constraint_name,
531};
532
533/* called after domain detection and package level data are set */
534static void rapl_init_domains(struct rapl_package *rp)
535{
Zhang Rui0c2dded2019-07-10 21:44:32 +0800536 enum rapl_domain_type i;
537 enum rapl_domain_reg_id j;
Jacob Pan2d281d82013-10-17 10:28:35 -0700538 struct rapl_domain *rd = rp->domains;
539
540 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
541 unsigned int mask = rp->domain_map & (1 << i);
Zhang Rui7fde2712019-07-10 21:44:26 +0800542
Zhang Rui0c2dded2019-07-10 21:44:32 +0800543 if (!mask)
544 continue;
Zhang Rui7fde2712019-07-10 21:44:26 +0800545
Zhang Rui0c2dded2019-07-10 21:44:32 +0800546 rd->rp = rp;
Zhang Ruif1e8d752020-10-13 15:42:41 +0800547
548 if (i == RAPL_DOMAIN_PLATFORM && rp->id > 0) {
549 snprintf(rd->name, RAPL_DOMAIN_NAME_LENGTH, "psys-%d",
550 cpu_data(rp->lead_cpu).phys_proc_id);
551 } else
552 snprintf(rd->name, RAPL_DOMAIN_NAME_LENGTH, "%s",
553 rapl_domain_names[i]);
554
Zhang Rui0c2dded2019-07-10 21:44:32 +0800555 rd->id = i;
556 rd->rpl[0].prim_id = PL1_ENABLE;
557 rd->rpl[0].name = pl1_name;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530558
559 /*
560 * The PL2 power domain is applicable for limits two
561 * and limits three
562 */
563 if (rp->priv->limits[i] >= 2) {
Jacob Pan2d281d82013-10-17 10:28:35 -0700564 rd->rpl[1].prim_id = PL2_ENABLE;
565 rd->rpl[1].name = pl2_name;
Zhang Rui0c2dded2019-07-10 21:44:32 +0800566 }
567
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530568 /* Enable PL4 domain if the total power limits are three */
569 if (rp->priv->limits[i] == 3) {
570 rd->rpl[2].prim_id = PL4_ENABLE;
571 rd->rpl[2].name = pl4_name;
572 }
573
Zhang Rui0c2dded2019-07-10 21:44:32 +0800574 for (j = 0; j < RAPL_DOMAIN_REG_MAX; j++)
575 rd->regs[j] = rp->priv->regs[i][j];
576
Zhang Rui2d798d92020-06-29 13:34:50 +0800577 switch (i) {
578 case RAPL_DOMAIN_DRAM:
Jacob Pand474a4d2015-03-13 03:48:56 -0700579 rd->domain_energy_unit =
Zhang Rui33823882019-07-10 21:44:30 +0800580 rapl_defaults->dram_domain_energy_unit;
Jacob Pand474a4d2015-03-13 03:48:56 -0700581 if (rd->domain_energy_unit)
582 pr_info("DRAM domain energy unit %dpj\n",
583 rd->domain_energy_unit);
Zhang Rui2d798d92020-06-29 13:34:50 +0800584 break;
585 case RAPL_DOMAIN_PLATFORM:
586 rd->domain_energy_unit =
587 rapl_defaults->psys_domain_energy_unit;
588 if (rd->domain_energy_unit)
589 pr_info("Platform domain energy unit %dpj\n",
590 rd->domain_energy_unit);
591 break;
592 default:
593 break;
Jacob Pan2d281d82013-10-17 10:28:35 -0700594 }
Zhang Rui0c2dded2019-07-10 21:44:32 +0800595 rd++;
Jacob Pan2d281d82013-10-17 10:28:35 -0700596 }
597}
598
Jacob Pan309557f2016-02-24 13:31:37 -0800599static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
Zhang Rui33823882019-07-10 21:44:30 +0800600 u64 value, int to_raw)
Jacob Pan2d281d82013-10-17 10:28:35 -0700601{
Jacob Pan3c2c0842014-11-07 09:29:26 -0800602 u64 units = 1;
Jacob Pan309557f2016-02-24 13:31:37 -0800603 struct rapl_package *rp = rd->rp;
Jacob Pand474a4d2015-03-13 03:48:56 -0700604 u64 scale = 1;
Jacob Pan2d281d82013-10-17 10:28:35 -0700605
Jacob Pan2d281d82013-10-17 10:28:35 -0700606 switch (type) {
607 case POWER_UNIT:
Jacob Pan3c2c0842014-11-07 09:29:26 -0800608 units = rp->power_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700609 break;
610 case ENERGY_UNIT:
Jacob Pand474a4d2015-03-13 03:48:56 -0700611 scale = ENERGY_UNIT_SCALE;
612 /* per domain unit takes precedence */
Jacob Pancb43f812016-11-28 13:53:11 -0800613 if (rd->domain_energy_unit)
Jacob Pand474a4d2015-03-13 03:48:56 -0700614 units = rd->domain_energy_unit;
615 else
616 units = rp->energy_unit;
Jacob Pan2d281d82013-10-17 10:28:35 -0700617 break;
618 case TIME_UNIT:
Jacob Pan3c2c0842014-11-07 09:29:26 -0800619 return rapl_defaults->compute_time_window(rp, value, to_raw);
Jacob Pan2d281d82013-10-17 10:28:35 -0700620 case ARBITRARY_UNIT:
621 default:
622 return value;
Tom Rixa8193af2020-11-01 06:11:29 -0800623 }
Jacob Pan2d281d82013-10-17 10:28:35 -0700624
625 if (to_raw)
Jacob Pand474a4d2015-03-13 03:48:56 -0700626 return div64_u64(value, units) * scale;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800627
628 value *= units;
629
Jacob Pand474a4d2015-03-13 03:48:56 -0700630 return div64_u64(value, scale);
Jacob Pan2d281d82013-10-17 10:28:35 -0700631}
632
633/* in the order of enum rapl_primitives */
634static struct rapl_primitive_info rpi[] = {
635 /* name, mask, shift, msr index, unit divisor */
636 PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800637 RAPL_DOMAIN_REG_STATUS, ENERGY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700638 PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800639 RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700640 PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
Zhang Rui33823882019-07-10 21:44:30 +0800641 RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0),
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530642 PRIMITIVE_INFO_INIT(POWER_LIMIT4, POWER_LIMIT4_MASK, 0,
643 RAPL_DOMAIN_REG_PL4, POWER_UNIT, 0),
Zhang Rui0c2dded2019-07-10 21:44:32 +0800644 PRIMITIVE_INFO_INIT(FW_LOCK, POWER_LOW_LOCK, 31,
Zhang Rui33823882019-07-10 21:44:30 +0800645 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700646 PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
Zhang Rui33823882019-07-10 21:44:30 +0800647 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700648 PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
Zhang Rui33823882019-07-10 21:44:30 +0800649 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700650 PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
Zhang Rui33823882019-07-10 21:44:30 +0800651 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700652 PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
Zhang Rui33823882019-07-10 21:44:30 +0800653 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
Sumeet Pawnikar8365a892020-07-16 23:14:55 +0530654 PRIMITIVE_INFO_INIT(PL4_ENABLE, POWER_LIMIT4_MASK, 0,
655 RAPL_DOMAIN_REG_PL4, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700656 PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
Zhang Rui33823882019-07-10 21:44:30 +0800657 RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700658 PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
Zhang Rui33823882019-07-10 21:44:30 +0800659 RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700660 PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
Zhang Rui33823882019-07-10 21:44:30 +0800661 0, RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700662 PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
Zhang Rui33823882019-07-10 21:44:30 +0800663 RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700664 PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
Zhang Rui33823882019-07-10 21:44:30 +0800665 RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700666 PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
Zhang Rui33823882019-07-10 21:44:30 +0800667 RAPL_DOMAIN_REG_INFO, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700668 PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800669 RAPL_DOMAIN_REG_PERF, TIME_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700670 PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
Zhang Rui33823882019-07-10 21:44:30 +0800671 RAPL_DOMAIN_REG_POLICY, ARBITRARY_UNIT, 0),
Jacob Pan2d281d82013-10-17 10:28:35 -0700672 /* non-hardware */
673 PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
Zhang Rui33823882019-07-10 21:44:30 +0800674 RAPL_PRIMITIVE_DERIVED),
Jacob Pan2d281d82013-10-17 10:28:35 -0700675 {NULL, 0, 0, 0},
676};
677
678/* Read primitive data based on its related struct rapl_primitive_info.
679 * if xlate flag is set, return translated data based on data units, i.e.
680 * time, energy, and power.
681 * RAPL MSRs are non-architectual and are laid out not consistently across
682 * domains. Here we use primitive info to allow writing consolidated access
683 * functions.
684 * For a given primitive, it is processed by MSR mask and shift. Unit conversion
685 * is pre-assigned based on RAPL unit MSRs read at init time.
686 * 63-------------------------- 31--------------------------- 0
687 * | xxxxx (mask) |
688 * | |<- shift ----------------|
689 * 63-------------------------- 31--------------------------- 0
690 */
691static int rapl_read_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800692 enum rapl_primitives prim, bool xlate, u64 *data)
Jacob Pan2d281d82013-10-17 10:28:35 -0700693{
Zhang Ruibeea8df2019-07-10 21:44:27 +0800694 u64 value;
Jacob Pan2d281d82013-10-17 10:28:35 -0700695 struct rapl_primitive_info *rp = &rpi[prim];
Zhang Ruibeea8df2019-07-10 21:44:27 +0800696 struct reg_action ra;
Jacob Pan2d281d82013-10-17 10:28:35 -0700697 int cpu;
698
699 if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
700 return -EINVAL;
701
Zhang Ruibeea8df2019-07-10 21:44:27 +0800702 ra.reg = rd->regs[rp->id];
703 if (!ra.reg)
Jacob Pan2d281d82013-10-17 10:28:35 -0700704 return -EINVAL;
Jacob Pan323ee642016-02-24 13:31:38 -0800705
706 cpu = rd->rp->lead_cpu;
Jacob Pan2d281d82013-10-17 10:28:35 -0700707
Zhang Rui0c2dded2019-07-10 21:44:32 +0800708 /* domain with 2 limits has different bit */
709 if (prim == FW_LOCK && rd->rp->priv->limits[rd->id] == 2) {
710 rp->mask = POWER_HIGH_LOCK;
Jacob Pan2d281d82013-10-17 10:28:35 -0700711 rp->shift = 63;
712 }
713 /* non-hardware data are collected by the polling thread */
714 if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
715 *data = rd->rdd.primitives[prim];
716 return 0;
717 }
718
Zhang Ruibeea8df2019-07-10 21:44:27 +0800719 ra.mask = rp->mask;
720
721 if (rd->rp->priv->read_raw(cpu, &ra)) {
Zhang Ruid978e752019-07-10 21:44:31 +0800722 pr_debug("failed to read reg 0x%llx on cpu %d\n", ra.reg, cpu);
Jacob Pan2d281d82013-10-17 10:28:35 -0700723 return -EIO;
724 }
725
Zhang Ruibeea8df2019-07-10 21:44:27 +0800726 value = ra.value >> rp->shift;
727
Jacob Pan2d281d82013-10-17 10:28:35 -0700728 if (xlate)
Zhang Ruibeea8df2019-07-10 21:44:27 +0800729 *data = rapl_unit_xlate(rd, rp->unit, value, 0);
Jacob Pan2d281d82013-10-17 10:28:35 -0700730 else
Zhang Ruibeea8df2019-07-10 21:44:27 +0800731 *data = value;
Jacob Pan2d281d82013-10-17 10:28:35 -0700732
733 return 0;
734}
735
736/* Similar use of primitive info in the read counterpart */
737static int rapl_write_data_raw(struct rapl_domain *rd,
Zhang Rui33823882019-07-10 21:44:30 +0800738 enum rapl_primitives prim,
739 unsigned long long value)
Jacob Pan2d281d82013-10-17 10:28:35 -0700740{
Jacob Pan2d281d82013-10-17 10:28:35 -0700741 struct rapl_primitive_info *rp = &rpi[prim];
742 int cpu;
Jacob Panf14a1392016-02-24 13:31:36 -0800743 u64 bits;
Zhang Ruibeea8df2019-07-10 21:44:27 +0800744 struct reg_action ra;
Jacob Panf14a1392016-02-24 13:31:36 -0800745 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -0700746
Jacob Pan323ee642016-02-24 13:31:38 -0800747 cpu = rd->rp->lead_cpu;
Jacob Pan309557f2016-02-24 13:31:37 -0800748 bits = rapl_unit_xlate(rd, rp->unit, value, 1);
Adam Lessnauedbdabc2017-06-01 11:21:50 +0200749 bits <<= rp->shift;
750 bits &= rp->mask;
751
Zhang Ruibeea8df2019-07-10 21:44:27 +0800752 memset(&ra, 0, sizeof(ra));
Jacob Panf14a1392016-02-24 13:31:36 -0800753
Zhang Ruibeea8df2019-07-10 21:44:27 +0800754 ra.reg = rd->regs[rp->id];
755 ra.mask = rp->mask;
756 ra.value = bits;
Jacob Panf14a1392016-02-24 13:31:36 -0800757
Zhang Ruibeea8df2019-07-10 21:44:27 +0800758 ret = rd->rp->priv->write_raw(cpu, &ra);
Jacob Panf14a1392016-02-24 13:31:36 -0800759
760 return ret;
Jacob Pan2d281d82013-10-17 10:28:35 -0700761}
762
Jacob Pan3c2c0842014-11-07 09:29:26 -0800763/*
764 * Raw RAPL data stored in MSRs are in certain scales. We need to
765 * convert them into standard units based on the units reported in
766 * the RAPL unit MSRs. This is specific to CPUs as the method to
767 * calculate units differ on different CPUs.
768 * We convert the units to below format based on CPUs.
769 * i.e.
Jacob Pand474a4d2015-03-13 03:48:56 -0700770 * energy unit: picoJoules : Represented in picoJoules by default
Jacob Pan3c2c0842014-11-07 09:29:26 -0800771 * power unit : microWatts : Represented in milliWatts by default
772 * time unit : microseconds: Represented in seconds by default
773 */
774static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
Jacob Pan2d281d82013-10-17 10:28:35 -0700775{
Zhang Rui1193b162019-07-10 21:44:29 +0800776 struct reg_action ra;
Jacob Pan2d281d82013-10-17 10:28:35 -0700777 u32 value;
778
Zhang Rui1193b162019-07-10 21:44:29 +0800779 ra.reg = rp->priv->reg_unit;
780 ra.mask = ~0;
781 if (rp->priv->read_raw(cpu, &ra)) {
Zhang Ruid978e752019-07-10 21:44:31 +0800782 pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n",
Zhang Rui33823882019-07-10 21:44:30 +0800783 rp->priv->reg_unit, cpu);
Jacob Pan2d281d82013-10-17 10:28:35 -0700784 return -ENODEV;
785 }
786
Zhang Rui1193b162019-07-10 21:44:29 +0800787 value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
Jacob Pand474a4d2015-03-13 03:48:56 -0700788 rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700789
Zhang Rui1193b162019-07-10 21:44:29 +0800790 value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800791 rp->power_unit = 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700792
Zhang Rui1193b162019-07-10 21:44:29 +0800793 value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800794 rp->time_unit = 1000000 / (1 << value);
Jacob Pan2d281d82013-10-17 10:28:35 -0700795
Zhang Rui9ea76122019-05-13 13:58:53 -0400796 pr_debug("Core CPU %s energy=%dpJ, time=%dus, power=%duW\n",
Zhang Rui33823882019-07-10 21:44:30 +0800797 rp->name, rp->energy_unit, rp->time_unit, rp->power_unit);
Jacob Pan2d281d82013-10-17 10:28:35 -0700798
799 return 0;
800}
801
Jacob Pan3c2c0842014-11-07 09:29:26 -0800802static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
803{
Zhang Rui1193b162019-07-10 21:44:29 +0800804 struct reg_action ra;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800805 u32 value;
806
Zhang Rui1193b162019-07-10 21:44:29 +0800807 ra.reg = rp->priv->reg_unit;
808 ra.mask = ~0;
809 if (rp->priv->read_raw(cpu, &ra)) {
Zhang Ruid978e752019-07-10 21:44:31 +0800810 pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n",
Zhang Rui33823882019-07-10 21:44:30 +0800811 rp->priv->reg_unit, cpu);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800812 return -ENODEV;
813 }
Zhang Rui1193b162019-07-10 21:44:29 +0800814
815 value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
Jacob Pand474a4d2015-03-13 03:48:56 -0700816 rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800817
Zhang Rui1193b162019-07-10 21:44:29 +0800818 value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800819 rp->power_unit = (1 << value) * 1000;
820
Zhang Rui1193b162019-07-10 21:44:29 +0800821 value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
Jacob Pan3c2c0842014-11-07 09:29:26 -0800822 rp->time_unit = 1000000 / (1 << value);
823
Zhang Rui9ea76122019-05-13 13:58:53 -0400824 pr_debug("Atom %s energy=%dpJ, time=%dus, power=%duW\n",
Zhang Rui33823882019-07-10 21:44:30 +0800825 rp->name, rp->energy_unit, rp->time_unit, rp->power_unit);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800826
827 return 0;
828}
829
Jacob Panf14a1392016-02-24 13:31:36 -0800830static void power_limit_irq_save_cpu(void *info)
831{
832 u32 l, h = 0;
833 struct rapl_package *rp = (struct rapl_package *)info;
834
835 /* save the state of PLN irq mask bit before disabling it */
836 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
837 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
838 rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
839 rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
840 }
841 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
842 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
843}
844
Jacob Pan2d281d82013-10-17 10:28:35 -0700845/* REVISIT:
846 * When package power limit is set artificially low by RAPL, LVT
847 * thermal interrupt for package power limit should be ignored
848 * since we are not really exceeding the real limit. The intention
849 * is to avoid excessive interrupts while we are trying to save power.
850 * A useful feature might be routing the package_power_limit interrupt
851 * to userspace via eventfd. once we have a usecase, this is simple
852 * to do by adding an atomic notifier.
853 */
854
Jacob Pan309557f2016-02-24 13:31:37 -0800855static void package_power_limit_irq_save(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -0700856{
Jacob Pan2d281d82013-10-17 10:28:35 -0700857 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
858 return;
859
Jacob Pan323ee642016-02-24 13:31:38 -0800860 smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
Jacob Panf14a1392016-02-24 13:31:36 -0800861}
862
Thomas Gleixner58705062016-11-22 21:16:02 +0000863/*
864 * Restore per package power limit interrupt enable state. Called from cpu
865 * hotplug code on package removal.
866 */
867static void package_power_limit_irq_restore(struct rapl_package *rp)
Jacob Panf14a1392016-02-24 13:31:36 -0800868{
Thomas Gleixner58705062016-11-22 21:16:02 +0000869 u32 l, h;
870
871 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
872 return;
873
874 /* irq enable state not saved, nothing to restore */
875 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
876 return;
Jacob Panf14a1392016-02-24 13:31:36 -0800877
878 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
879
880 if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
881 l |= PACKAGE_THERM_INT_PLN_ENABLE;
882 else
883 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
884
885 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
Jacob Pan2d281d82013-10-17 10:28:35 -0700886}
887
Jacob Pan3c2c0842014-11-07 09:29:26 -0800888static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
889{
890 int nr_powerlimit = find_nr_power_limit(rd);
891
892 /* always enable clamp such that p-state can go below OS requested
893 * range. power capping priority over guranteed frequency.
894 */
895 rapl_write_data_raw(rd, PL1_CLAMP, mode);
896
897 /* some domains have pl2 */
898 if (nr_powerlimit > 1) {
899 rapl_write_data_raw(rd, PL2_ENABLE, mode);
900 rapl_write_data_raw(rd, PL2_CLAMP, mode);
901 }
902}
903
904static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
905{
906 static u32 power_ctrl_orig_val;
907 u32 mdata;
908
Ajay Thomas51b63402015-04-30 01:43:23 +0530909 if (!rapl_defaults->floor_freq_reg_addr) {
910 pr_err("Invalid floor frequency config register\n");
911 return;
912 }
913
Jacob Pan3c2c0842014-11-07 09:29:26 -0800914 if (!power_ctrl_orig_val)
Andy Shevchenko4077a382015-11-11 19:59:29 +0200915 iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
916 rapl_defaults->floor_freq_reg_addr,
917 &power_ctrl_orig_val);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800918 mdata = power_ctrl_orig_val;
919 if (enable) {
920 mdata &= ~(0x7f << 8);
921 mdata |= 1 << 8;
922 }
Andy Shevchenko4077a382015-11-11 19:59:29 +0200923 iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
924 rapl_defaults->floor_freq_reg_addr, mdata);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800925}
926
927static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
Zhang Rui33823882019-07-10 21:44:30 +0800928 bool to_raw)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800929{
Zhang Rui33823882019-07-10 21:44:30 +0800930 u64 f, y; /* fraction and exp. used for time unit */
Jacob Pan3c2c0842014-11-07 09:29:26 -0800931
932 /*
933 * Special processing based on 2^Y*(1+F/4), refer
934 * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
935 */
936 if (!to_raw) {
937 f = (value & 0x60) >> 5;
938 y = value & 0x1f;
939 value = (1 << y) * (4 + f) * rp->time_unit / 4;
940 } else {
941 do_div(value, rp->time_unit);
942 y = ilog2(value);
943 f = div64_u64(4 * (value - (1 << y)), 1 << y);
944 value = (y & 0x1f) | ((f & 0x3) << 5);
945 }
946 return value;
947}
948
949static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
Zhang Rui33823882019-07-10 21:44:30 +0800950 bool to_raw)
Jacob Pan3c2c0842014-11-07 09:29:26 -0800951{
952 /*
953 * Atom time unit encoding is straight forward val * time_unit,
954 * where time_unit is default to 1 sec. Never 0.
955 */
956 if (!to_raw)
957 return (value) ? value *= rp->time_unit : rp->time_unit;
Zhang Rui33823882019-07-10 21:44:30 +0800958
959 value = div64_u64(value, rp->time_unit);
Jacob Pan3c2c0842014-11-07 09:29:26 -0800960
961 return value;
962}
963
Jacob Pan087e9cb2014-11-07 09:29:25 -0800964static const struct rapl_defaults rapl_defaults_core = {
Ajay Thomas51b63402015-04-30 01:43:23 +0530965 .floor_freq_reg_addr = 0,
Jacob Pan3c2c0842014-11-07 09:29:26 -0800966 .check_unit = rapl_check_unit_core,
967 .set_floor_freq = set_floor_freq_default,
968 .compute_time_window = rapl_compute_time_window_core,
Jacob Pan087e9cb2014-11-07 09:29:25 -0800969};
970
Jacob Pand474a4d2015-03-13 03:48:56 -0700971static const struct rapl_defaults rapl_defaults_hsw_server = {
972 .check_unit = rapl_check_unit_core,
973 .set_floor_freq = set_floor_freq_default,
974 .compute_time_window = rapl_compute_time_window_core,
975 .dram_domain_energy_unit = 15300,
976};
977
Zhang Rui2d798d92020-06-29 13:34:50 +0800978static const struct rapl_defaults rapl_defaults_spr_server = {
979 .check_unit = rapl_check_unit_core,
980 .set_floor_freq = set_floor_freq_default,
981 .compute_time_window = rapl_compute_time_window_core,
982 .dram_domain_energy_unit = 15300,
983 .psys_domain_energy_unit = 1000000000,
984};
985
Ajay Thomas51b63402015-04-30 01:43:23 +0530986static const struct rapl_defaults rapl_defaults_byt = {
987 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
Jacob Pan3c2c0842014-11-07 09:29:26 -0800988 .check_unit = rapl_check_unit_atom,
989 .set_floor_freq = set_floor_freq_atom,
990 .compute_time_window = rapl_compute_time_window_atom,
Jacob Pan087e9cb2014-11-07 09:29:25 -0800991};
992
Ajay Thomas51b63402015-04-30 01:43:23 +0530993static const struct rapl_defaults rapl_defaults_tng = {
994 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
995 .check_unit = rapl_check_unit_atom,
996 .set_floor_freq = set_floor_freq_atom,
997 .compute_time_window = rapl_compute_time_window_atom,
998};
999
1000static const struct rapl_defaults rapl_defaults_ann = {
1001 .floor_freq_reg_addr = 0,
1002 .check_unit = rapl_check_unit_atom,
1003 .set_floor_freq = NULL,
1004 .compute_time_window = rapl_compute_time_window_atom,
1005};
1006
1007static const struct rapl_defaults rapl_defaults_cht = {
1008 .floor_freq_reg_addr = 0,
1009 .check_unit = rapl_check_unit_atom,
1010 .set_floor_freq = NULL,
1011 .compute_time_window = rapl_compute_time_window_atom,
1012};
1013
Victor Ding43756a22020-10-27 07:23:56 +00001014static const struct rapl_defaults rapl_defaults_amd = {
1015 .check_unit = rapl_check_unit_core,
1016};
1017
Mathias Krauseea85dbc2015-03-25 22:15:52 +01001018static const struct x86_cpu_id rapl_ids[] __initconst = {
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001019 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE, &rapl_defaults_core),
1020 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001021
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001022 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE, &rapl_defaults_core),
1023 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE_X, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001024
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001025 X86_MATCH_INTEL_FAM6_MODEL(HASWELL, &rapl_defaults_core),
1026 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_L, &rapl_defaults_core),
1027 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_G, &rapl_defaults_core),
1028 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_X, &rapl_defaults_hsw_server),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001029
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001030 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL, &rapl_defaults_core),
1031 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_G, &rapl_defaults_core),
1032 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_D, &rapl_defaults_core),
1033 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_X, &rapl_defaults_hsw_server),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001034
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001035 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE, &rapl_defaults_core),
1036 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_L, &rapl_defaults_core),
1037 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_X, &rapl_defaults_hsw_server),
1038 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE_L, &rapl_defaults_core),
1039 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE, &rapl_defaults_core),
1040 X86_MATCH_INTEL_FAM6_MODEL(CANNONLAKE_L, &rapl_defaults_core),
1041 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_L, &rapl_defaults_core),
1042 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE, &rapl_defaults_core),
1043 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_NNPI, &rapl_defaults_core),
1044 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_X, &rapl_defaults_hsw_server),
1045 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_D, &rapl_defaults_hsw_server),
1046 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &rapl_defaults_core),
1047 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &rapl_defaults_core),
1048 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE_L, &rapl_defaults_core),
Zhang Rui57a2fb02020-09-10 15:48:58 +08001049 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE, &rapl_defaults_core),
Zhang Rui64e5f362020-09-10 15:49:11 +08001050 X86_MATCH_INTEL_FAM6_MODEL(ROCKETLAKE, &rapl_defaults_core),
Zhang Ruiba92a422020-09-10 15:49:21 +08001051 X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE, &rapl_defaults_core),
Zhang Ruicca26b62021-01-27 13:42:27 +08001052 X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE_L, &rapl_defaults_core),
Zhang Rui2d798d92020-06-29 13:34:50 +08001053 X86_MATCH_INTEL_FAM6_MODEL(SAPPHIRERAPIDS_X, &rapl_defaults_spr_server),
Ricardo Nerie1c2d962020-08-21 11:48:10 -07001054 X86_MATCH_INTEL_FAM6_MODEL(LAKEFIELD, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001055
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001056 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT, &rapl_defaults_byt),
1057 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT, &rapl_defaults_cht),
1058 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT_MID, &rapl_defaults_tng),
1059 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT_MID, &rapl_defaults_ann),
1060 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT, &rapl_defaults_core),
1061 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_PLUS, &rapl_defaults_core),
1062 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_D, &rapl_defaults_core),
Jacob Pan33c98002020-05-15 15:30:41 +08001063 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT, &rapl_defaults_core),
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001064 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_D, &rapl_defaults_core),
1065 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &rapl_defaults_core),
Dave Hansen0bb04b52016-06-02 17:19:37 -07001066
Thomas Gleixnerf0722512020-03-20 14:14:03 +01001067 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &rapl_defaults_hsw_server),
1068 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &rapl_defaults_hsw_server),
Victor Ding43756a22020-10-27 07:23:56 +00001069
1070 X86_MATCH_VENDOR_FAM(AMD, 0x17, &rapl_defaults_amd),
Kim Phillips8a9d8812020-10-27 07:23:57 +00001071 X86_MATCH_VENDOR_FAM(AMD, 0x19, &rapl_defaults_amd),
Jacob Pan2d281d82013-10-17 10:28:35 -07001072 {}
1073};
1074MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
1075
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001076/* Read once for all raw primitive data for domains */
1077static void rapl_update_domain_data(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001078{
1079 int dmn, prim;
1080 u64 val;
Jacob Pan2d281d82013-10-17 10:28:35 -07001081
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001082 for (dmn = 0; dmn < rp->nr_domains; dmn++) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001083 pr_debug("update %s domain %s data\n", rp->name,
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001084 rp->domains[dmn].name);
1085 /* exclude non-raw primitives */
1086 for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++) {
1087 if (!rapl_read_data_raw(&rp->domains[dmn], prim,
1088 rpi[prim].unit, &val))
Zhang Rui33823882019-07-10 21:44:30 +08001089 rp->domains[dmn].rdd.primitives[prim] = val;
Jacob Pan2d281d82013-10-17 10:28:35 -07001090 }
1091 }
1092
1093}
1094
Jacob Pan2d281d82013-10-17 10:28:35 -07001095static int rapl_package_register_powercap(struct rapl_package *rp)
1096{
1097 struct rapl_domain *rd;
Jacob Pan2d281d82013-10-17 10:28:35 -07001098 struct powercap_zone *power_zone = NULL;
Luis de Bethencourt01857cf2018-01-17 10:30:34 +00001099 int nr_pl, ret;
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001100
1101 /* Update the domain data of the new package */
1102 rapl_update_domain_data(rp);
Jacob Pan2d281d82013-10-17 10:28:35 -07001103
Zhang Rui33823882019-07-10 21:44:30 +08001104 /* first we register package domain as the parent zone */
Jacob Pan2d281d82013-10-17 10:28:35 -07001105 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1106 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1107 nr_pl = find_nr_power_limit(rd);
Zhang Rui9ea76122019-05-13 13:58:53 -04001108 pr_debug("register package domain %s\n", rp->name);
Jacob Pan2d281d82013-10-17 10:28:35 -07001109 power_zone = powercap_register_zone(&rd->power_zone,
Zhang Rui33823882019-07-10 21:44:30 +08001110 rp->priv->control_type, rp->name,
1111 NULL, &zone_ops[rd->id], nr_pl,
1112 &constraint_ops);
Jacob Pan2d281d82013-10-17 10:28:35 -07001113 if (IS_ERR(power_zone)) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001114 pr_debug("failed to register power zone %s\n",
Zhang Rui33823882019-07-10 21:44:30 +08001115 rp->name);
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001116 return PTR_ERR(power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001117 }
1118 /* track parent zone in per package/socket data */
1119 rp->power_zone = power_zone;
1120 /* done, only one package domain per socket */
1121 break;
1122 }
1123 }
1124 if (!power_zone) {
1125 pr_err("no package domain found, unknown topology!\n");
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001126 return -ENODEV;
Jacob Pan2d281d82013-10-17 10:28:35 -07001127 }
Zhang Rui33823882019-07-10 21:44:30 +08001128 /* now register domains as children of the socket/package */
Jacob Pan2d281d82013-10-17 10:28:35 -07001129 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
Zhang Ruif1e8d752020-10-13 15:42:41 +08001130 struct powercap_zone *parent = rp->power_zone;
1131
Jacob Pan2d281d82013-10-17 10:28:35 -07001132 if (rd->id == RAPL_DOMAIN_PACKAGE)
1133 continue;
Zhang Ruif1e8d752020-10-13 15:42:41 +08001134 if (rd->id == RAPL_DOMAIN_PLATFORM)
1135 parent = NULL;
Jacob Pan2d281d82013-10-17 10:28:35 -07001136 /* number of power limits per domain varies */
1137 nr_pl = find_nr_power_limit(rd);
1138 power_zone = powercap_register_zone(&rd->power_zone,
Zhang Rui33823882019-07-10 21:44:30 +08001139 rp->priv->control_type,
Zhang Ruif1e8d752020-10-13 15:42:41 +08001140 rd->name, parent,
Zhang Rui33823882019-07-10 21:44:30 +08001141 &zone_ops[rd->id], nr_pl,
1142 &constraint_ops);
Jacob Pan2d281d82013-10-17 10:28:35 -07001143
1144 if (IS_ERR(power_zone)) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001145 pr_debug("failed to register power_zone, %s:%s\n",
Zhang Rui33823882019-07-10 21:44:30 +08001146 rp->name, rd->name);
Jacob Pan2d281d82013-10-17 10:28:35 -07001147 ret = PTR_ERR(power_zone);
1148 goto err_cleanup;
1149 }
1150 }
Thomas Gleixnerbed5ab62016-11-22 21:15:58 +00001151 return 0;
Jacob Pan2d281d82013-10-17 10:28:35 -07001152
Jacob Pan2d281d82013-10-17 10:28:35 -07001153err_cleanup:
Thomas Gleixner58705062016-11-22 21:16:02 +00001154 /*
1155 * Clean up previously initialized domains within the package if we
Jacob Pan2d281d82013-10-17 10:28:35 -07001156 * failed after the first domain setup.
1157 */
1158 while (--rd >= rp->domains) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001159 pr_debug("unregister %s domain %s\n", rp->name, rd->name);
Zhang Rui33823882019-07-10 21:44:30 +08001160 powercap_unregister_zone(rp->priv->control_type,
1161 &rd->power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001162 }
1163
1164 return ret;
1165}
1166
Zhang Rui7fde2712019-07-10 21:44:26 +08001167static int rapl_check_domain(int cpu, int domain, struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001168{
Zhang Rui1193b162019-07-10 21:44:29 +08001169 struct reg_action ra;
Jacob Pan2d281d82013-10-17 10:28:35 -07001170
1171 switch (domain) {
1172 case RAPL_DOMAIN_PACKAGE:
Jacob Pan2d281d82013-10-17 10:28:35 -07001173 case RAPL_DOMAIN_PP0:
Jacob Pan2d281d82013-10-17 10:28:35 -07001174 case RAPL_DOMAIN_PP1:
Jacob Pan2d281d82013-10-17 10:28:35 -07001175 case RAPL_DOMAIN_DRAM:
Zhang Ruif1e8d752020-10-13 15:42:41 +08001176 case RAPL_DOMAIN_PLATFORM:
Zhang Rui1193b162019-07-10 21:44:29 +08001177 ra.reg = rp->priv->regs[domain][RAPL_DOMAIN_REG_STATUS];
Jacob Pan2d281d82013-10-17 10:28:35 -07001178 break;
1179 default:
1180 pr_err("invalid domain id %d\n", domain);
1181 return -EINVAL;
1182 }
Jacob Pan9d31c672014-04-29 15:33:06 -07001183 /* make sure domain counters are available and contains non-zero
1184 * values, otherwise skip it.
1185 */
Zhang Rui1193b162019-07-10 21:44:29 +08001186
Zhang Rui7a57e9f2020-10-13 15:42:40 +08001187 ra.mask = ENERGY_STATUS_MASK;
Zhang Rui1193b162019-07-10 21:44:29 +08001188 if (rp->priv->read_raw(cpu, &ra) || !ra.value)
Jacob Pan2d281d82013-10-17 10:28:35 -07001189 return -ENODEV;
1190
Jacob Pan9d31c672014-04-29 15:33:06 -07001191 return 0;
Jacob Pan2d281d82013-10-17 10:28:35 -07001192}
1193
Jacob Pane1399ba2016-05-31 13:41:29 -07001194/*
1195 * Check if power limits are available. Two cases when they are not available:
1196 * 1. Locked by BIOS, in this case we still provide read-only access so that
1197 * users can see what limit is set by the BIOS.
1198 * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not
Zhang Rui33823882019-07-10 21:44:30 +08001199 * exist at all. In this case, we do not show the constraints in powercap.
Jacob Pane1399ba2016-05-31 13:41:29 -07001200 *
1201 * Called after domains are detected and initialized.
1202 */
1203static void rapl_detect_powerlimit(struct rapl_domain *rd)
1204{
1205 u64 val64;
1206 int i;
1207
1208 /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */
1209 if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
1210 if (val64) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001211 pr_info("RAPL %s domain %s locked by BIOS\n",
1212 rd->rp->name, rd->name);
Jacob Pane1399ba2016-05-31 13:41:29 -07001213 rd->state |= DOMAIN_STATE_BIOS_LOCKED;
1214 }
1215 }
Zhang Rui33823882019-07-10 21:44:30 +08001216 /* check if power limit MSR exists, otherwise domain is monitoring only */
Jacob Pane1399ba2016-05-31 13:41:29 -07001217 for (i = 0; i < NR_POWER_LIMITS; i++) {
1218 int prim = rd->rpl[i].prim_id;
Zhang Rui33823882019-07-10 21:44:30 +08001219
Jacob Pane1399ba2016-05-31 13:41:29 -07001220 if (rapl_read_data_raw(rd, prim, false, &val64))
1221 rd->rpl[i].name = NULL;
1222 }
1223}
1224
Jacob Pan2d281d82013-10-17 10:28:35 -07001225/* Detect active and valid domains for the given CPU, caller must
1226 * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
1227 */
1228static int rapl_detect_domains(struct rapl_package *rp, int cpu)
1229{
Jacob Pan2d281d82013-10-17 10:28:35 -07001230 struct rapl_domain *rd;
Thomas Gleixner58705062016-11-22 21:16:02 +00001231 int i;
Jacob Pan2d281d82013-10-17 10:28:35 -07001232
1233 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
1234 /* use physical package id to read counters */
Zhang Rui7fde2712019-07-10 21:44:26 +08001235 if (!rapl_check_domain(cpu, i, rp)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001236 rp->domain_map |= 1 << i;
Jacob Panfcdf1792014-09-02 02:55:21 -07001237 pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
1238 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001239 }
Zhang Rui33823882019-07-10 21:44:30 +08001240 rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
Jacob Pan2d281d82013-10-17 10:28:35 -07001241 if (!rp->nr_domains) {
Zhang Rui9ea76122019-05-13 13:58:53 -04001242 pr_debug("no valid rapl domains found in %s\n", rp->name);
Thomas Gleixner58705062016-11-22 21:16:02 +00001243 return -ENODEV;
Jacob Pan2d281d82013-10-17 10:28:35 -07001244 }
Zhang Rui9ea76122019-05-13 13:58:53 -04001245 pr_debug("found %d domains on %s\n", rp->nr_domains, rp->name);
Jacob Pan2d281d82013-10-17 10:28:35 -07001246
1247 rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
Zhang Rui33823882019-07-10 21:44:30 +08001248 GFP_KERNEL);
Thomas Gleixner58705062016-11-22 21:16:02 +00001249 if (!rp->domains)
1250 return -ENOMEM;
1251
Jacob Pan2d281d82013-10-17 10:28:35 -07001252 rapl_init_domains(rp);
1253
Jacob Pane1399ba2016-05-31 13:41:29 -07001254 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
1255 rapl_detect_powerlimit(rd);
1256
Jacob Pan2d281d82013-10-17 10:28:35 -07001257 return 0;
1258}
1259
1260/* called from CPU hotplug notifier, hotplug lock held */
Zhang Rui33823882019-07-10 21:44:30 +08001261void rapl_remove_package(struct rapl_package *rp)
Jacob Pan2d281d82013-10-17 10:28:35 -07001262{
1263 struct rapl_domain *rd, *rd_package = NULL;
1264
Thomas Gleixner58705062016-11-22 21:16:02 +00001265 package_power_limit_irq_restore(rp);
1266
Jacob Pan2d281d82013-10-17 10:28:35 -07001267 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
Thomas Gleixner58705062016-11-22 21:16:02 +00001268 rapl_write_data_raw(rd, PL1_ENABLE, 0);
1269 rapl_write_data_raw(rd, PL1_CLAMP, 0);
1270 if (find_nr_power_limit(rd) > 1) {
1271 rapl_write_data_raw(rd, PL2_ENABLE, 0);
1272 rapl_write_data_raw(rd, PL2_CLAMP, 0);
Sumeet Pawnikar8365a892020-07-16 23:14:55 +05301273 rapl_write_data_raw(rd, PL4_ENABLE, 0);
Thomas Gleixner58705062016-11-22 21:16:02 +00001274 }
Jacob Pan2d281d82013-10-17 10:28:35 -07001275 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1276 rd_package = rd;
1277 continue;
1278 }
Zhang Rui9ea76122019-05-13 13:58:53 -04001279 pr_debug("remove package, undo power limit on %s: %s\n",
1280 rp->name, rd->name);
Zhang Rui33823882019-07-10 21:44:30 +08001281 powercap_unregister_zone(rp->priv->control_type,
1282 &rd->power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001283 }
1284 /* do parent zone last */
Zhang Rui33823882019-07-10 21:44:30 +08001285 powercap_unregister_zone(rp->priv->control_type,
1286 &rd_package->power_zone);
Jacob Pan2d281d82013-10-17 10:28:35 -07001287 list_del(&rp->plist);
1288 kfree(rp);
1289}
Zhang Rui33823882019-07-10 21:44:30 +08001290EXPORT_SYMBOL_GPL(rapl_remove_package);
1291
1292/* caller to ensure CPU hotplug lock is held */
1293struct rapl_package *rapl_find_package_domain(int cpu, struct rapl_if_priv *priv)
1294{
1295 int id = topology_logical_die_id(cpu);
1296 struct rapl_package *rp;
1297
1298 list_for_each_entry(rp, &rapl_packages, plist) {
1299 if (rp->id == id
1300 && rp->priv->control_type == priv->control_type)
1301 return rp;
1302 }
1303
1304 return NULL;
1305}
1306EXPORT_SYMBOL_GPL(rapl_find_package_domain);
Jacob Pan2d281d82013-10-17 10:28:35 -07001307
1308/* called from CPU hotplug notifier, hotplug lock held */
Zhang Rui33823882019-07-10 21:44:30 +08001309struct rapl_package *rapl_add_package(int cpu, struct rapl_if_priv *priv)
Jacob Pan2d281d82013-10-17 10:28:35 -07001310{
Zhang Rui32fb4802019-05-13 13:58:51 -04001311 int id = topology_logical_die_id(cpu);
Jacob Pan2d281d82013-10-17 10:28:35 -07001312 struct rapl_package *rp;
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001313 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -07001314
Harry Pan3aa3c582019-12-30 22:36:56 +08001315 if (!rapl_defaults)
1316 return ERR_PTR(-ENODEV);
1317
Jacob Pan2d281d82013-10-17 10:28:35 -07001318 rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
1319 if (!rp)
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001320 return ERR_PTR(-ENOMEM);
Jacob Pan2d281d82013-10-17 10:28:35 -07001321
1322 /* add the new package to the list */
Zhang Ruiaadf7b32019-05-13 13:58:50 -04001323 rp->id = id;
Jacob Pan323ee642016-02-24 13:31:38 -08001324 rp->lead_cpu = cpu;
Zhang Rui7ebf8ef2019-07-10 21:44:25 +08001325 rp->priv = priv;
Jacob Pan323ee642016-02-24 13:31:38 -08001326
Zhang Rui9ea76122019-05-13 13:58:53 -04001327 if (topology_max_die_per_package() > 1)
1328 snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH,
Yunfeng Ye88ffce92021-01-23 05:06:07 -05001329 "package-%d-die-%d",
1330 topology_physical_package_id(cpu), topology_die_id(cpu));
Zhang Rui9ea76122019-05-13 13:58:53 -04001331 else
1332 snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH, "package-%d",
Yunfeng Ye88ffce92021-01-23 05:06:07 -05001333 topology_physical_package_id(cpu));
Zhang Rui9ea76122019-05-13 13:58:53 -04001334
Jacob Pan2d281d82013-10-17 10:28:35 -07001335 /* check if the package contains valid domains */
Zhang Rui33823882019-07-10 21:44:30 +08001336 if (rapl_detect_domains(rp, cpu) || rapl_defaults->check_unit(rp, cpu)) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001337 ret = -ENODEV;
1338 goto err_free_package;
1339 }
Thomas Gleixnera74f4362016-11-22 21:15:59 +00001340 ret = rapl_package_register_powercap(rp);
1341 if (!ret) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001342 INIT_LIST_HEAD(&rp->plist);
1343 list_add(&rp->plist, &rapl_packages);
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001344 return rp;
Jacob Pan2d281d82013-10-17 10:28:35 -07001345 }
1346
1347err_free_package:
1348 kfree(rp->domains);
1349 kfree(rp);
Thomas Gleixnerb4005e92016-11-22 21:16:05 +00001350 return ERR_PTR(ret);
Jacob Pan2d281d82013-10-17 10:28:35 -07001351}
Zhang Rui33823882019-07-10 21:44:30 +08001352EXPORT_SYMBOL_GPL(rapl_add_package);
Jacob Pan2d281d82013-10-17 10:28:35 -07001353
Zhen Han52b36722018-01-10 08:38:23 +08001354static void power_limit_state_save(void)
1355{
1356 struct rapl_package *rp;
1357 struct rapl_domain *rd;
1358 int nr_pl, ret, i;
1359
1360 get_online_cpus();
1361 list_for_each_entry(rp, &rapl_packages, plist) {
1362 if (!rp->power_zone)
1363 continue;
1364 rd = power_zone_to_rapl_domain(rp->power_zone);
1365 nr_pl = find_nr_power_limit(rd);
1366 for (i = 0; i < nr_pl; i++) {
1367 switch (rd->rpl[i].prim_id) {
1368 case PL1_ENABLE:
1369 ret = rapl_read_data_raw(rd,
Zhang Rui33823882019-07-10 21:44:30 +08001370 POWER_LIMIT1, true,
1371 &rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001372 if (ret)
1373 rd->rpl[i].last_power_limit = 0;
1374 break;
1375 case PL2_ENABLE:
1376 ret = rapl_read_data_raw(rd,
Zhang Rui33823882019-07-10 21:44:30 +08001377 POWER_LIMIT2, true,
1378 &rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001379 if (ret)
1380 rd->rpl[i].last_power_limit = 0;
1381 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +05301382 case PL4_ENABLE:
1383 ret = rapl_read_data_raw(rd,
1384 POWER_LIMIT4, true,
1385 &rd->rpl[i].last_power_limit);
1386 if (ret)
1387 rd->rpl[i].last_power_limit = 0;
1388 break;
Zhen Han52b36722018-01-10 08:38:23 +08001389 }
1390 }
1391 }
1392 put_online_cpus();
1393}
1394
1395static void power_limit_state_restore(void)
1396{
1397 struct rapl_package *rp;
1398 struct rapl_domain *rd;
1399 int nr_pl, i;
1400
1401 get_online_cpus();
1402 list_for_each_entry(rp, &rapl_packages, plist) {
1403 if (!rp->power_zone)
1404 continue;
1405 rd = power_zone_to_rapl_domain(rp->power_zone);
1406 nr_pl = find_nr_power_limit(rd);
1407 for (i = 0; i < nr_pl; i++) {
1408 switch (rd->rpl[i].prim_id) {
1409 case PL1_ENABLE:
1410 if (rd->rpl[i].last_power_limit)
Zhang Rui33823882019-07-10 21:44:30 +08001411 rapl_write_data_raw(rd, POWER_LIMIT1,
1412 rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001413 break;
1414 case PL2_ENABLE:
1415 if (rd->rpl[i].last_power_limit)
Zhang Rui33823882019-07-10 21:44:30 +08001416 rapl_write_data_raw(rd, POWER_LIMIT2,
1417 rd->rpl[i].last_power_limit);
Zhen Han52b36722018-01-10 08:38:23 +08001418 break;
Sumeet Pawnikar8365a892020-07-16 23:14:55 +05301419 case PL4_ENABLE:
1420 if (rd->rpl[i].last_power_limit)
1421 rapl_write_data_raw(rd, POWER_LIMIT4,
1422 rd->rpl[i].last_power_limit);
1423 break;
Zhen Han52b36722018-01-10 08:38:23 +08001424 }
1425 }
1426 }
1427 put_online_cpus();
1428}
1429
1430static int rapl_pm_callback(struct notifier_block *nb,
Zhang Rui33823882019-07-10 21:44:30 +08001431 unsigned long mode, void *_unused)
Zhen Han52b36722018-01-10 08:38:23 +08001432{
1433 switch (mode) {
1434 case PM_SUSPEND_PREPARE:
1435 power_limit_state_save();
1436 break;
1437 case PM_POST_SUSPEND:
1438 power_limit_state_restore();
1439 break;
1440 }
1441 return NOTIFY_OK;
1442}
1443
1444static struct notifier_block rapl_pm_notifier = {
1445 .notifier_call = rapl_pm_callback,
1446};
1447
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001448static struct platform_device *rapl_msr_platdev;
1449
1450static int __init rapl_init(void)
Jacob Pan2d281d82013-10-17 10:28:35 -07001451{
Jacob Pan087e9cb2014-11-07 09:29:25 -08001452 const struct x86_cpu_id *id;
Thomas Gleixner58705062016-11-22 21:16:02 +00001453 int ret;
Jacob Pan2d281d82013-10-17 10:28:35 -07001454
Jacob Pan087e9cb2014-11-07 09:29:25 -08001455 id = x86_match_cpu(rapl_ids);
1456 if (!id) {
Jacob Pan2d281d82013-10-17 10:28:35 -07001457 pr_err("driver does not support CPU family %d model %d\n",
Zhang Rui33823882019-07-10 21:44:30 +08001458 boot_cpu_data.x86, boot_cpu_data.x86_model);
Jacob Pan2d281d82013-10-17 10:28:35 -07001459
1460 return -ENODEV;
1461 }
Srivatsa S. Bhat009f2252014-03-11 02:09:26 +05301462
Jacob Pan087e9cb2014-11-07 09:29:25 -08001463 rapl_defaults = (struct rapl_defaults *)id->driver_data;
1464
Zhen Han52b36722018-01-10 08:38:23 +08001465 ret = register_pm_notifier(&rapl_pm_notifier);
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001466 if (ret)
1467 return ret;
Zhen Han52b36722018-01-10 08:38:23 +08001468
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001469 rapl_msr_platdev = platform_device_alloc("intel_rapl_msr", 0);
1470 if (!rapl_msr_platdev) {
1471 ret = -ENOMEM;
1472 goto end;
1473 }
1474
1475 ret = platform_device_add(rapl_msr_platdev);
1476 if (ret)
1477 platform_device_put(rapl_msr_platdev);
1478
1479end:
1480 if (ret)
1481 unregister_pm_notifier(&rapl_pm_notifier);
1482
1483 return ret;
Jacob Pan2d281d82013-10-17 10:28:35 -07001484}
1485
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001486static void __exit rapl_exit(void)
Jacob Pan2d281d82013-10-17 10:28:35 -07001487{
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001488 platform_device_unregister(rapl_msr_platdev);
Zhen Han52b36722018-01-10 08:38:23 +08001489 unregister_pm_notifier(&rapl_pm_notifier);
Jacob Pan2d281d82013-10-17 10:28:35 -07001490}
1491
Zhang Ruif76cb062019-07-19 23:25:14 +08001492fs_initcall(rapl_init);
Zhang Ruiabcfaeb2019-07-10 21:44:34 +08001493module_exit(rapl_exit);
1494
Zhang Rui33823882019-07-10 21:44:30 +08001495MODULE_DESCRIPTION("Intel Runtime Average Power Limit (RAPL) common code");
Jacob Pan2d281d82013-10-17 10:28:35 -07001496MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
1497MODULE_LICENSE("GPL v2");