blob: 9c10d87b6134aa7dfe8b25a571db64e8d3933827 [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Ryder Lee637cfaca2017-05-21 11:42:24 +08002/*
3 * MediaTek PCIe host controller driver.
4 *
5 * Copyright (c) 2017 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
Ryder Leeb0996312017-08-10 14:34:59 +08007 * Honghui Zhang <honghui.zhang@mediatek.com>
Ryder Lee637cfaca2017-05-21 11:42:24 +08008 */
9
10#include <linux/clk.h>
11#include <linux/delay.h>
Ryder Leee10b7a12017-08-10 14:34:54 +080012#include <linux/iopoll.h>
Ryder Leeb0996312017-08-10 14:34:59 +080013#include <linux/irq.h>
Honghui Zhang42fe2f92018-05-04 13:47:33 +080014#include <linux/irqchip/chained_irq.h>
Ryder Leeb0996312017-08-10 14:34:59 +080015#include <linux/irqdomain.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080016#include <linux/kernel.h>
Honghui Zhang42fe2f92018-05-04 13:47:33 +080017#include <linux/msi.h>
Honghui Zhang031337a2018-10-15 16:08:59 +080018#include <linux/module.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080019#include <linux/of_address.h>
20#include <linux/of_pci.h>
21#include <linux/of_platform.h>
22#include <linux/pci.h>
23#include <linux/phy/phy.h>
24#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/reset.h>
27
Rob Herring9e2aee82018-05-11 12:15:30 -050028#include "../pci.h"
29
Ryder Lee637cfaca2017-05-21 11:42:24 +080030/* PCIe shared registers */
31#define PCIE_SYS_CFG 0x00
32#define PCIE_INT_ENABLE 0x0c
33#define PCIE_CFG_ADDR 0x20
34#define PCIE_CFG_DATA 0x24
35
36/* PCIe per port registers */
37#define PCIE_BAR0_SETUP 0x10
38#define PCIE_CLASS 0x34
39#define PCIE_LINK_STATUS 0x50
40
41#define PCIE_PORT_INT_EN(x) BIT(20 + (x))
42#define PCIE_PORT_PERST(x) BIT(1 + (x))
43#define PCIE_PORT_LINKUP BIT(0)
44#define PCIE_BAR_MAP_MAX GENMASK(31, 16)
45
46#define PCIE_BAR_ENABLE BIT(0)
47#define PCIE_REVISION_ID BIT(0)
48#define PCIE_CLASS_CODE (0x60400 << 8)
49#define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
50 ((((regn) >> 8) & GENMASK(3, 0)) << 24))
51#define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
52#define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
53#define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
54#define PCIE_CONF_ADDR(regn, fun, dev, bus) \
55 (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
56 PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
57
58/* MediaTek specific configuration registers */
59#define PCIE_FTS_NUM 0x70c
60#define PCIE_FTS_NUM_MASK GENMASK(15, 8)
61#define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
62
63#define PCIE_FC_CREDIT 0x73c
64#define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
65#define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
66
Ryder Leeb0996312017-08-10 14:34:59 +080067/* PCIe V2 share registers */
68#define PCIE_SYS_CFG_V2 0x0
69#define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
70#define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
71
72/* PCIe V2 per-port registers */
Honghui Zhang43e64092017-08-14 21:04:28 +080073#define PCIE_MSI_VECTOR 0x0c0
Honghui Zhang101c92d2018-05-04 13:47:32 +080074
75#define PCIE_CONF_VEND_ID 0x100
Jianjun Wang0cccd422019-06-28 15:34:25 +080076#define PCIE_CONF_DEVICE_ID 0x102
Honghui Zhang101c92d2018-05-04 13:47:32 +080077#define PCIE_CONF_CLASS_ID 0x106
78
Ryder Leeb0996312017-08-10 14:34:59 +080079#define PCIE_INT_MASK 0x420
80#define INTX_MASK GENMASK(19, 16)
81#define INTX_SHIFT 16
Ryder Leeb0996312017-08-10 14:34:59 +080082#define PCIE_INT_STATUS 0x424
Honghui Zhang43e64092017-08-14 21:04:28 +080083#define MSI_STATUS BIT(23)
84#define PCIE_IMSI_STATUS 0x42c
85#define PCIE_IMSI_ADDR 0x430
86#define MSI_MASK BIT(23)
87#define MTK_MSI_IRQS_NUM 32
Ryder Leeb0996312017-08-10 14:34:59 +080088
89#define PCIE_AHB_TRANS_BASE0_L 0x438
90#define PCIE_AHB_TRANS_BASE0_H 0x43c
91#define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
92#define PCIE_AXI_WINDOW0 0x448
93#define WIN_ENABLE BIT(7)
Honghui Zhangcbe3a772019-02-01 13:36:07 +080094/*
95 * Define PCIe to AHB window size as 2^33 to support max 8GB address space
96 * translate, support least 4GB DRAM size access from EP DMA(physical DRAM
97 * start from 0x40000000).
98 */
99#define PCIE2AHB_SIZE 0x21
Ryder Leeb0996312017-08-10 14:34:59 +0800100
101/* PCIe V2 configuration transaction header */
102#define PCIE_CFG_HEADER0 0x460
103#define PCIE_CFG_HEADER1 0x464
104#define PCIE_CFG_HEADER2 0x468
105#define PCIE_CFG_WDATA 0x470
106#define PCIE_APP_TLP_REQ 0x488
107#define PCIE_CFG_RDATA 0x48c
108#define APP_CFG_REQ BIT(0)
109#define APP_CPL_STATUS GENMASK(7, 5)
110
111#define CFG_WRRD_TYPE_0 4
112#define CFG_WR_FMT 2
113#define CFG_RD_FMT 0
114
115#define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
116#define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
117#define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
118#define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
119#define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
120#define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
121#define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
122#define CFG_HEADER_DW0(type, fmt) \
123 (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
124#define CFG_HEADER_DW1(where, size) \
125 (GENMASK(((size) - 1), 0) << ((where) & 0x3))
126#define CFG_HEADER_DW2(regn, fun, dev, bus) \
127 (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
128 CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
129
130#define PCIE_RST_CTRL 0x510
131#define PCIE_PHY_RSTB BIT(0)
132#define PCIE_PIPE_SRSTB BIT(1)
133#define PCIE_MAC_SRSTB BIT(2)
134#define PCIE_CRSTB BIT(3)
135#define PCIE_PERSTB BIT(8)
136#define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
137#define PCIE_LINK_STATUS_V2 0x804
138#define PCIE_PORT_LINKUP_V2 BIT(10)
139
Honghui Zhangc681c932017-08-10 14:34:56 +0800140struct mtk_pcie_port;
141
142/**
143 * struct mtk_pcie_soc - differentiate between host generations
Honghui Zhang101c92d2018-05-04 13:47:32 +0800144 * @need_fix_class_id: whether this host's class ID needed to be fixed or not
Jianjun Wang0cccd422019-06-28 15:34:25 +0800145 * @need_fix_device_id: whether this host's device ID needed to be fixed or not
Thomas Gleixner645e9c32021-03-30 16:11:43 +0100146 * @no_msi: Bridge has no MSI support, and relies on an external block
Jianjun Wang0cccd422019-06-28 15:34:25 +0800147 * @device_id: device ID which this host need to be fixed
Honghui Zhangc681c932017-08-10 14:34:56 +0800148 * @ops: pointer to configuration access functions
149 * @startup: pointer to controller setting functions
Ryder Leeb0996312017-08-10 14:34:59 +0800150 * @setup_irq: pointer to initialize IRQ functions
Honghui Zhangc681c932017-08-10 14:34:56 +0800151 */
152struct mtk_pcie_soc {
Honghui Zhang101c92d2018-05-04 13:47:32 +0800153 bool need_fix_class_id;
Jianjun Wang0cccd422019-06-28 15:34:25 +0800154 bool need_fix_device_id;
Thomas Gleixner645e9c32021-03-30 16:11:43 +0100155 bool no_msi;
Jianjun Wang0cccd422019-06-28 15:34:25 +0800156 unsigned int device_id;
Honghui Zhangc681c932017-08-10 14:34:56 +0800157 struct pci_ops *ops;
158 int (*startup)(struct mtk_pcie_port *port);
Ryder Leeb0996312017-08-10 14:34:59 +0800159 int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
Honghui Zhangc681c932017-08-10 14:34:56 +0800160};
161
Ryder Lee637cfaca2017-05-21 11:42:24 +0800162/**
163 * struct mtk_pcie_port - PCIe port information
164 * @base: IO mapped register base
165 * @list: port list
166 * @pcie: pointer to PCIe host info
167 * @reset: pointer to port reset control
Ryder Leeb0996312017-08-10 14:34:59 +0800168 * @sys_ck: pointer to transaction/data link layer clock
169 * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
170 * and RC initiated MMIO access
171 * @axi_ck: pointer to application layer MMIO channel operating clock
172 * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
173 * when pcie_mac_ck/pcie_pipe_ck is turned off
174 * @obff_ck: pointer to OBFF functional block operating clock
175 * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
176 * @phy: pointer to PHY control block
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800177 * @slot: port slot
Honghui Zhang031337a2018-10-15 16:08:59 +0800178 * @irq: GIC irq
Ryder Leeb0996312017-08-10 14:34:59 +0800179 * @irq_domain: legacy INTx IRQ domain
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800180 * @inner_domain: inner IRQ domain
Honghui Zhang43e64092017-08-14 21:04:28 +0800181 * @msi_domain: MSI IRQ domain
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800182 * @lock: protect the msi_irq_in_use bitmap
Honghui Zhang43e64092017-08-14 21:04:28 +0800183 * @msi_irq_in_use: bit map for assigned MSI IRQ
Ryder Lee637cfaca2017-05-21 11:42:24 +0800184 */
185struct mtk_pcie_port {
186 void __iomem *base;
187 struct list_head list;
188 struct mtk_pcie *pcie;
189 struct reset_control *reset;
190 struct clk *sys_ck;
Ryder Leeb0996312017-08-10 14:34:59 +0800191 struct clk *ahb_ck;
192 struct clk *axi_ck;
193 struct clk *aux_ck;
194 struct clk *obff_ck;
195 struct clk *pipe_ck;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800196 struct phy *phy;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800197 u32 slot;
Honghui Zhang031337a2018-10-15 16:08:59 +0800198 int irq;
Ryder Leeb0996312017-08-10 14:34:59 +0800199 struct irq_domain *irq_domain;
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800200 struct irq_domain *inner_domain;
Honghui Zhang43e64092017-08-14 21:04:28 +0800201 struct irq_domain *msi_domain;
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800202 struct mutex lock;
Honghui Zhang43e64092017-08-14 21:04:28 +0800203 DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800204};
205
206/**
207 * struct mtk_pcie - PCIe host information
208 * @dev: pointer to PCIe device
209 * @base: IO mapped register base
210 * @free_ck: free-run reference clock
Ryder Lee637cfaca2017-05-21 11:42:24 +0800211 * @mem: non-prefetchable memory resource
Ryder Lee637cfaca2017-05-21 11:42:24 +0800212 * @ports: pointer to PCIe port information
Honghui Zhangc681c932017-08-10 14:34:56 +0800213 * @soc: pointer to SoC-dependent operations
Ryder Lee637cfaca2017-05-21 11:42:24 +0800214 */
215struct mtk_pcie {
216 struct device *dev;
217 void __iomem *base;
218 struct clk *free_ck;
219
Ryder Lee637cfaca2017-05-21 11:42:24 +0800220 struct list_head ports;
Honghui Zhangc681c932017-08-10 14:34:56 +0800221 const struct mtk_pcie_soc *soc;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800222};
223
Ryder Lee637cfaca2017-05-21 11:42:24 +0800224static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
225{
226 struct device *dev = pcie->dev;
227
228 clk_disable_unprepare(pcie->free_ck);
229
Honghui Zhang88c0e232018-10-15 16:08:54 +0800230 pm_runtime_put_sync(dev);
231 pm_runtime_disable(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800232}
233
234static void mtk_pcie_port_free(struct mtk_pcie_port *port)
235{
236 struct mtk_pcie *pcie = port->pcie;
237 struct device *dev = pcie->dev;
238
239 devm_iounmap(dev, port->base);
240 list_del(&port->list);
241 devm_kfree(dev, port);
242}
243
244static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
245{
246 struct mtk_pcie_port *port, *tmp;
247
248 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
249 phy_power_off(port->phy);
Ryder Leeb0996312017-08-10 14:34:59 +0800250 phy_exit(port->phy);
251 clk_disable_unprepare(port->pipe_ck);
252 clk_disable_unprepare(port->obff_ck);
253 clk_disable_unprepare(port->axi_ck);
254 clk_disable_unprepare(port->aux_ck);
255 clk_disable_unprepare(port->ahb_ck);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800256 clk_disable_unprepare(port->sys_ck);
257 mtk_pcie_port_free(port);
258 }
259
260 mtk_pcie_subsys_powerdown(pcie);
261}
262
Ryder Leeb0996312017-08-10 14:34:59 +0800263static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
264{
265 u32 val;
266 int err;
267
268 err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
269 !(val & APP_CFG_REQ), 10,
270 100 * USEC_PER_MSEC);
271 if (err)
272 return PCIBIOS_SET_FAILED;
273
274 if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
275 return PCIBIOS_SET_FAILED;
276
277 return PCIBIOS_SUCCESSFUL;
278}
279
280static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
281 int where, int size, u32 *val)
282{
283 u32 tmp;
284
285 /* Write PCIe configuration transaction header for Cfgrd */
286 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
287 port->base + PCIE_CFG_HEADER0);
288 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
289 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
290 port->base + PCIE_CFG_HEADER2);
291
292 /* Trigger h/w to transmit Cfgrd TLP */
293 tmp = readl(port->base + PCIE_APP_TLP_REQ);
294 tmp |= APP_CFG_REQ;
295 writel(tmp, port->base + PCIE_APP_TLP_REQ);
296
297 /* Check completion status */
298 if (mtk_pcie_check_cfg_cpld(port))
299 return PCIBIOS_SET_FAILED;
300
301 /* Read cpld payload of Cfgrd */
302 *val = readl(port->base + PCIE_CFG_RDATA);
303
304 if (size == 1)
305 *val = (*val >> (8 * (where & 3))) & 0xff;
306 else if (size == 2)
307 *val = (*val >> (8 * (where & 3))) & 0xffff;
308
309 return PCIBIOS_SUCCESSFUL;
310}
311
312static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
313 int where, int size, u32 val)
314{
315 /* Write PCIe configuration transaction header for Cfgwr */
316 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
317 port->base + PCIE_CFG_HEADER0);
318 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
319 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
320 port->base + PCIE_CFG_HEADER2);
321
322 /* Write Cfgwr data */
323 val = val << 8 * (where & 3);
324 writel(val, port->base + PCIE_CFG_WDATA);
325
326 /* Trigger h/w to transmit Cfgwr TLP */
327 val = readl(port->base + PCIE_APP_TLP_REQ);
328 val |= APP_CFG_REQ;
329 writel(val, port->base + PCIE_APP_TLP_REQ);
330
331 /* Check completion status */
332 return mtk_pcie_check_cfg_cpld(port);
333}
334
335static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
336 unsigned int devfn)
337{
338 struct mtk_pcie *pcie = bus->sysdata;
339 struct mtk_pcie_port *port;
Honghui Zhang074d6f32018-10-15 16:08:52 +0800340 struct pci_dev *dev = NULL;
341
342 /*
343 * Walk the bus hierarchy to get the devfn value
344 * of the port in the root bus.
345 */
346 while (bus && bus->number) {
347 dev = bus->self;
348 bus = dev->bus;
349 devfn = dev->devfn;
350 }
Ryder Leeb0996312017-08-10 14:34:59 +0800351
352 list_for_each_entry(port, &pcie->ports, list)
353 if (port->slot == PCI_SLOT(devfn))
354 return port;
355
356 return NULL;
357}
358
359static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
360 int where, int size, u32 *val)
361{
362 struct mtk_pcie_port *port;
363 u32 bn = bus->number;
364 int ret;
365
366 port = mtk_pcie_find_port(bus, devfn);
367 if (!port) {
368 *val = ~0;
369 return PCIBIOS_DEVICE_NOT_FOUND;
370 }
371
372 ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
373 if (ret)
374 *val = ~0;
375
376 return ret;
377}
378
379static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
380 int where, int size, u32 val)
381{
382 struct mtk_pcie_port *port;
383 u32 bn = bus->number;
384
385 port = mtk_pcie_find_port(bus, devfn);
386 if (!port)
387 return PCIBIOS_DEVICE_NOT_FOUND;
388
389 return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
390}
391
392static struct pci_ops mtk_pcie_ops_v2 = {
393 .read = mtk_pcie_config_read,
394 .write = mtk_pcie_config_write,
395};
396
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800397static void mtk_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
Honghui Zhang43e64092017-08-14 21:04:28 +0800398{
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800399 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
400 phys_addr_t addr;
Honghui Zhang43e64092017-08-14 21:04:28 +0800401
402 /* MT2712/MT7622 only support 32-bit MSI addresses */
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800403 addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
404 msg->address_hi = 0;
405 msg->address_lo = lower_32_bits(addr);
Honghui Zhang43e64092017-08-14 21:04:28 +0800406
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800407 msg->data = data->hwirq;
408
409 dev_dbg(port->pcie->dev, "msi#%d address_hi %#x address_lo %#x\n",
410 (int)data->hwirq, msg->address_hi, msg->address_lo);
411}
412
413static int mtk_msi_set_affinity(struct irq_data *irq_data,
414 const struct cpumask *mask, bool force)
415{
416 return -EINVAL;
417}
418
419static void mtk_msi_ack_irq(struct irq_data *data)
420{
421 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
422 u32 hwirq = data->hwirq;
423
424 writel(1 << hwirq, port->base + PCIE_IMSI_STATUS);
425}
426
427static struct irq_chip mtk_msi_bottom_irq_chip = {
428 .name = "MTK MSI",
429 .irq_compose_msi_msg = mtk_compose_msi_msg,
430 .irq_set_affinity = mtk_msi_set_affinity,
431 .irq_ack = mtk_msi_ack_irq,
432};
433
434static int mtk_pcie_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
435 unsigned int nr_irqs, void *args)
436{
437 struct mtk_pcie_port *port = domain->host_data;
438 unsigned long bit;
439
440 WARN_ON(nr_irqs != 1);
441 mutex_lock(&port->lock);
442
443 bit = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
444 if (bit >= MTK_MSI_IRQS_NUM) {
445 mutex_unlock(&port->lock);
446 return -ENOSPC;
447 }
448
449 __set_bit(bit, port->msi_irq_in_use);
450
451 mutex_unlock(&port->lock);
452
453 irq_domain_set_info(domain, virq, bit, &mtk_msi_bottom_irq_chip,
454 domain->host_data, handle_edge_irq,
455 NULL, NULL);
Honghui Zhang43e64092017-08-14 21:04:28 +0800456
457 return 0;
458}
459
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800460static void mtk_pcie_irq_domain_free(struct irq_domain *domain,
461 unsigned int virq, unsigned int nr_irqs)
Honghui Zhang43e64092017-08-14 21:04:28 +0800462{
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800463 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
464 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(d);
Honghui Zhang43e64092017-08-14 21:04:28 +0800465
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800466 mutex_lock(&port->lock);
Honghui Zhang43e64092017-08-14 21:04:28 +0800467
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800468 if (!test_bit(d->hwirq, port->msi_irq_in_use))
469 dev_err(port->pcie->dev, "trying to free unused MSI#%lu\n",
470 d->hwirq);
471 else
472 __clear_bit(d->hwirq, port->msi_irq_in_use);
Honghui Zhang43e64092017-08-14 21:04:28 +0800473
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800474 mutex_unlock(&port->lock);
Honghui Zhang43e64092017-08-14 21:04:28 +0800475
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800476 irq_domain_free_irqs_parent(domain, virq, nr_irqs);
Honghui Zhang43e64092017-08-14 21:04:28 +0800477}
478
479static const struct irq_domain_ops msi_domain_ops = {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800480 .alloc = mtk_pcie_irq_domain_alloc,
481 .free = mtk_pcie_irq_domain_free,
Honghui Zhang43e64092017-08-14 21:04:28 +0800482};
483
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800484static struct irq_chip mtk_msi_irq_chip = {
485 .name = "MTK PCIe MSI",
486 .irq_ack = irq_chip_ack_parent,
487 .irq_mask = pci_msi_mask_irq,
488 .irq_unmask = pci_msi_unmask_irq,
489};
490
491static struct msi_domain_info mtk_msi_domain_info = {
492 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
493 MSI_FLAG_PCI_MSIX),
494 .chip = &mtk_msi_irq_chip,
495};
496
497static int mtk_pcie_allocate_msi_domains(struct mtk_pcie_port *port)
498{
499 struct fwnode_handle *fwnode = of_node_to_fwnode(port->pcie->dev->of_node);
500
501 mutex_init(&port->lock);
502
503 port->inner_domain = irq_domain_create_linear(fwnode, MTK_MSI_IRQS_NUM,
504 &msi_domain_ops, port);
505 if (!port->inner_domain) {
506 dev_err(port->pcie->dev, "failed to create IRQ domain\n");
507 return -ENOMEM;
508 }
509
510 port->msi_domain = pci_msi_create_irq_domain(fwnode, &mtk_msi_domain_info,
511 port->inner_domain);
512 if (!port->msi_domain) {
513 dev_err(port->pcie->dev, "failed to create MSI domain\n");
514 irq_domain_remove(port->inner_domain);
515 return -ENOMEM;
516 }
517
518 return 0;
519}
520
Honghui Zhang43e64092017-08-14 21:04:28 +0800521static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
522{
523 u32 val;
524 phys_addr_t msg_addr;
525
526 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
527 val = lower_32_bits(msg_addr);
528 writel(val, port->base + PCIE_IMSI_ADDR);
529
530 val = readl(port->base + PCIE_INT_MASK);
531 val &= ~MSI_MASK;
532 writel(val, port->base + PCIE_INT_MASK);
533}
534
Honghui Zhang031337a2018-10-15 16:08:59 +0800535static void mtk_pcie_irq_teardown(struct mtk_pcie *pcie)
536{
537 struct mtk_pcie_port *port, *tmp;
538
539 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
540 irq_set_chained_handler_and_data(port->irq, NULL, NULL);
541
542 if (port->irq_domain)
543 irq_domain_remove(port->irq_domain);
544
545 if (IS_ENABLED(CONFIG_PCI_MSI)) {
546 if (port->msi_domain)
547 irq_domain_remove(port->msi_domain);
548 if (port->inner_domain)
549 irq_domain_remove(port->inner_domain);
550 }
551
552 irq_dispose_mapping(port->irq);
553 }
554}
555
Ryder Leeb0996312017-08-10 14:34:59 +0800556static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
557 irq_hw_number_t hwirq)
558{
559 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
560 irq_set_chip_data(irq, domain->host_data);
561
562 return 0;
563}
564
565static const struct irq_domain_ops intx_domain_ops = {
566 .map = mtk_pcie_intx_map,
567};
568
569static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
570 struct device_node *node)
571{
572 struct device *dev = port->pcie->dev;
573 struct device_node *pcie_intc_node;
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800574 int ret;
Ryder Leeb0996312017-08-10 14:34:59 +0800575
576 /* Setup INTx */
577 pcie_intc_node = of_get_next_child(node, NULL);
578 if (!pcie_intc_node) {
579 dev_err(dev, "no PCIe Intc node found\n");
580 return -ENODEV;
581 }
582
Honghui Zhangd84c2462017-08-30 09:19:14 +0800583 port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
Ryder Leeb0996312017-08-10 14:34:59 +0800584 &intx_domain_ops, port);
Wen Yangff7a5a02019-02-27 12:40:42 +0800585 of_node_put(pcie_intc_node);
Ryder Leeb0996312017-08-10 14:34:59 +0800586 if (!port->irq_domain) {
587 dev_err(dev, "failed to get INTx IRQ domain\n");
588 return -ENODEV;
589 }
590
Honghui Zhang43e64092017-08-14 21:04:28 +0800591 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800592 ret = mtk_pcie_allocate_msi_domains(port);
593 if (ret)
594 return ret;
Honghui Zhang43e64092017-08-14 21:04:28 +0800595 }
596
Ryder Leeb0996312017-08-10 14:34:59 +0800597 return 0;
598}
599
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800600static void mtk_pcie_intr_handler(struct irq_desc *desc)
Ryder Leeb0996312017-08-10 14:34:59 +0800601{
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800602 struct mtk_pcie_port *port = irq_desc_get_handler_data(desc);
603 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Ryder Leeb0996312017-08-10 14:34:59 +0800604 unsigned long status;
605 u32 virq;
606 u32 bit = INTX_SHIFT;
607
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800608 chained_irq_enter(irqchip, desc);
609
610 status = readl(port->base + PCIE_INT_STATUS);
611 if (status & INTX_MASK) {
Honghui Zhangd84c2462017-08-30 09:19:14 +0800612 for_each_set_bit_from(bit, &status, PCI_NUM_INTX + INTX_SHIFT) {
Ryder Leeb0996312017-08-10 14:34:59 +0800613 /* Clear the INTx */
614 writel(1 << bit, port->base + PCIE_INT_STATUS);
615 virq = irq_find_mapping(port->irq_domain,
616 bit - INTX_SHIFT);
617 generic_handle_irq(virq);
618 }
619 }
620
Honghui Zhang43e64092017-08-14 21:04:28 +0800621 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800622 if (status & MSI_STATUS){
Honghui Zhang43e64092017-08-14 21:04:28 +0800623 unsigned long imsi_status;
624
625 while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
626 for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800627 virq = irq_find_mapping(port->inner_domain, bit);
Honghui Zhang43e64092017-08-14 21:04:28 +0800628 generic_handle_irq(virq);
629 }
630 }
631 /* Clear MSI interrupt status */
632 writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
633 }
634 }
635
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800636 chained_irq_exit(irqchip, desc);
Ryder Leeb0996312017-08-10 14:34:59 +0800637}
638
639static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
640 struct device_node *node)
641{
642 struct mtk_pcie *pcie = port->pcie;
643 struct device *dev = pcie->dev;
644 struct platform_device *pdev = to_platform_device(dev);
Honghui Zhang031337a2018-10-15 16:08:59 +0800645 int err;
Ryder Leeb0996312017-08-10 14:34:59 +0800646
Ryder Leeb0996312017-08-10 14:34:59 +0800647 err = mtk_pcie_init_irq_domain(port, node);
648 if (err) {
Honghui Zhang43e64092017-08-14 21:04:28 +0800649 dev_err(dev, "failed to init PCIe IRQ domain\n");
Ryder Leeb0996312017-08-10 14:34:59 +0800650 return err;
651 }
652
Honghui Zhang031337a2018-10-15 16:08:59 +0800653 port->irq = platform_get_irq(pdev, port->slot);
Aman Sharma0584bff2020-03-12 00:49:02 +0530654 if (port->irq < 0)
655 return port->irq;
656
Honghui Zhang031337a2018-10-15 16:08:59 +0800657 irq_set_chained_handler_and_data(port->irq,
658 mtk_pcie_intr_handler, port);
Honghui Zhang42fe2f92018-05-04 13:47:33 +0800659
Ryder Leeb0996312017-08-10 14:34:59 +0800660 return 0;
661}
662
Honghui Zhang3828d602018-10-15 16:08:56 +0800663static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
664{
665 struct mtk_pcie *pcie = port->pcie;
Rob Herring8a26f862019-10-28 11:32:39 -0500666 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
667 struct resource *mem = NULL;
668 struct resource_entry *entry;
Honghui Zhang3828d602018-10-15 16:08:56 +0800669 const struct mtk_pcie_soc *soc = port->pcie->soc;
670 u32 val;
Honghui Zhang3828d602018-10-15 16:08:56 +0800671 int err;
672
Rob Herring8a26f862019-10-28 11:32:39 -0500673 entry = resource_list_first_type(&host->windows, IORESOURCE_MEM);
674 if (entry)
675 mem = entry->res;
676 if (!mem)
677 return -EINVAL;
678
Honghui Zhang3828d602018-10-15 16:08:56 +0800679 /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
680 if (pcie->base) {
681 val = readl(pcie->base + PCIE_SYS_CFG_V2);
682 val |= PCIE_CSR_LTSSM_EN(port->slot) |
683 PCIE_CSR_ASPM_L1_EN(port->slot);
684 writel(val, pcie->base + PCIE_SYS_CFG_V2);
685 }
686
687 /* Assert all reset signals */
688 writel(0, port->base + PCIE_RST_CTRL);
689
690 /*
691 * Enable PCIe link down reset, if link status changed from link up to
692 * link down, this will reset MAC control registers and configuration
693 * space.
694 */
695 writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
696
697 /* De-assert PHY, PE, PIPE, MAC and configuration reset */
698 val = readl(port->base + PCIE_RST_CTRL);
699 val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
700 PCIE_MAC_SRSTB | PCIE_CRSTB;
701 writel(val, port->base + PCIE_RST_CTRL);
702
703 /* Set up vendor ID and class code */
704 if (soc->need_fix_class_id) {
705 val = PCI_VENDOR_ID_MEDIATEK;
706 writew(val, port->base + PCIE_CONF_VEND_ID);
707
708 val = PCI_CLASS_BRIDGE_PCI;
709 writew(val, port->base + PCIE_CONF_CLASS_ID);
710 }
711
Jianjun Wang0cccd422019-06-28 15:34:25 +0800712 if (soc->need_fix_device_id)
713 writew(soc->device_id, port->base + PCIE_CONF_DEVICE_ID);
714
Honghui Zhang3828d602018-10-15 16:08:56 +0800715 /* 100ms timeout value should be enough for Gen1/2 training */
716 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
717 !!(val & PCIE_PORT_LINKUP_V2), 20,
718 100 * USEC_PER_MSEC);
719 if (err)
720 return -ETIMEDOUT;
721
722 /* Set INTx mask */
723 val = readl(port->base + PCIE_INT_MASK);
724 val &= ~INTX_MASK;
725 writel(val, port->base + PCIE_INT_MASK);
726
727 if (IS_ENABLED(CONFIG_PCI_MSI))
728 mtk_pcie_enable_msi(port);
729
730 /* Set AHB to PCIe translation windows */
Honghui Zhangc61df572019-02-01 13:36:06 +0800731 val = lower_32_bits(mem->start) |
732 AHB2PCIE_SIZE(fls(resource_size(mem)));
Honghui Zhang3828d602018-10-15 16:08:56 +0800733 writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
734
735 val = upper_32_bits(mem->start);
736 writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
737
738 /* Set PCIe to AXI translation memory space.*/
Honghui Zhangcbe3a772019-02-01 13:36:07 +0800739 val = PCIE2AHB_SIZE | WIN_ENABLE;
Honghui Zhang3828d602018-10-15 16:08:56 +0800740 writel(val, port->base + PCIE_AXI_WINDOW0);
741
742 return 0;
743}
744
Ryder Lee637cfaca2017-05-21 11:42:24 +0800745static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
746 unsigned int devfn, int where)
747{
Honghui Zhangdb271742017-08-14 21:04:27 +0800748 struct mtk_pcie *pcie = bus->sysdata;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800749
750 writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
751 bus->number), pcie->base + PCIE_CFG_ADDR);
752
753 return pcie->base + PCIE_CFG_DATA + (where & 3);
754}
755
756static struct pci_ops mtk_pcie_ops = {
757 .map_bus = mtk_pcie_map_bus,
758 .read = pci_generic_config_read,
759 .write = pci_generic_config_write,
760};
761
Ryder Leee10b7a12017-08-10 14:34:54 +0800762static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800763{
764 struct mtk_pcie *pcie = port->pcie;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800765 u32 func = PCI_FUNC(port->slot << 3);
766 u32 slot = PCI_SLOT(port->slot << 3);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800767 u32 val;
Ryder Leee10b7a12017-08-10 14:34:54 +0800768 int err;
769
770 /* assert port PERST_N */
771 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800772 val |= PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800773 writel(val, pcie->base + PCIE_SYS_CFG);
774
775 /* de-assert port PERST_N */
776 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800777 val &= ~PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800778 writel(val, pcie->base + PCIE_SYS_CFG);
779
780 /* 100ms timeout value should be enough for Gen1/2 training */
781 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
782 !!(val & PCIE_PORT_LINKUP), 20,
783 100 * USEC_PER_MSEC);
784 if (err)
785 return -ETIMEDOUT;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800786
787 /* enable interrupt */
788 val = readl(pcie->base + PCIE_INT_ENABLE);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800789 val |= PCIE_PORT_INT_EN(port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800790 writel(val, pcie->base + PCIE_INT_ENABLE);
791
792 /* map to all DDR region. We need to set it before cfg operation. */
793 writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
794 port->base + PCIE_BAR0_SETUP);
795
796 /* configure class code and revision ID */
797 writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
798
799 /* configure FC credit */
800 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
801 pcie->base + PCIE_CFG_ADDR);
802 val = readl(pcie->base + PCIE_CFG_DATA);
803 val &= ~PCIE_FC_CREDIT_MASK;
804 val |= PCIE_FC_CREDIT_VAL(0x806c);
805 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
806 pcie->base + PCIE_CFG_ADDR);
807 writel(val, pcie->base + PCIE_CFG_DATA);
808
809 /* configure RC FTS number to 250 when it leaves L0s */
810 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
811 pcie->base + PCIE_CFG_ADDR);
812 val = readl(pcie->base + PCIE_CFG_DATA);
813 val &= ~PCIE_FTS_NUM_MASK;
814 val |= PCIE_FTS_NUM_L0(0x50);
815 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
816 pcie->base + PCIE_CFG_ADDR);
817 writel(val, pcie->base + PCIE_CFG_DATA);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800818
Ryder Leee10b7a12017-08-10 14:34:54 +0800819 return 0;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800820}
821
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800822static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800823{
Honghui Zhangc681c932017-08-10 14:34:56 +0800824 struct mtk_pcie *pcie = port->pcie;
825 struct device *dev = pcie->dev;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800826 int err;
827
828 err = clk_prepare_enable(port->sys_ck);
829 if (err) {
Ryder Leeb0996312017-08-10 14:34:59 +0800830 dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800831 goto err_sys_clk;
832 }
833
Ryder Leeb0996312017-08-10 14:34:59 +0800834 err = clk_prepare_enable(port->ahb_ck);
835 if (err) {
836 dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
837 goto err_ahb_clk;
838 }
839
840 err = clk_prepare_enable(port->aux_ck);
841 if (err) {
842 dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
843 goto err_aux_clk;
844 }
845
846 err = clk_prepare_enable(port->axi_ck);
847 if (err) {
848 dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
849 goto err_axi_clk;
850 }
851
852 err = clk_prepare_enable(port->obff_ck);
853 if (err) {
854 dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
855 goto err_obff_clk;
856 }
857
858 err = clk_prepare_enable(port->pipe_ck);
859 if (err) {
860 dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
861 goto err_pipe_clk;
862 }
863
Ryder Lee637cfaca2017-05-21 11:42:24 +0800864 reset_control_assert(port->reset);
865 reset_control_deassert(port->reset);
866
Ryder Leeb0996312017-08-10 14:34:59 +0800867 err = phy_init(port->phy);
868 if (err) {
869 dev_err(dev, "failed to initialize port%d phy\n", port->slot);
870 goto err_phy_init;
871 }
872
Ryder Lee637cfaca2017-05-21 11:42:24 +0800873 err = phy_power_on(port->phy);
874 if (err) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800875 dev_err(dev, "failed to power on port%d phy\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800876 goto err_phy_on;
877 }
878
Honghui Zhangc681c932017-08-10 14:34:56 +0800879 if (!pcie->soc->startup(port))
Ryder Lee637cfaca2017-05-21 11:42:24 +0800880 return;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800881
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800882 dev_info(dev, "Port%d link down\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800883
884 phy_power_off(port->phy);
885err_phy_on:
Ryder Leeb0996312017-08-10 14:34:59 +0800886 phy_exit(port->phy);
887err_phy_init:
888 clk_disable_unprepare(port->pipe_ck);
889err_pipe_clk:
890 clk_disable_unprepare(port->obff_ck);
891err_obff_clk:
892 clk_disable_unprepare(port->axi_ck);
893err_axi_clk:
894 clk_disable_unprepare(port->aux_ck);
895err_aux_clk:
896 clk_disable_unprepare(port->ahb_ck);
897err_ahb_clk:
Ryder Lee637cfaca2017-05-21 11:42:24 +0800898 clk_disable_unprepare(port->sys_ck);
899err_sys_clk:
900 mtk_pcie_port_free(port);
901}
902
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800903static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
904 struct device_node *node,
905 int slot)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800906{
907 struct mtk_pcie_port *port;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800908 struct device *dev = pcie->dev;
909 struct platform_device *pdev = to_platform_device(dev);
910 char name[10];
911 int err;
912
913 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
914 if (!port)
915 return -ENOMEM;
916
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800917 snprintf(name, sizeof(name), "port%d", slot);
Dejin Zhenge2dcd202020-06-03 01:16:01 +0800918 port->base = devm_platform_ioremap_resource_byname(pdev, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800919 if (IS_ERR(port->base)) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800920 dev_err(dev, "failed to map port%d base\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800921 return PTR_ERR(port->base);
922 }
923
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800924 snprintf(name, sizeof(name), "sys_ck%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800925 port->sys_ck = devm_clk_get(dev, name);
926 if (IS_ERR(port->sys_ck)) {
Ryder Leeb0996312017-08-10 14:34:59 +0800927 dev_err(dev, "failed to get sys_ck%d clock\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800928 return PTR_ERR(port->sys_ck);
929 }
930
Ryder Leeb0996312017-08-10 14:34:59 +0800931 /* sys_ck might be divided into the following parts in some chips */
932 snprintf(name, sizeof(name), "ahb_ck%d", slot);
Chunfeng Yun6be22342019-04-10 14:54:16 +0800933 port->ahb_ck = devm_clk_get_optional(dev, name);
934 if (IS_ERR(port->ahb_ck))
935 return PTR_ERR(port->ahb_ck);
Ryder Leeb0996312017-08-10 14:34:59 +0800936
937 snprintf(name, sizeof(name), "axi_ck%d", slot);
Chunfeng Yun6be22342019-04-10 14:54:16 +0800938 port->axi_ck = devm_clk_get_optional(dev, name);
939 if (IS_ERR(port->axi_ck))
940 return PTR_ERR(port->axi_ck);
Ryder Leeb0996312017-08-10 14:34:59 +0800941
942 snprintf(name, sizeof(name), "aux_ck%d", slot);
Chunfeng Yun6be22342019-04-10 14:54:16 +0800943 port->aux_ck = devm_clk_get_optional(dev, name);
944 if (IS_ERR(port->aux_ck))
945 return PTR_ERR(port->aux_ck);
Ryder Leeb0996312017-08-10 14:34:59 +0800946
947 snprintf(name, sizeof(name), "obff_ck%d", slot);
Chunfeng Yun6be22342019-04-10 14:54:16 +0800948 port->obff_ck = devm_clk_get_optional(dev, name);
949 if (IS_ERR(port->obff_ck))
950 return PTR_ERR(port->obff_ck);
Ryder Leeb0996312017-08-10 14:34:59 +0800951
952 snprintf(name, sizeof(name), "pipe_ck%d", slot);
Chunfeng Yun6be22342019-04-10 14:54:16 +0800953 port->pipe_ck = devm_clk_get_optional(dev, name);
954 if (IS_ERR(port->pipe_ck))
955 return PTR_ERR(port->pipe_ck);
Ryder Leeb0996312017-08-10 14:34:59 +0800956
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800957 snprintf(name, sizeof(name), "pcie-rst%d", slot);
Philipp Zabel608fcac2017-07-19 17:26:00 +0200958 port->reset = devm_reset_control_get_optional_exclusive(dev, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800959 if (PTR_ERR(port->reset) == -EPROBE_DEFER)
960 return PTR_ERR(port->reset);
961
962 /* some platforms may use default PHY setting */
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800963 snprintf(name, sizeof(name), "pcie-phy%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800964 port->phy = devm_phy_optional_get(dev, name);
965 if (IS_ERR(port->phy))
966 return PTR_ERR(port->phy);
967
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800968 port->slot = slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800969 port->pcie = pcie;
970
Ryder Leeb0996312017-08-10 14:34:59 +0800971 if (pcie->soc->setup_irq) {
972 err = pcie->soc->setup_irq(port, node);
973 if (err)
974 return err;
975 }
976
Ryder Lee637cfaca2017-05-21 11:42:24 +0800977 INIT_LIST_HEAD(&port->list);
978 list_add_tail(&port->list, &pcie->ports);
979
980 return 0;
981}
982
983static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
984{
985 struct device *dev = pcie->dev;
986 struct platform_device *pdev = to_platform_device(dev);
987 struct resource *regs;
988 int err;
989
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800990 /* get shared registers, which are optional */
991 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
992 if (regs) {
993 pcie->base = devm_ioremap_resource(dev, regs);
994 if (IS_ERR(pcie->base)) {
995 dev_err(dev, "failed to map shared register\n");
996 return PTR_ERR(pcie->base);
997 }
Ryder Lee637cfaca2017-05-21 11:42:24 +0800998 }
999
1000 pcie->free_ck = devm_clk_get(dev, "free_ck");
1001 if (IS_ERR(pcie->free_ck)) {
1002 if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
1003 return -EPROBE_DEFER;
1004
1005 pcie->free_ck = NULL;
1006 }
1007
Honghui Zhang88c0e232018-10-15 16:08:54 +08001008 pm_runtime_enable(dev);
1009 pm_runtime_get_sync(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001010
1011 /* enable top level clock */
1012 err = clk_prepare_enable(pcie->free_ck);
1013 if (err) {
1014 dev_err(dev, "failed to enable free_ck\n");
1015 goto err_free_ck;
1016 }
1017
1018 return 0;
1019
1020err_free_ck:
Honghui Zhang88c0e232018-10-15 16:08:54 +08001021 pm_runtime_put_sync(dev);
1022 pm_runtime_disable(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001023
1024 return err;
1025}
1026
1027static int mtk_pcie_setup(struct mtk_pcie *pcie)
1028{
1029 struct device *dev = pcie->dev;
1030 struct device_node *node = dev->of_node, *child;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001031 struct mtk_pcie_port *port, *tmp;
1032 int err;
1033
Ryder Lee637cfaca2017-05-21 11:42:24 +08001034 for_each_available_child_of_node(node, child) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001035 int slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001036
1037 err = of_pci_get_devfn(child);
1038 if (err < 0) {
1039 dev_err(dev, "failed to parse devfn: %d\n", err);
Krzysztof Wilczyński42814c42021-01-20 18:48:10 +00001040 goto error_put_node;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001041 }
1042
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001043 slot = PCI_SLOT(err);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001044
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001045 err = mtk_pcie_parse_port(pcie, child, slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001046 if (err)
Krzysztof Wilczyński42814c42021-01-20 18:48:10 +00001047 goto error_put_node;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001048 }
1049
1050 err = mtk_pcie_subsys_powerup(pcie);
1051 if (err)
1052 return err;
1053
1054 /* enable each port, and then check link status */
1055 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001056 mtk_pcie_enable_port(port);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001057
1058 /* power down PCIe subsys if slots are all empty (link down) */
1059 if (list_empty(&pcie->ports))
1060 mtk_pcie_subsys_powerdown(pcie);
1061
1062 return 0;
Krzysztof Wilczyński42814c42021-01-20 18:48:10 +00001063error_put_node:
1064 of_node_put(child);
1065 return err;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001066}
1067
Ryder Lee637cfaca2017-05-21 11:42:24 +08001068static int mtk_pcie_probe(struct platform_device *pdev)
1069{
1070 struct device *dev = &pdev->dev;
1071 struct mtk_pcie *pcie;
1072 struct pci_host_bridge *host;
1073 int err;
1074
1075 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
1076 if (!host)
1077 return -ENOMEM;
1078
1079 pcie = pci_host_bridge_priv(host);
1080
1081 pcie->dev = dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001082 pcie->soc = of_device_get_match_data(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001083 platform_set_drvdata(pdev, pcie);
1084 INIT_LIST_HEAD(&pcie->ports);
1085
1086 err = mtk_pcie_setup(pcie);
1087 if (err)
1088 return err;
1089
Honghui Zhang57cb3152018-10-15 16:08:55 +08001090 host->ops = pcie->soc->ops;
Honghui Zhang57cb3152018-10-15 16:08:55 +08001091 host->sysdata = pcie;
Thomas Gleixner645e9c32021-03-30 16:11:43 +01001092 host->msi_domain = pcie->soc->no_msi;
Honghui Zhang57cb3152018-10-15 16:08:55 +08001093
1094 err = pci_host_probe(host);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001095 if (err)
1096 goto put_resources;
1097
1098 return 0;
1099
1100put_resources:
1101 if (!list_empty(&pcie->ports))
1102 mtk_pcie_put_resources(pcie);
1103
1104 return err;
1105}
1106
Honghui Zhang031337a2018-10-15 16:08:59 +08001107
1108static void mtk_pcie_free_resources(struct mtk_pcie *pcie)
1109{
1110 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1111 struct list_head *windows = &host->windows;
1112
1113 pci_free_resource_list(windows);
1114}
1115
1116static int mtk_pcie_remove(struct platform_device *pdev)
1117{
1118 struct mtk_pcie *pcie = platform_get_drvdata(pdev);
1119 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1120
1121 pci_stop_root_bus(host->bus);
1122 pci_remove_root_bus(host->bus);
1123 mtk_pcie_free_resources(pcie);
1124
1125 mtk_pcie_irq_teardown(pcie);
1126
1127 mtk_pcie_put_resources(pcie);
1128
1129 return 0;
1130}
1131
Honghui Zhang97d29322018-10-15 16:08:58 +08001132static int __maybe_unused mtk_pcie_suspend_noirq(struct device *dev)
1133{
1134 struct mtk_pcie *pcie = dev_get_drvdata(dev);
1135 struct mtk_pcie_port *port;
1136
1137 if (list_empty(&pcie->ports))
1138 return 0;
1139
1140 list_for_each_entry(port, &pcie->ports, list) {
1141 clk_disable_unprepare(port->pipe_ck);
1142 clk_disable_unprepare(port->obff_ck);
1143 clk_disable_unprepare(port->axi_ck);
1144 clk_disable_unprepare(port->aux_ck);
1145 clk_disable_unprepare(port->ahb_ck);
1146 clk_disable_unprepare(port->sys_ck);
1147 phy_power_off(port->phy);
1148 phy_exit(port->phy);
1149 }
1150
1151 clk_disable_unprepare(pcie->free_ck);
1152
1153 return 0;
1154}
1155
1156static int __maybe_unused mtk_pcie_resume_noirq(struct device *dev)
1157{
1158 struct mtk_pcie *pcie = dev_get_drvdata(dev);
1159 struct mtk_pcie_port *port, *tmp;
1160
1161 if (list_empty(&pcie->ports))
1162 return 0;
1163
1164 clk_prepare_enable(pcie->free_ck);
1165
1166 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
1167 mtk_pcie_enable_port(port);
1168
1169 /* In case of EP was removed while system suspend. */
1170 if (list_empty(&pcie->ports))
1171 clk_disable_unprepare(pcie->free_ck);
1172
1173 return 0;
1174}
1175
1176static const struct dev_pm_ops mtk_pcie_pm_ops = {
1177 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_pcie_suspend_noirq,
1178 mtk_pcie_resume_noirq)
1179};
1180
Honghui Zhangc681c932017-08-10 14:34:56 +08001181static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
Thomas Gleixner645e9c32021-03-30 16:11:43 +01001182 .no_msi = true,
Honghui Zhangc681c932017-08-10 14:34:56 +08001183 .ops = &mtk_pcie_ops,
1184 .startup = mtk_pcie_startup_port,
1185};
1186
Honghui Zhang101c92d2018-05-04 13:47:32 +08001187static const struct mtk_pcie_soc mtk_pcie_soc_mt2712 = {
Honghui Zhang101c92d2018-05-04 13:47:32 +08001188 .ops = &mtk_pcie_ops_v2,
1189 .startup = mtk_pcie_startup_port_v2,
1190 .setup_irq = mtk_pcie_setup_irq,
1191};
1192
1193static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = {
1194 .need_fix_class_id = true,
Ryder Leeb0996312017-08-10 14:34:59 +08001195 .ops = &mtk_pcie_ops_v2,
1196 .startup = mtk_pcie_startup_port_v2,
1197 .setup_irq = mtk_pcie_setup_irq,
1198};
1199
Jianjun Wang0cccd422019-06-28 15:34:25 +08001200static const struct mtk_pcie_soc mtk_pcie_soc_mt7629 = {
1201 .need_fix_class_id = true,
1202 .need_fix_device_id = true,
1203 .device_id = PCI_DEVICE_ID_MEDIATEK_7629,
1204 .ops = &mtk_pcie_ops_v2,
1205 .startup = mtk_pcie_startup_port_v2,
1206 .setup_irq = mtk_pcie_setup_irq,
1207};
1208
Ryder Lee637cfaca2017-05-21 11:42:24 +08001209static const struct of_device_id mtk_pcie_ids[] = {
Honghui Zhangc681c932017-08-10 14:34:56 +08001210 { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
1211 { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
Honghui Zhang101c92d2018-05-04 13:47:32 +08001212 { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 },
1213 { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 },
Jianjun Wang0cccd422019-06-28 15:34:25 +08001214 { .compatible = "mediatek,mt7629-pcie", .data = &mtk_pcie_soc_mt7629 },
Ryder Lee637cfaca2017-05-21 11:42:24 +08001215 {},
1216};
1217
1218static struct platform_driver mtk_pcie_driver = {
1219 .probe = mtk_pcie_probe,
Honghui Zhang031337a2018-10-15 16:08:59 +08001220 .remove = mtk_pcie_remove,
Ryder Lee637cfaca2017-05-21 11:42:24 +08001221 .driver = {
1222 .name = "mtk-pcie",
1223 .of_match_table = mtk_pcie_ids,
1224 .suppress_bind_attrs = true,
Honghui Zhang97d29322018-10-15 16:08:58 +08001225 .pm = &mtk_pcie_pm_ops,
Ryder Lee637cfaca2017-05-21 11:42:24 +08001226 },
1227};
Honghui Zhang031337a2018-10-15 16:08:59 +08001228module_platform_driver(mtk_pcie_driver);
1229MODULE_LICENSE("GPL v2");