blob: 71728d6e0bca441ec7ce82ef9853f4a00ff37b40 [file] [log] [blame]
Linus Walleij68b64932018-08-22 22:41:03 +02001// SPDX-License-Identifier: GPL-2.0
Ryan Mallonb6850042008-04-16 02:56:35 +01002/*
Ryan Mallonb6850042008-04-16 02:56:35 +01003 * Generic EP93xx GPIO handling
4 *
Ryan Mallon1c5454e2011-06-15 14:45:36 +10005 * Copyright (c) 2008 Ryan Mallon
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -07006 * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
Ryan Mallonb6850042008-04-16 02:56:35 +01007 *
8 * Based on code originally from:
9 * linux/arch/arm/mach-ep93xx/core.c
Ryan Mallonb6850042008-04-16 02:56:35 +010010 */
11
12#include <linux/init.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040013#include <linux/module.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070014#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010015#include <linux/io.h>
Ryan Mallon595c0502009-07-15 21:31:46 +010016#include <linux/irq.h>
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070017#include <linux/slab.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010018#include <linux/gpio/driver.h>
Linus Walleij51ba88e2018-08-22 22:41:08 +020019#include <linux/bitops.h>
Ryan Mallonb6850042008-04-16 02:56:35 +010020
Linus Walleij991ce742018-08-22 22:41:04 +020021#define EP93XX_GPIO_F_INT_STATUS 0x5c
22#define EP93XX_GPIO_A_INT_STATUS 0xa0
23#define EP93XX_GPIO_B_INT_STATUS 0xbc
Arnd Bergmann4c2baed2018-08-22 22:41:01 +020024
25/* Maximum value for gpio line identifiers */
26#define EP93XX_GPIO_LINE_MAX 63
27
28/* Maximum value for irq capable line identifiers */
29#define EP93XX_GPIO_LINE_MAX_IRQ 23
30
Linus Walleijd875cc22018-08-22 22:41:10 +020031/*
Linus Walleija419a3d2018-08-22 22:41:11 +020032 * Static mapping of GPIO bank F IRQS:
33 * F0..F7 (16..24) to irq 80..87.
Linus Walleijd875cc22018-08-22 22:41:10 +020034 */
Linus Walleija419a3d2018-08-22 22:41:11 +020035#define EP93XX_GPIO_F_IRQ_BASE 80
Linus Walleijd875cc22018-08-22 22:41:10 +020036
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070037struct ep93xx_gpio {
Linus Walleij1d2bb172018-08-22 22:41:02 +020038 void __iomem *base;
Linus Walleij0f4630f2015-12-04 14:02:58 +010039 struct gpio_chip gc[8];
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -070040};
41
Hartley Sweetend056ab72010-02-23 21:41:17 +010042/*************************************************************************
Hartley Sweeten47427232010-04-06 22:46:16 +010043 * Interrupt handling for EP93xx on-chip GPIOs
Hartley Sweetend056ab72010-02-23 21:41:17 +010044 *************************************************************************/
45static unsigned char gpio_int_unmasked[3];
46static unsigned char gpio_int_enabled[3];
47static unsigned char gpio_int_type1[3];
48static unsigned char gpio_int_type2[3];
49static unsigned char gpio_int_debounce[3];
50
51/* Port ordering is: A B F */
52static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
53static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
54static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
55static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
56static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
57
Linus Walleij991ce742018-08-22 22:41:04 +020058static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg, unsigned port)
Hartley Sweetend056ab72010-02-23 21:41:17 +010059{
60 BUG_ON(port > 2);
61
Linus Walleij991ce742018-08-22 22:41:04 +020062 writeb_relaxed(0, epg->base + int_en_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +010063
Linus Walleijd27e06a2013-10-14 10:07:08 +020064 writeb_relaxed(gpio_int_type2[port],
Linus Walleij991ce742018-08-22 22:41:04 +020065 epg->base + int_type2_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +010066
Linus Walleijd27e06a2013-10-14 10:07:08 +020067 writeb_relaxed(gpio_int_type1[port],
Linus Walleij991ce742018-08-22 22:41:04 +020068 epg->base + int_type1_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +010069
Linus Walleijd27e06a2013-10-14 10:07:08 +020070 writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
Linus Walleij991ce742018-08-22 22:41:04 +020071 epg->base + int_en_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +010072}
73
Linus Walleijfd935fc2018-08-22 22:41:07 +020074static int ep93xx_gpio_port(struct gpio_chip *gc)
Hartley Sweetend056ab72010-02-23 21:41:17 +010075{
Linus Walleijfd935fc2018-08-22 22:41:07 +020076 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
77 int port = 0;
78
Colin Ian Kingf40f7302018-09-06 12:58:30 +010079 while (port < ARRAY_SIZE(epg->gc) && gc != &epg->gc[port])
Linus Walleijfd935fc2018-08-22 22:41:07 +020080 port++;
81
82 /* This should not happen but is there as a last safeguard */
Dan Carpenterf6d9af42018-09-06 16:33:48 +030083 if (port == ARRAY_SIZE(epg->gc)) {
Linus Walleijfd935fc2018-08-22 22:41:07 +020084 pr_crit("can't find the GPIO port\n");
85 return 0;
86 }
87
88 return port;
89}
90
91static void ep93xx_gpio_int_debounce(struct gpio_chip *gc,
92 unsigned int offset, bool enable)
93{
94 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
95 int port = ep93xx_gpio_port(gc);
96 int port_mask = BIT(offset);
Hartley Sweetend056ab72010-02-23 21:41:17 +010097
98 if (enable)
99 gpio_int_debounce[port] |= port_mask;
100 else
101 gpio_int_debounce[port] &= ~port_mask;
102
Linus Walleijd27e06a2013-10-14 10:07:08 +0200103 writeb(gpio_int_debounce[port],
Linus Walleij991ce742018-08-22 22:41:04 +0200104 epg->base + int_debounce_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100105}
Hartley Sweetend056ab72010-02-23 21:41:17 +0100106
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200107static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100108{
Linus Walleij991ce742018-08-22 22:41:04 +0200109 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
110 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij99399f42018-08-22 22:41:06 +0200111 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Linus Walleij68491b02018-08-22 22:41:09 +0200112 unsigned long stat;
113 int offset;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100114
Linus Walleij99399f42018-08-22 22:41:06 +0200115 chained_irq_enter(irqchip, desc);
116
Linus Walleija419a3d2018-08-22 22:41:11 +0200117 /*
118 * Dispatch the IRQs to the irqdomain of each A and B
119 * gpiochip irqdomains depending on what has fired.
120 * The tricky part is that the IRQ line is shared
121 * between bank A and B and each has their own gpiochip.
122 */
Linus Walleij68491b02018-08-22 22:41:09 +0200123 stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS);
Linus Walleija419a3d2018-08-22 22:41:11 +0200124 for_each_set_bit(offset, &stat, 8)
125 generic_handle_irq(irq_find_mapping(epg->gc[0].irq.domain,
126 offset));
Hartley Sweetend056ab72010-02-23 21:41:17 +0100127
Linus Walleij68491b02018-08-22 22:41:09 +0200128 stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS);
Linus Walleija419a3d2018-08-22 22:41:11 +0200129 for_each_set_bit(offset, &stat, 8)
130 generic_handle_irq(irq_find_mapping(epg->gc[1].irq.domain,
131 offset));
Linus Walleij99399f42018-08-22 22:41:06 +0200132
133 chained_irq_exit(irqchip, desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100134}
135
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200136static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100137{
138 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300139 * map discontiguous hw irq range to continuous sw irq range:
Hartley Sweetend056ab72010-02-23 21:41:17 +0100140 *
Linus Walleijd875cc22018-08-22 22:41:10 +0200141 * IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7}
Hartley Sweetend056ab72010-02-23 21:41:17 +0100142 */
Linus Walleij99399f42018-08-22 22:41:06 +0200143 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Thomas Gleixnere43ea7a2015-07-13 00:06:41 +0200144 unsigned int irq = irq_desc_get_irq(desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100145 int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
Linus Walleija419a3d2018-08-22 22:41:11 +0200146 int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100147
Linus Walleij99399f42018-08-22 22:41:06 +0200148 chained_irq_enter(irqchip, desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100149 generic_handle_irq(gpio_irq);
Linus Walleij99399f42018-08-22 22:41:06 +0200150 chained_irq_exit(irqchip, desc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100151}
152
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100153static void ep93xx_gpio_irq_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100154{
Linus Walleij991ce742018-08-22 22:41:04 +0200155 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
156 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200157 int port = ep93xx_gpio_port(gc);
158 int port_mask = BIT(d->irq & 7);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100159
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100160 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Hartley Sweetend056ab72010-02-23 21:41:17 +0100161 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
Linus Walleij991ce742018-08-22 22:41:04 +0200162 ep93xx_gpio_update_int_params(epg, port);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100163 }
164
Linus Walleij991ce742018-08-22 22:41:04 +0200165 writeb(port_mask, epg->base + eoi_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100166}
167
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100168static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100169{
Linus Walleij991ce742018-08-22 22:41:04 +0200170 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
171 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200172 int port = ep93xx_gpio_port(gc);
173 int port_mask = BIT(d->irq & 7);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100174
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100175 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100176 gpio_int_type2[port] ^= port_mask; /* switch edge direction */
177
178 gpio_int_unmasked[port] &= ~port_mask;
Linus Walleij991ce742018-08-22 22:41:04 +0200179 ep93xx_gpio_update_int_params(epg, port);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100180
Linus Walleij991ce742018-08-22 22:41:04 +0200181 writeb(port_mask, epg->base + eoi_register_offset[port]);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100182}
183
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100184static void ep93xx_gpio_irq_mask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100185{
Linus Walleij991ce742018-08-22 22:41:04 +0200186 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
187 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200188 int port = ep93xx_gpio_port(gc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100189
Linus Walleij51ba88e2018-08-22 22:41:08 +0200190 gpio_int_unmasked[port] &= ~BIT(d->irq & 7);
Linus Walleij991ce742018-08-22 22:41:04 +0200191 ep93xx_gpio_update_int_params(epg, port);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100192}
193
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100194static void ep93xx_gpio_irq_unmask(struct irq_data *d)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100195{
Linus Walleij991ce742018-08-22 22:41:04 +0200196 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
197 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200198 int port = ep93xx_gpio_port(gc);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100199
Linus Walleij51ba88e2018-08-22 22:41:08 +0200200 gpio_int_unmasked[port] |= BIT(d->irq & 7);
Linus Walleij991ce742018-08-22 22:41:04 +0200201 ep93xx_gpio_update_int_params(epg, port);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100202}
203
204/*
205 * gpio_int_type1 controls whether the interrupt is level (0) or
206 * edge (1) triggered, while gpio_int_type2 controls whether it
207 * triggers on low/falling (0) or high/rising (1).
208 */
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100209static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100210{
Linus Walleij991ce742018-08-22 22:41:04 +0200211 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
212 struct ep93xx_gpio *epg = gpiochip_get_data(gc);
Linus Walleij51ba88e2018-08-22 22:41:08 +0200213 int port = ep93xx_gpio_port(gc);
214 int offset = d->irq & 7;
215 int port_mask = BIT(offset);
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100216 irq_flow_handler_t handler;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100217
Linus Walleij51ba88e2018-08-22 22:41:08 +0200218 gc->direction_input(gc, offset);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100219
220 switch (type) {
221 case IRQ_TYPE_EDGE_RISING:
222 gpio_int_type1[port] |= port_mask;
223 gpio_int_type2[port] |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100224 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100225 break;
226 case IRQ_TYPE_EDGE_FALLING:
227 gpio_int_type1[port] |= port_mask;
228 gpio_int_type2[port] &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100229 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100230 break;
231 case IRQ_TYPE_LEVEL_HIGH:
232 gpio_int_type1[port] &= ~port_mask;
233 gpio_int_type2[port] |= port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100234 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100235 break;
236 case IRQ_TYPE_LEVEL_LOW:
237 gpio_int_type1[port] &= ~port_mask;
238 gpio_int_type2[port] &= ~port_mask;
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100239 handler = handle_level_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100240 break;
241 case IRQ_TYPE_EDGE_BOTH:
242 gpio_int_type1[port] |= port_mask;
243 /* set initial polarity based on current input level */
Linus Walleij51ba88e2018-08-22 22:41:08 +0200244 if (gc->get(gc, offset))
Hartley Sweetend056ab72010-02-23 21:41:17 +0100245 gpio_int_type2[port] &= ~port_mask; /* falling */
246 else
247 gpio_int_type2[port] |= port_mask; /* rising */
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100248 handler = handle_edge_irq;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100249 break;
250 default:
Hartley Sweetend056ab72010-02-23 21:41:17 +0100251 return -EINVAL;
252 }
253
Thomas Gleixner72b2a9e2015-06-23 15:52:38 +0200254 irq_set_handler_locked(d, handler);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100255
Thomas Gleixnerd1735a22011-03-24 12:45:56 +0100256 gpio_int_enabled[port] |= port_mask;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100257
Linus Walleij991ce742018-08-22 22:41:04 +0200258 ep93xx_gpio_update_int_params(epg, port);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100259
260 return 0;
261}
262
263static struct irq_chip ep93xx_gpio_irq_chip = {
264 .name = "GPIO",
Lennert Buytenhekc0afc912010-11-29 10:29:50 +0100265 .irq_ack = ep93xx_gpio_irq_ack,
266 .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
267 .irq_mask = ep93xx_gpio_irq_mask,
268 .irq_unmask = ep93xx_gpio_irq_unmask,
269 .irq_set_type = ep93xx_gpio_irq_type,
Hartley Sweetend056ab72010-02-23 21:41:17 +0100270};
271
Linus Walleija419a3d2018-08-22 22:41:11 +0200272static int ep93xx_gpio_init_irq(struct platform_device *pdev,
273 struct ep93xx_gpio *epg)
Hartley Sweetend056ab72010-02-23 21:41:17 +0100274{
Linus Walleija419a3d2018-08-22 22:41:11 +0200275 int ab_parent_irq = platform_get_irq(pdev, 0);
276 struct device *dev = &pdev->dev;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100277 int gpio_irq;
Linus Walleija419a3d2018-08-22 22:41:11 +0200278 int ret;
Arnd Bergmann4c2baed2018-08-22 22:41:01 +0200279 int i;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100280
Linus Walleij991ce742018-08-22 22:41:04 +0200281 /* The A bank */
Linus Walleija419a3d2018-08-22 22:41:11 +0200282 ret = gpiochip_irqchip_add(&epg->gc[0], &ep93xx_gpio_irq_chip,
283 64, handle_level_irq,
284 IRQ_TYPE_NONE);
285 if (ret) {
286 dev_err(dev, "Could not add irqchip 0\n");
287 return ret;
Linus Walleij991ce742018-08-22 22:41:04 +0200288 }
Linus Walleija419a3d2018-08-22 22:41:11 +0200289 gpiochip_set_chained_irqchip(&epg->gc[0], &ep93xx_gpio_irq_chip,
290 ab_parent_irq,
291 ep93xx_gpio_ab_irq_handler);
292
Linus Walleij991ce742018-08-22 22:41:04 +0200293 /* The B bank */
Linus Walleija419a3d2018-08-22 22:41:11 +0200294 ret = gpiochip_irqchip_add(&epg->gc[1], &ep93xx_gpio_irq_chip,
295 72, handle_level_irq,
296 IRQ_TYPE_NONE);
297 if (ret) {
298 dev_err(dev, "Could not add irqchip 1\n");
299 return ret;
Linus Walleij991ce742018-08-22 22:41:04 +0200300 }
Linus Walleija419a3d2018-08-22 22:41:11 +0200301 gpiochip_set_chained_irqchip(&epg->gc[1], &ep93xx_gpio_irq_chip,
302 ab_parent_irq,
303 ep93xx_gpio_ab_irq_handler);
304
Linus Walleij991ce742018-08-22 22:41:04 +0200305 /* The F bank */
Linus Walleijd875cc22018-08-22 22:41:10 +0200306 for (i = 0; i < 8; i++) {
Linus Walleija419a3d2018-08-22 22:41:11 +0200307 gpio_irq = EP93XX_GPIO_F_IRQ_BASE + i;
Linus Walleij991ce742018-08-22 22:41:04 +0200308 irq_set_chip_data(gpio_irq, &epg->gc[5]);
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100309 irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
310 handle_level_irq);
Rob Herring23393d42015-07-27 15:55:16 -0500311 irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST);
Hartley Sweetend056ab72010-02-23 21:41:17 +0100312 }
313
Arnd Bergmann4c2baed2018-08-22 22:41:01 +0200314 for (i = 1; i <= 8; i++)
Linus Walleij991ce742018-08-22 22:41:04 +0200315 irq_set_chained_handler_and_data(platform_get_irq(pdev, i),
316 ep93xx_gpio_f_irq_handler,
317 &epg->gc[i]);
Linus Walleija419a3d2018-08-22 22:41:11 +0200318 return 0;
Hartley Sweetend056ab72010-02-23 21:41:17 +0100319}
320
321
322/*************************************************************************
323 * gpiolib interface for EP93xx on-chip GPIOs
324 *************************************************************************/
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700325struct ep93xx_gpio_bank {
326 const char *label;
327 int data;
328 int dir;
329 int base;
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200330 bool has_irq;
Ryan Mallonb6850042008-04-16 02:56:35 +0100331};
332
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200333#define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _has_irq) \
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700334 { \
335 .label = _label, \
336 .data = _data, \
337 .dir = _dir, \
338 .base = _base, \
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200339 .has_irq = _has_irq, \
Ryan Mallonb6850042008-04-16 02:56:35 +0100340 }
341
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700342static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200343 EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true), /* Bank A has 8 IRQs */
344 EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true), /* Bank B has 8 IRQs */
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700345 EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
346 EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
347 EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
Linus Walleij3c38b3a2018-08-22 22:41:05 +0200348 EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true), /* Bank F has 8 IRQs */
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700349 EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
350 EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
351};
Ryan Mallonb6850042008-04-16 02:56:35 +0100352
Linus Walleij991ce742018-08-22 22:41:04 +0200353static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset,
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300354 unsigned long config)
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100355{
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300356 u32 debounce;
357
358 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
359 return -ENOTSUPP;
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100360
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300361 debounce = pinconf_to_config_argument(config);
Linus Walleijfd935fc2018-08-22 22:41:07 +0200362 ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false);
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100363
364 return 0;
365}
366
Linus Walleija419a3d2018-08-22 22:41:11 +0200367static int ep93xx_gpio_f_to_irq(struct gpio_chip *gc, unsigned offset)
Linus Walleij257af9f2011-08-22 08:43:04 +0100368{
Linus Walleija419a3d2018-08-22 22:41:11 +0200369 return EP93XX_GPIO_F_IRQ_BASE + offset;
Linus Walleij257af9f2011-08-22 08:43:04 +0100370}
371
Linus Walleij0f4630f2015-12-04 14:02:58 +0100372static int ep93xx_gpio_add_bank(struct gpio_chip *gc, struct device *dev,
Linus Walleij991ce742018-08-22 22:41:04 +0200373 struct ep93xx_gpio *epg,
374 struct ep93xx_gpio_bank *bank)
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700375{
Linus Walleij991ce742018-08-22 22:41:04 +0200376 void __iomem *data = epg->base + bank->data;
377 void __iomem *dir = epg->base + bank->dir;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700378 int err;
379
Linus Walleij0f4630f2015-12-04 14:02:58 +0100380 err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0);
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700381 if (err)
382 return err;
383
Linus Walleij0f4630f2015-12-04 14:02:58 +0100384 gc->label = bank->label;
385 gc->base = bank->base;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700386
Linus Walleija419a3d2018-08-22 22:41:11 +0200387 if (bank->has_irq)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300388 gc->set_config = ep93xx_gpio_set_config;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700389
Linus Walleij991ce742018-08-22 22:41:04 +0200390 return devm_gpiochip_add_data(dev, gc, epg);
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700391}
392
Bill Pemberton38363092012-11-19 13:22:34 -0500393static int ep93xx_gpio_probe(struct platform_device *pdev)
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700394{
Linus Walleij1d2bb172018-08-22 22:41:02 +0200395 struct ep93xx_gpio *epg;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700396 struct resource *res;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700397 int i;
abdoulaye berthe1aeede02014-05-14 00:36:54 +0200398 struct device *dev = &pdev->dev;
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700399
Linus Walleij1d2bb172018-08-22 22:41:02 +0200400 epg = devm_kzalloc(dev, sizeof(*epg), GFP_KERNEL);
401 if (!epg)
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700402 return -ENOMEM;
403
404 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Linus Walleij1d2bb172018-08-22 22:41:02 +0200405 epg->base = devm_ioremap_resource(dev, res);
406 if (IS_ERR(epg->base))
407 return PTR_ERR(epg->base);
Ryan Mallonb6850042008-04-16 02:56:35 +0100408
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100409 for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
Linus Walleij1d2bb172018-08-22 22:41:02 +0200410 struct gpio_chip *gc = &epg->gc[i];
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700411 struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100412
Linus Walleij991ce742018-08-22 22:41:04 +0200413 if (ep93xx_gpio_add_bank(gc, &pdev->dev, epg, bank))
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700414 dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
Linus Walleija419a3d2018-08-22 22:41:11 +0200415 bank->label);
416 /* Only bank F has especially funky IRQ handling */
417 if (i == 5)
418 gc->to_irq = ep93xx_gpio_f_to_irq;
Hartley Sweeten5d046af2011-01-27 17:29:29 +0100419 }
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700420
Linus Walleij991ce742018-08-22 22:41:04 +0200421 ep93xx_gpio_init_irq(pdev, epg);
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700422
423 return 0;
Ryan Mallonb6850042008-04-16 02:56:35 +0100424}
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700425
426static struct platform_driver ep93xx_gpio_driver = {
427 .driver = {
428 .name = "gpio-ep93xx",
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700429 },
430 .probe = ep93xx_gpio_probe,
431};
432
433static int __init ep93xx_gpio_init(void)
434{
H Hartley Sweeten1e4c8842011-06-08 14:35:33 -0700435 return platform_driver_register(&ep93xx_gpio_driver);
436}
437postcore_initcall(ep93xx_gpio_init);
438
439MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
440 "H Hartley Sweeten <hsweeten@visionengravers.com>");
441MODULE_DESCRIPTION("EP93XX GPIO driver");
442MODULE_LICENSE("GPL");