Linus Walleij | 68b6493 | 2018-08-22 22:41:03 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 2 | /* |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 3 | * Generic EP93xx GPIO handling |
| 4 | * |
Ryan Mallon | 1c5454e | 2011-06-15 14:45:36 +1000 | [diff] [blame] | 5 | * Copyright (c) 2008 Ryan Mallon |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 6 | * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com> |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 7 | * |
| 8 | * Based on code originally from: |
| 9 | * linux/arch/arm/mach-ep93xx/core.c |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <linux/init.h> |
Paul Gortmaker | bb207ef | 2011-07-03 13:38:09 -0400 | [diff] [blame] | 13 | #include <linux/module.h> |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 14 | #include <linux/platform_device.h> |
Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 15 | #include <linux/io.h> |
Ryan Mallon | 595c050 | 2009-07-15 21:31:46 +0100 | [diff] [blame] | 16 | #include <linux/irq.h> |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 17 | #include <linux/slab.h> |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 18 | #include <linux/gpio/driver.h> |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 19 | #include <linux/bitops.h> |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 20 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 21 | #define EP93XX_GPIO_F_INT_STATUS 0x5c |
| 22 | #define EP93XX_GPIO_A_INT_STATUS 0xa0 |
| 23 | #define EP93XX_GPIO_B_INT_STATUS 0xbc |
Arnd Bergmann | 4c2baed | 2018-08-22 22:41:01 +0200 | [diff] [blame] | 24 | |
| 25 | /* Maximum value for gpio line identifiers */ |
| 26 | #define EP93XX_GPIO_LINE_MAX 63 |
| 27 | |
| 28 | /* Maximum value for irq capable line identifiers */ |
| 29 | #define EP93XX_GPIO_LINE_MAX_IRQ 23 |
| 30 | |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 31 | /* |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 32 | * Static mapping of GPIO bank F IRQS: |
| 33 | * F0..F7 (16..24) to irq 80..87. |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 34 | */ |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 35 | #define EP93XX_GPIO_F_IRQ_BASE 80 |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 36 | |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 37 | struct ep93xx_gpio { |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 38 | void __iomem *base; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 39 | struct gpio_chip gc[8]; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 40 | }; |
| 41 | |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 42 | /************************************************************************* |
Hartley Sweeten | 4742723 | 2010-04-06 22:46:16 +0100 | [diff] [blame] | 43 | * Interrupt handling for EP93xx on-chip GPIOs |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 44 | *************************************************************************/ |
| 45 | static unsigned char gpio_int_unmasked[3]; |
| 46 | static unsigned char gpio_int_enabled[3]; |
| 47 | static unsigned char gpio_int_type1[3]; |
| 48 | static unsigned char gpio_int_type2[3]; |
| 49 | static unsigned char gpio_int_debounce[3]; |
| 50 | |
| 51 | /* Port ordering is: A B F */ |
| 52 | static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c }; |
| 53 | static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 }; |
| 54 | static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 }; |
| 55 | static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 }; |
| 56 | static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 }; |
| 57 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 58 | static void ep93xx_gpio_update_int_params(struct ep93xx_gpio *epg, unsigned port) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 59 | { |
| 60 | BUG_ON(port > 2); |
| 61 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 62 | writeb_relaxed(0, epg->base + int_en_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 63 | |
Linus Walleij | d27e06a | 2013-10-14 10:07:08 +0200 | [diff] [blame] | 64 | writeb_relaxed(gpio_int_type2[port], |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 65 | epg->base + int_type2_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 66 | |
Linus Walleij | d27e06a | 2013-10-14 10:07:08 +0200 | [diff] [blame] | 67 | writeb_relaxed(gpio_int_type1[port], |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 68 | epg->base + int_type1_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 69 | |
Linus Walleij | d27e06a | 2013-10-14 10:07:08 +0200 | [diff] [blame] | 70 | writeb(gpio_int_unmasked[port] & gpio_int_enabled[port], |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 71 | epg->base + int_en_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 72 | } |
| 73 | |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 74 | static int ep93xx_gpio_port(struct gpio_chip *gc) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 75 | { |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 76 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
| 77 | int port = 0; |
| 78 | |
Colin Ian King | f40f730 | 2018-09-06 12:58:30 +0100 | [diff] [blame] | 79 | while (port < ARRAY_SIZE(epg->gc) && gc != &epg->gc[port]) |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 80 | port++; |
| 81 | |
| 82 | /* This should not happen but is there as a last safeguard */ |
Dan Carpenter | f6d9af4 | 2018-09-06 16:33:48 +0300 | [diff] [blame] | 83 | if (port == ARRAY_SIZE(epg->gc)) { |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 84 | pr_crit("can't find the GPIO port\n"); |
| 85 | return 0; |
| 86 | } |
| 87 | |
| 88 | return port; |
| 89 | } |
| 90 | |
| 91 | static void ep93xx_gpio_int_debounce(struct gpio_chip *gc, |
| 92 | unsigned int offset, bool enable) |
| 93 | { |
| 94 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
| 95 | int port = ep93xx_gpio_port(gc); |
| 96 | int port_mask = BIT(offset); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 97 | |
| 98 | if (enable) |
| 99 | gpio_int_debounce[port] |= port_mask; |
| 100 | else |
| 101 | gpio_int_debounce[port] &= ~port_mask; |
| 102 | |
Linus Walleij | d27e06a | 2013-10-14 10:07:08 +0200 | [diff] [blame] | 103 | writeb(gpio_int_debounce[port], |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 104 | epg->base + int_debounce_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 105 | } |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 106 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 107 | static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 108 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 109 | struct gpio_chip *gc = irq_desc_get_handler_data(desc); |
| 110 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 111 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Linus Walleij | 68491b0 | 2018-08-22 22:41:09 +0200 | [diff] [blame] | 112 | unsigned long stat; |
| 113 | int offset; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 114 | |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 115 | chained_irq_enter(irqchip, desc); |
| 116 | |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 117 | /* |
| 118 | * Dispatch the IRQs to the irqdomain of each A and B |
| 119 | * gpiochip irqdomains depending on what has fired. |
| 120 | * The tricky part is that the IRQ line is shared |
| 121 | * between bank A and B and each has their own gpiochip. |
| 122 | */ |
Linus Walleij | 68491b0 | 2018-08-22 22:41:09 +0200 | [diff] [blame] | 123 | stat = readb(epg->base + EP93XX_GPIO_A_INT_STATUS); |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 124 | for_each_set_bit(offset, &stat, 8) |
| 125 | generic_handle_irq(irq_find_mapping(epg->gc[0].irq.domain, |
| 126 | offset)); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 127 | |
Linus Walleij | 68491b0 | 2018-08-22 22:41:09 +0200 | [diff] [blame] | 128 | stat = readb(epg->base + EP93XX_GPIO_B_INT_STATUS); |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 129 | for_each_set_bit(offset, &stat, 8) |
| 130 | generic_handle_irq(irq_find_mapping(epg->gc[1].irq.domain, |
| 131 | offset)); |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 132 | |
| 133 | chained_irq_exit(irqchip, desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 134 | } |
| 135 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 136 | static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 137 | { |
| 138 | /* |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 139 | * map discontiguous hw irq range to continuous sw irq range: |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 140 | * |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 141 | * IRQ_EP93XX_GPIO{0..7}MUX -> EP93XX_GPIO_LINE_F{0..7} |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 142 | */ |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 143 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Thomas Gleixner | e43ea7a | 2015-07-13 00:06:41 +0200 | [diff] [blame] | 144 | unsigned int irq = irq_desc_get_irq(desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 145 | int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */ |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 146 | int gpio_irq = EP93XX_GPIO_F_IRQ_BASE + port_f_idx; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 147 | |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 148 | chained_irq_enter(irqchip, desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 149 | generic_handle_irq(gpio_irq); |
Linus Walleij | 99399f4 | 2018-08-22 22:41:06 +0200 | [diff] [blame] | 150 | chained_irq_exit(irqchip, desc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 151 | } |
| 152 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 153 | static void ep93xx_gpio_irq_ack(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 154 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 155 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 156 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 157 | int port = ep93xx_gpio_port(gc); |
| 158 | int port_mask = BIT(d->irq & 7); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 159 | |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 160 | if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) { |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 161 | gpio_int_type2[port] ^= port_mask; /* switch edge direction */ |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 162 | ep93xx_gpio_update_int_params(epg, port); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 163 | } |
| 164 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 165 | writeb(port_mask, epg->base + eoi_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 166 | } |
| 167 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 168 | static void ep93xx_gpio_irq_mask_ack(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 169 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 170 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 171 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 172 | int port = ep93xx_gpio_port(gc); |
| 173 | int port_mask = BIT(d->irq & 7); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 174 | |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 175 | if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 176 | gpio_int_type2[port] ^= port_mask; /* switch edge direction */ |
| 177 | |
| 178 | gpio_int_unmasked[port] &= ~port_mask; |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 179 | ep93xx_gpio_update_int_params(epg, port); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 180 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 181 | writeb(port_mask, epg->base + eoi_register_offset[port]); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 182 | } |
| 183 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 184 | static void ep93xx_gpio_irq_mask(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 185 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 186 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 187 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 188 | int port = ep93xx_gpio_port(gc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 189 | |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 190 | gpio_int_unmasked[port] &= ~BIT(d->irq & 7); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 191 | ep93xx_gpio_update_int_params(epg, port); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 192 | } |
| 193 | |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 194 | static void ep93xx_gpio_irq_unmask(struct irq_data *d) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 195 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 196 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 197 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 198 | int port = ep93xx_gpio_port(gc); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 199 | |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 200 | gpio_int_unmasked[port] |= BIT(d->irq & 7); |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 201 | ep93xx_gpio_update_int_params(epg, port); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | /* |
| 205 | * gpio_int_type1 controls whether the interrupt is level (0) or |
| 206 | * edge (1) triggered, while gpio_int_type2 controls whether it |
| 207 | * triggers on low/falling (0) or high/rising (1). |
| 208 | */ |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 209 | static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 210 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 211 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 212 | struct ep93xx_gpio *epg = gpiochip_get_data(gc); |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 213 | int port = ep93xx_gpio_port(gc); |
| 214 | int offset = d->irq & 7; |
| 215 | int port_mask = BIT(offset); |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 216 | irq_flow_handler_t handler; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 217 | |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 218 | gc->direction_input(gc, offset); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 219 | |
| 220 | switch (type) { |
| 221 | case IRQ_TYPE_EDGE_RISING: |
| 222 | gpio_int_type1[port] |= port_mask; |
| 223 | gpio_int_type2[port] |= port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 224 | handler = handle_edge_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 225 | break; |
| 226 | case IRQ_TYPE_EDGE_FALLING: |
| 227 | gpio_int_type1[port] |= port_mask; |
| 228 | gpio_int_type2[port] &= ~port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 229 | handler = handle_edge_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 230 | break; |
| 231 | case IRQ_TYPE_LEVEL_HIGH: |
| 232 | gpio_int_type1[port] &= ~port_mask; |
| 233 | gpio_int_type2[port] |= port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 234 | handler = handle_level_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 235 | break; |
| 236 | case IRQ_TYPE_LEVEL_LOW: |
| 237 | gpio_int_type1[port] &= ~port_mask; |
| 238 | gpio_int_type2[port] &= ~port_mask; |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 239 | handler = handle_level_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 240 | break; |
| 241 | case IRQ_TYPE_EDGE_BOTH: |
| 242 | gpio_int_type1[port] |= port_mask; |
| 243 | /* set initial polarity based on current input level */ |
Linus Walleij | 51ba88e | 2018-08-22 22:41:08 +0200 | [diff] [blame] | 244 | if (gc->get(gc, offset)) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 245 | gpio_int_type2[port] &= ~port_mask; /* falling */ |
| 246 | else |
| 247 | gpio_int_type2[port] |= port_mask; /* rising */ |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 248 | handler = handle_edge_irq; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 249 | break; |
| 250 | default: |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 251 | return -EINVAL; |
| 252 | } |
| 253 | |
Thomas Gleixner | 72b2a9e | 2015-06-23 15:52:38 +0200 | [diff] [blame] | 254 | irq_set_handler_locked(d, handler); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 255 | |
Thomas Gleixner | d1735a2 | 2011-03-24 12:45:56 +0100 | [diff] [blame] | 256 | gpio_int_enabled[port] |= port_mask; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 257 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 258 | ep93xx_gpio_update_int_params(epg, port); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 259 | |
| 260 | return 0; |
| 261 | } |
| 262 | |
| 263 | static struct irq_chip ep93xx_gpio_irq_chip = { |
| 264 | .name = "GPIO", |
Lennert Buytenhek | c0afc91 | 2010-11-29 10:29:50 +0100 | [diff] [blame] | 265 | .irq_ack = ep93xx_gpio_irq_ack, |
| 266 | .irq_mask_ack = ep93xx_gpio_irq_mask_ack, |
| 267 | .irq_mask = ep93xx_gpio_irq_mask, |
| 268 | .irq_unmask = ep93xx_gpio_irq_unmask, |
| 269 | .irq_set_type = ep93xx_gpio_irq_type, |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 270 | }; |
| 271 | |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 272 | static int ep93xx_gpio_init_irq(struct platform_device *pdev, |
| 273 | struct ep93xx_gpio *epg) |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 274 | { |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 275 | int ab_parent_irq = platform_get_irq(pdev, 0); |
| 276 | struct device *dev = &pdev->dev; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 277 | int gpio_irq; |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 278 | int ret; |
Arnd Bergmann | 4c2baed | 2018-08-22 22:41:01 +0200 | [diff] [blame] | 279 | int i; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 280 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 281 | /* The A bank */ |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 282 | ret = gpiochip_irqchip_add(&epg->gc[0], &ep93xx_gpio_irq_chip, |
| 283 | 64, handle_level_irq, |
| 284 | IRQ_TYPE_NONE); |
| 285 | if (ret) { |
| 286 | dev_err(dev, "Could not add irqchip 0\n"); |
| 287 | return ret; |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 288 | } |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 289 | gpiochip_set_chained_irqchip(&epg->gc[0], &ep93xx_gpio_irq_chip, |
| 290 | ab_parent_irq, |
| 291 | ep93xx_gpio_ab_irq_handler); |
| 292 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 293 | /* The B bank */ |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 294 | ret = gpiochip_irqchip_add(&epg->gc[1], &ep93xx_gpio_irq_chip, |
| 295 | 72, handle_level_irq, |
| 296 | IRQ_TYPE_NONE); |
| 297 | if (ret) { |
| 298 | dev_err(dev, "Could not add irqchip 1\n"); |
| 299 | return ret; |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 300 | } |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 301 | gpiochip_set_chained_irqchip(&epg->gc[1], &ep93xx_gpio_irq_chip, |
| 302 | ab_parent_irq, |
| 303 | ep93xx_gpio_ab_irq_handler); |
| 304 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 305 | /* The F bank */ |
Linus Walleij | d875cc2 | 2018-08-22 22:41:10 +0200 | [diff] [blame] | 306 | for (i = 0; i < 8; i++) { |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 307 | gpio_irq = EP93XX_GPIO_F_IRQ_BASE + i; |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 308 | irq_set_chip_data(gpio_irq, &epg->gc[5]); |
Thomas Gleixner | f38c02f | 2011-03-24 13:35:09 +0100 | [diff] [blame] | 309 | irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip, |
| 310 | handle_level_irq); |
Rob Herring | 23393d4 | 2015-07-27 15:55:16 -0500 | [diff] [blame] | 311 | irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST); |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 312 | } |
| 313 | |
Arnd Bergmann | 4c2baed | 2018-08-22 22:41:01 +0200 | [diff] [blame] | 314 | for (i = 1; i <= 8; i++) |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 315 | irq_set_chained_handler_and_data(platform_get_irq(pdev, i), |
| 316 | ep93xx_gpio_f_irq_handler, |
| 317 | &epg->gc[i]); |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 318 | return 0; |
Hartley Sweeten | d056ab7 | 2010-02-23 21:41:17 +0100 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | |
| 322 | /************************************************************************* |
| 323 | * gpiolib interface for EP93xx on-chip GPIOs |
| 324 | *************************************************************************/ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 325 | struct ep93xx_gpio_bank { |
| 326 | const char *label; |
| 327 | int data; |
| 328 | int dir; |
| 329 | int base; |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 330 | bool has_irq; |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 331 | }; |
| 332 | |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 333 | #define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _has_irq) \ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 334 | { \ |
| 335 | .label = _label, \ |
| 336 | .data = _data, \ |
| 337 | .dir = _dir, \ |
| 338 | .base = _base, \ |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 339 | .has_irq = _has_irq, \ |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 340 | } |
| 341 | |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 342 | static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = { |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 343 | EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true), /* Bank A has 8 IRQs */ |
| 344 | EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true), /* Bank B has 8 IRQs */ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 345 | EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false), |
| 346 | EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false), |
| 347 | EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false), |
Linus Walleij | 3c38b3a | 2018-08-22 22:41:05 +0200 | [diff] [blame] | 348 | EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true), /* Bank F has 8 IRQs */ |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 349 | EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false), |
| 350 | EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false), |
| 351 | }; |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 352 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 353 | static int ep93xx_gpio_set_config(struct gpio_chip *gc, unsigned offset, |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 354 | unsigned long config) |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 355 | { |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 356 | u32 debounce; |
| 357 | |
| 358 | if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE) |
| 359 | return -ENOTSUPP; |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 360 | |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 361 | debounce = pinconf_to_config_argument(config); |
Linus Walleij | fd935fc | 2018-08-22 22:41:07 +0200 | [diff] [blame] | 362 | ep93xx_gpio_int_debounce(gc, offset, debounce ? true : false); |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 363 | |
| 364 | return 0; |
| 365 | } |
| 366 | |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 367 | static int ep93xx_gpio_f_to_irq(struct gpio_chip *gc, unsigned offset) |
Linus Walleij | 257af9f | 2011-08-22 08:43:04 +0100 | [diff] [blame] | 368 | { |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 369 | return EP93XX_GPIO_F_IRQ_BASE + offset; |
Linus Walleij | 257af9f | 2011-08-22 08:43:04 +0100 | [diff] [blame] | 370 | } |
| 371 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 372 | static int ep93xx_gpio_add_bank(struct gpio_chip *gc, struct device *dev, |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 373 | struct ep93xx_gpio *epg, |
| 374 | struct ep93xx_gpio_bank *bank) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 375 | { |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 376 | void __iomem *data = epg->base + bank->data; |
| 377 | void __iomem *dir = epg->base + bank->dir; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 378 | int err; |
| 379 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 380 | err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0); |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 381 | if (err) |
| 382 | return err; |
| 383 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 384 | gc->label = bank->label; |
| 385 | gc->base = bank->base; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 386 | |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 387 | if (bank->has_irq) |
Mika Westerberg | 2956b5d | 2017-01-23 15:34:34 +0300 | [diff] [blame] | 388 | gc->set_config = ep93xx_gpio_set_config; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 389 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 390 | return devm_gpiochip_add_data(dev, gc, epg); |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 391 | } |
| 392 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 393 | static int ep93xx_gpio_probe(struct platform_device *pdev) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 394 | { |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 395 | struct ep93xx_gpio *epg; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 396 | struct resource *res; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 397 | int i; |
abdoulaye berthe | 1aeede0 | 2014-05-14 00:36:54 +0200 | [diff] [blame] | 398 | struct device *dev = &pdev->dev; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 399 | |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 400 | epg = devm_kzalloc(dev, sizeof(*epg), GFP_KERNEL); |
| 401 | if (!epg) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 402 | return -ENOMEM; |
| 403 | |
| 404 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 405 | epg->base = devm_ioremap_resource(dev, res); |
| 406 | if (IS_ERR(epg->base)) |
| 407 | return PTR_ERR(epg->base); |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 408 | |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 409 | for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) { |
Linus Walleij | 1d2bb17 | 2018-08-22 22:41:02 +0200 | [diff] [blame] | 410 | struct gpio_chip *gc = &epg->gc[i]; |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 411 | struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i]; |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 412 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 413 | if (ep93xx_gpio_add_bank(gc, &pdev->dev, epg, bank)) |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 414 | dev_warn(&pdev->dev, "Unable to add gpio bank %s\n", |
Linus Walleij | a419a3d | 2018-08-22 22:41:11 +0200 | [diff] [blame] | 415 | bank->label); |
| 416 | /* Only bank F has especially funky IRQ handling */ |
| 417 | if (i == 5) |
| 418 | gc->to_irq = ep93xx_gpio_f_to_irq; |
Hartley Sweeten | 5d046af | 2011-01-27 17:29:29 +0100 | [diff] [blame] | 419 | } |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 420 | |
Linus Walleij | 991ce74 | 2018-08-22 22:41:04 +0200 | [diff] [blame] | 421 | ep93xx_gpio_init_irq(pdev, epg); |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 422 | |
| 423 | return 0; |
Ryan Mallon | b685004 | 2008-04-16 02:56:35 +0100 | [diff] [blame] | 424 | } |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 425 | |
| 426 | static struct platform_driver ep93xx_gpio_driver = { |
| 427 | .driver = { |
| 428 | .name = "gpio-ep93xx", |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 429 | }, |
| 430 | .probe = ep93xx_gpio_probe, |
| 431 | }; |
| 432 | |
| 433 | static int __init ep93xx_gpio_init(void) |
| 434 | { |
H Hartley Sweeten | 1e4c884 | 2011-06-08 14:35:33 -0700 | [diff] [blame] | 435 | return platform_driver_register(&ep93xx_gpio_driver); |
| 436 | } |
| 437 | postcore_initcall(ep93xx_gpio_init); |
| 438 | |
| 439 | MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> " |
| 440 | "H Hartley Sweeten <hsweeten@visionengravers.com>"); |
| 441 | MODULE_DESCRIPTION("EP93XX GPIO driver"); |
| 442 | MODULE_LICENSE("GPL"); |