Thomas Gleixner | c82ee6d | 2019-05-19 15:51:48 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
| 3 | * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA |
| 4 | * |
| 5 | * Maintained by: Jeremy Higdon @ SGI |
| 6 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 7 | * on emails. |
| 8 | * |
| 9 | * Copyright 2004 SGI |
| 10 | * |
| 11 | * Bits from Jeff Garzik, Copyright RedHat, Inc. |
| 12 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 13 | * libata documentation is available via 'make {ps|pdf}docs', |
Mauro Carvalho Chehab | 19285f3 | 2017-05-14 11:52:56 -0300 | [diff] [blame] | 14 | * as Documentation/driver-api/libata.rst |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 15 | * |
| 16 | * Vitesse hardware documentation presumably available under NDA. |
| 17 | * Intel 31244 (same hardware interface) documentation presumably |
| 18 | * available from http://developer.intel.com/ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | */ |
| 20 | |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/module.h> |
| 23 | #include <linux/pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | #include <linux/blkdev.h> |
| 25 | #include <linux/delay.h> |
| 26 | #include <linux/interrupt.h> |
domen@coderock.org | 7003c05 | 2005-04-08 09:53:09 +0200 | [diff] [blame] | 27 | #include <linux/dma-mapping.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 28 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | #include <scsi/scsi_host.h> |
| 30 | #include <linux/libata.h> |
| 31 | |
| 32 | #define DRV_NAME "sata_vsc" |
Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 33 | #define DRV_VERSION "2.3" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 35 | enum { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 36 | VSC_MMIO_BAR = 0, |
| 37 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 38 | /* Interrupt register offsets (from chip base address) */ |
| 39 | VSC_SATA_INT_STAT_OFFSET = 0x00, |
| 40 | VSC_SATA_INT_MASK_OFFSET = 0x04, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 42 | /* Taskfile registers offsets */ |
| 43 | VSC_SATA_TF_CMD_OFFSET = 0x00, |
| 44 | VSC_SATA_TF_DATA_OFFSET = 0x00, |
| 45 | VSC_SATA_TF_ERROR_OFFSET = 0x04, |
| 46 | VSC_SATA_TF_FEATURE_OFFSET = 0x06, |
| 47 | VSC_SATA_TF_NSECT_OFFSET = 0x08, |
| 48 | VSC_SATA_TF_LBAL_OFFSET = 0x0c, |
| 49 | VSC_SATA_TF_LBAM_OFFSET = 0x10, |
| 50 | VSC_SATA_TF_LBAH_OFFSET = 0x14, |
| 51 | VSC_SATA_TF_DEVICE_OFFSET = 0x18, |
| 52 | VSC_SATA_TF_STATUS_OFFSET = 0x1c, |
| 53 | VSC_SATA_TF_COMMAND_OFFSET = 0x1d, |
| 54 | VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28, |
| 55 | VSC_SATA_TF_CTL_OFFSET = 0x29, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 57 | /* DMA base */ |
| 58 | VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64, |
| 59 | VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C, |
| 60 | VSC_SATA_DMA_CMD_OFFSET = 0x70, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 62 | /* SCRs base */ |
| 63 | VSC_SATA_SCR_STATUS_OFFSET = 0x100, |
| 64 | VSC_SATA_SCR_ERROR_OFFSET = 0x104, |
| 65 | VSC_SATA_SCR_CONTROL_OFFSET = 0x108, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 67 | /* Port stride */ |
| 68 | VSC_SATA_PORT_OFFSET = 0x200, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 70 | /* Error interrupt status bit offsets */ |
| 71 | VSC_SATA_INT_ERROR_CRC = 0x40, |
| 72 | VSC_SATA_INT_ERROR_T = 0x20, |
| 73 | VSC_SATA_INT_ERROR_P = 0x10, |
| 74 | VSC_SATA_INT_ERROR_R = 0x8, |
| 75 | VSC_SATA_INT_ERROR_E = 0x4, |
| 76 | VSC_SATA_INT_ERROR_M = 0x2, |
| 77 | VSC_SATA_INT_PHY_CHANGE = 0x1, |
| 78 | VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \ |
| 79 | VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \ |
| 80 | VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \ |
| 81 | VSC_SATA_INT_PHY_CHANGE), |
Dan Wolstenholme | 7cbaa86 | 2007-01-09 05:59:21 -0500 | [diff] [blame] | 82 | }; |
Dan Williams | c962990 | 2006-03-21 22:07:13 -0500 | [diff] [blame] | 83 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 84 | static int vsc_sata_scr_read(struct ata_link *link, |
| 85 | unsigned int sc_reg, u32 *val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | { |
| 87 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 88 | return -EINVAL; |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 89 | *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4)); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 90 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 94 | static int vsc_sata_scr_write(struct ata_link *link, |
| 95 | unsigned int sc_reg, u32 val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | { |
| 97 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 98 | return -EINVAL; |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 99 | writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4)); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 100 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 104 | static void vsc_freeze(struct ata_port *ap) |
| 105 | { |
| 106 | void __iomem *mask_addr; |
| 107 | |
| 108 | mask_addr = ap->host->iomap[VSC_MMIO_BAR] + |
| 109 | VSC_SATA_INT_MASK_OFFSET + ap->port_no; |
| 110 | |
| 111 | writeb(0, mask_addr); |
| 112 | } |
| 113 | |
| 114 | |
| 115 | static void vsc_thaw(struct ata_port *ap) |
| 116 | { |
| 117 | void __iomem *mask_addr; |
| 118 | |
| 119 | mask_addr = ap->host->iomap[VSC_MMIO_BAR] + |
| 120 | VSC_SATA_INT_MASK_OFFSET + ap->port_no; |
| 121 | |
| 122 | writeb(0xff, mask_addr); |
| 123 | } |
| 124 | |
| 125 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl) |
| 127 | { |
Al Viro | 307e4dc | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 128 | void __iomem *mask_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | u8 mask; |
| 130 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 131 | mask_addr = ap->host->iomap[VSC_MMIO_BAR] + |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | VSC_SATA_INT_MASK_OFFSET + ap->port_no; |
| 133 | mask = readb(mask_addr); |
| 134 | if (ctl & ATA_NIEN) |
| 135 | mask |= 0x80; |
| 136 | else |
| 137 | mask &= 0x7F; |
| 138 | writeb(mask, mask_addr); |
| 139 | } |
| 140 | |
| 141 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 142 | static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | { |
| 144 | struct ata_ioports *ioaddr = &ap->ioaddr; |
| 145 | unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR; |
| 146 | |
| 147 | /* |
| 148 | * The only thing the ctl register is used for is SRST. |
| 149 | * That is not enabled or disabled via tf_load. |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 150 | * However, if ATA_NIEN is changed, then we need to change |
| 151 | * the interrupt register. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | */ |
| 153 | if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) { |
| 154 | ap->last_ctl = tf->ctl; |
| 155 | vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN); |
| 156 | } |
| 157 | if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) { |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 158 | writew(tf->feature | (((u16)tf->hob_feature) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 159 | ioaddr->feature_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 160 | writew(tf->nsect | (((u16)tf->hob_nsect) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 161 | ioaddr->nsect_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 162 | writew(tf->lbal | (((u16)tf->hob_lbal) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 163 | ioaddr->lbal_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 164 | writew(tf->lbam | (((u16)tf->hob_lbam) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 165 | ioaddr->lbam_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 166 | writew(tf->lbah | (((u16)tf->hob_lbah) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 167 | ioaddr->lbah_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | } else if (is_addr) { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 169 | writew(tf->feature, ioaddr->feature_addr); |
| 170 | writew(tf->nsect, ioaddr->nsect_addr); |
| 171 | writew(tf->lbal, ioaddr->lbal_addr); |
| 172 | writew(tf->lbam, ioaddr->lbam_addr); |
| 173 | writew(tf->lbah, ioaddr->lbah_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | } |
| 175 | |
| 176 | if (tf->flags & ATA_TFLAG_DEVICE) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 177 | writeb(tf->device, ioaddr->device_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | |
| 179 | ata_wait_idle(ap); |
| 180 | } |
| 181 | |
| 182 | |
| 183 | static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
| 184 | { |
| 185 | struct ata_ioports *ioaddr = &ap->ioaddr; |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 186 | u16 nsect, lbal, lbam, lbah, feature; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 188 | tf->command = ata_sff_check_status(ap); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 189 | tf->device = readw(ioaddr->device_addr); |
| 190 | feature = readw(ioaddr->error_addr); |
| 191 | nsect = readw(ioaddr->nsect_addr); |
| 192 | lbal = readw(ioaddr->lbal_addr); |
| 193 | lbam = readw(ioaddr->lbam_addr); |
| 194 | lbah = readw(ioaddr->lbah_addr); |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 195 | |
| 196 | tf->feature = feature; |
| 197 | tf->nsect = nsect; |
| 198 | tf->lbal = lbal; |
| 199 | tf->lbam = lbam; |
| 200 | tf->lbah = lbah; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | |
| 202 | if (tf->flags & ATA_TFLAG_LBA48) { |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 203 | tf->hob_feature = feature >> 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | tf->hob_nsect = nsect >> 8; |
| 205 | tf->hob_lbal = lbal >> 8; |
| 206 | tf->hob_lbam = lbam >> 8; |
| 207 | tf->hob_lbah = lbah >> 8; |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 208 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } |
| 210 | |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 211 | static inline void vsc_error_intr(u8 port_status, struct ata_port *ap) |
| 212 | { |
| 213 | if (port_status & (VSC_SATA_INT_PHY_CHANGE | VSC_SATA_INT_ERROR_M)) |
| 214 | ata_port_freeze(ap); |
| 215 | else |
| 216 | ata_port_abort(ap); |
| 217 | } |
| 218 | |
| 219 | static void vsc_port_intr(u8 port_status, struct ata_port *ap) |
| 220 | { |
| 221 | struct ata_queued_cmd *qc; |
| 222 | int handled = 0; |
| 223 | |
| 224 | if (unlikely(port_status & VSC_SATA_INT_ERROR)) { |
| 225 | vsc_error_intr(port_status, ap); |
| 226 | return; |
| 227 | } |
| 228 | |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 229 | qc = ata_qc_from_tag(ap, ap->link.active_tag); |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 230 | if (qc && likely(!(qc->tf.flags & ATA_TFLAG_POLLING))) |
Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 231 | handled = ata_bmdma_port_intr(ap, qc); |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 232 | |
| 233 | /* We received an interrupt during a polled command, |
| 234 | * or some other spurious condition. Interrupt reporting |
| 235 | * with this hardware is fairly reliable so it is safe to |
| 236 | * simply clear the interrupt |
| 237 | */ |
| 238 | if (unlikely(!handled)) |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 239 | ap->ops->sff_check_status(ap); |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 240 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | |
| 242 | /* |
| 243 | * vsc_sata_interrupt |
| 244 | * |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 245 | * Read the interrupt register and process for the devices that have |
| 246 | * them pending. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | */ |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 248 | static irqreturn_t vsc_sata_interrupt(int irq, void *dev_instance) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 250 | struct ata_host *host = dev_instance; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | unsigned int i; |
| 252 | unsigned int handled = 0; |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 253 | u32 status; |
| 254 | |
| 255 | status = readl(host->iomap[VSC_MMIO_BAR] + VSC_SATA_INT_STAT_OFFSET); |
| 256 | |
| 257 | if (unlikely(status == 0xffffffff || status == 0)) { |
| 258 | if (status) |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 259 | dev_err(host->dev, |
| 260 | ": IRQ status == 0xffffffff, PCI fault or device removal?\n"); |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 261 | goto out; |
| 262 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 263 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 264 | spin_lock(&host->lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 266 | for (i = 0; i < host->n_ports; i++) { |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 267 | u8 port_status = (status >> (8 * i)) & 0xff; |
| 268 | if (port_status) { |
Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 269 | vsc_port_intr(port_status, host->ports[i]); |
| 270 | handled++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | } |
| 272 | } |
| 273 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 274 | spin_unlock(&host->lock); |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 275 | out: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | return IRQ_RETVAL(handled); |
| 277 | } |
| 278 | |
| 279 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 280 | static struct scsi_host_template vsc_sata_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 281 | ATA_BMDMA_SHT(DRV_NAME), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | }; |
| 283 | |
| 284 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 285 | static struct ata_port_operations vsc_sata_ops = { |
| 286 | .inherits = &ata_bmdma_port_ops, |
Alan Cox | c96f173 | 2009-03-24 10:23:46 +0000 | [diff] [blame] | 287 | /* The IRQ handling is not quite standard SFF behaviour so we |
| 288 | cannot use the default lost interrupt handler */ |
| 289 | .lost_interrupt = ATA_OP_NULL, |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 290 | .sff_tf_load = vsc_sata_tf_load, |
| 291 | .sff_tf_read = vsc_sata_tf_read, |
Dan Williams | ea34e45 | 2007-02-23 16:36:43 -0700 | [diff] [blame] | 292 | .freeze = vsc_freeze, |
| 293 | .thaw = vsc_thaw, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | .scr_read = vsc_sata_scr_read, |
| 295 | .scr_write = vsc_sata_scr_write, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | }; |
| 297 | |
Greg Kroah-Hartman | 0ec2491 | 2012-12-21 13:19:58 -0800 | [diff] [blame] | 298 | static void vsc_sata_setup_port(struct ata_ioports *port, void __iomem *base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | { |
| 300 | port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET; |
| 301 | port->data_addr = base + VSC_SATA_TF_DATA_OFFSET; |
| 302 | port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET; |
| 303 | port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET; |
| 304 | port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET; |
| 305 | port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET; |
| 306 | port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET; |
| 307 | port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET; |
| 308 | port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET; |
| 309 | port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET; |
| 310 | port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET; |
| 311 | port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET; |
| 312 | port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET; |
| 313 | port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET; |
| 314 | port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 315 | writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET); |
| 316 | writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | |
Greg Kroah-Hartman | 0ec2491 | 2012-12-21 13:19:58 -0800 | [diff] [blame] | 320 | static int vsc_sata_init_one(struct pci_dev *pdev, |
| 321 | const struct pci_device_id *ent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | { |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 323 | static const struct ata_port_info pi = { |
Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 324 | .flags = ATA_FLAG_SATA, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 325 | .pio_mask = ATA_PIO4, |
| 326 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 327 | .udma_mask = ATA_UDMA6, |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 328 | .port_ops = &vsc_sata_ops, |
| 329 | }; |
| 330 | const struct ata_port_info *ppi[] = { &pi, NULL }; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 331 | struct ata_host *host; |
Al Viro | 307e4dc | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 332 | void __iomem *mmio_base; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 333 | int i, rc; |
Nate Dailey | 7de970e | 2007-02-15 18:13:46 -0500 | [diff] [blame] | 334 | u8 cls; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | |
Joe Perches | 06296a1 | 2011-04-15 15:52:00 -0700 | [diff] [blame] | 336 | ata_print_version_once(&pdev->dev, DRV_VERSION); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 338 | /* allocate host */ |
| 339 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, 4); |
| 340 | if (!host) |
| 341 | return -ENOMEM; |
| 342 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 343 | rc = pcim_enable_device(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | if (rc) |
| 345 | return rc; |
| 346 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 347 | /* check if we have needed resource mapped */ |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 348 | if (pci_resource_len(pdev, 0) == 0) |
| 349 | return -ENODEV; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | |
Uwe Kleine-König | b595076 | 2010-11-01 15:38:34 -0400 | [diff] [blame] | 351 | /* map IO regions and initialize host accordingly */ |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 352 | rc = pcim_iomap_regions(pdev, 1 << VSC_MMIO_BAR, DRV_NAME); |
| 353 | if (rc == -EBUSY) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 354 | pcim_pin_device(pdev); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 355 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 356 | return rc; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 357 | host->iomap = pcim_iomap_table(pdev); |
| 358 | |
| 359 | mmio_base = host->iomap[VSC_MMIO_BAR]; |
| 360 | |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 361 | for (i = 0; i < host->n_ports; i++) { |
| 362 | struct ata_port *ap = host->ports[i]; |
| 363 | unsigned int offset = (i + 1) * VSC_SATA_PORT_OFFSET; |
| 364 | |
| 365 | vsc_sata_setup_port(&ap->ioaddr, mmio_base + offset); |
| 366 | |
| 367 | ata_port_pbar_desc(ap, VSC_MMIO_BAR, -1, "mmio"); |
| 368 | ata_port_pbar_desc(ap, VSC_MMIO_BAR, offset, "port"); |
| 369 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | |
| 371 | /* |
| 372 | * Use 32 bit DMA mask, because 64 bit address support is poor. |
| 373 | */ |
Christoph Hellwig | b5e5555 | 2019-08-26 12:57:25 +0200 | [diff] [blame] | 374 | rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 376 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | /* |
Nate Dailey | 7de970e | 2007-02-15 18:13:46 -0500 | [diff] [blame] | 379 | * Due to a bug in the chip, the default cache line size can't be |
| 380 | * used (unless the default is non-zero). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 | */ |
Nate Dailey | 7de970e | 2007-02-15 18:13:46 -0500 | [diff] [blame] | 382 | pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cls); |
| 383 | if (cls == 0x00) |
| 384 | pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 386 | if (pci_enable_msi(pdev) == 0) |
Dan Wolstenholme | 7cbaa86 | 2007-01-09 05:59:21 -0500 | [diff] [blame] | 387 | pci_intx(pdev, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 389 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | * Config offset 0x98 is "Extended Control and Status Register 0" |
| 391 | * Default value is (1 << 28). All bits except bit 28 are reserved in |
| 392 | * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity. |
| 393 | * If bit 28 is clear, each port has its own LED. |
| 394 | */ |
| 395 | pci_write_config_dword(pdev, 0x98, 0); |
| 396 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 397 | pci_set_master(pdev); |
| 398 | return ata_host_activate(host, pdev->irq, vsc_sata_interrupt, |
| 399 | IRQF_SHARED, &vsc_sata_sht); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | } |
| 401 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 402 | static const struct pci_device_id vsc_sata_pci_tbl[] = { |
Jeff Garzik | 438bc9c | 2006-06-26 20:52:17 -0400 | [diff] [blame] | 403 | { PCI_VENDOR_ID_VITESSE, 0x7174, |
Brent Casavant | 74d0a98 | 2006-05-10 01:49:14 -0700 | [diff] [blame] | 404 | PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 }, |
Jeff Garzik | 438bc9c | 2006-06-26 20:52:17 -0400 | [diff] [blame] | 405 | { PCI_VENDOR_ID_INTEL, 0x3200, |
Brent Casavant | 74d0a98 | 2006-05-10 01:49:14 -0700 | [diff] [blame] | 406 | PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 }, |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 407 | |
Jeff Garzik | 438bc9c | 2006-06-26 20:52:17 -0400 | [diff] [blame] | 408 | { } /* terminate list */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | }; |
| 410 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | static struct pci_driver vsc_sata_pci_driver = { |
| 412 | .name = DRV_NAME, |
| 413 | .id_table = vsc_sata_pci_tbl, |
| 414 | .probe = vsc_sata_init_one, |
| 415 | .remove = ata_pci_remove_one, |
| 416 | }; |
| 417 | |
Axel Lin | 2fc75da | 2012-04-19 13:43:05 +0800 | [diff] [blame] | 418 | module_pci_driver(vsc_sata_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | MODULE_AUTHOR("Jeremy Higdon"); |
| 421 | MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller"); |
| 422 | MODULE_LICENSE("GPL"); |
| 423 | MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl); |
| 424 | MODULE_VERSION(DRV_VERSION); |