blob: 8fa952cb9f7f4bf150db781f4d8ba1e09f5992d0 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
4 *
5 * Maintained by: Jeremy Higdon @ SGI
6 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2004 SGI
10 *
11 * Bits from Jeff Garzik, Copyright RedHat, Inc.
12 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040013 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030014 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040015 *
16 * Vitesse hardware documentation presumably available under NDA.
17 * Intel 31244 (same hardware interface) documentation presumably
18 * available from http://developer.intel.com/
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 */
20
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/blkdev.h>
25#include <linux/delay.h>
26#include <linux/interrupt.h>
domen@coderock.org7003c052005-04-08 09:53:09 +020027#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050028#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <scsi/scsi_host.h>
30#include <linux/libata.h>
31
32#define DRV_NAME "sata_vsc"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040033#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Jeff Garzik55cca652006-03-21 22:14:17 -050035enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090036 VSC_MMIO_BAR = 0,
37
Jeff Garzik55cca652006-03-21 22:14:17 -050038 /* Interrupt register offsets (from chip base address) */
39 VSC_SATA_INT_STAT_OFFSET = 0x00,
40 VSC_SATA_INT_MASK_OFFSET = 0x04,
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Jeff Garzik55cca652006-03-21 22:14:17 -050042 /* Taskfile registers offsets */
43 VSC_SATA_TF_CMD_OFFSET = 0x00,
44 VSC_SATA_TF_DATA_OFFSET = 0x00,
45 VSC_SATA_TF_ERROR_OFFSET = 0x04,
46 VSC_SATA_TF_FEATURE_OFFSET = 0x06,
47 VSC_SATA_TF_NSECT_OFFSET = 0x08,
48 VSC_SATA_TF_LBAL_OFFSET = 0x0c,
49 VSC_SATA_TF_LBAM_OFFSET = 0x10,
50 VSC_SATA_TF_LBAH_OFFSET = 0x14,
51 VSC_SATA_TF_DEVICE_OFFSET = 0x18,
52 VSC_SATA_TF_STATUS_OFFSET = 0x1c,
53 VSC_SATA_TF_COMMAND_OFFSET = 0x1d,
54 VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28,
55 VSC_SATA_TF_CTL_OFFSET = 0x29,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Jeff Garzik55cca652006-03-21 22:14:17 -050057 /* DMA base */
58 VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64,
59 VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C,
60 VSC_SATA_DMA_CMD_OFFSET = 0x70,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Jeff Garzik55cca652006-03-21 22:14:17 -050062 /* SCRs base */
63 VSC_SATA_SCR_STATUS_OFFSET = 0x100,
64 VSC_SATA_SCR_ERROR_OFFSET = 0x104,
65 VSC_SATA_SCR_CONTROL_OFFSET = 0x108,
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Jeff Garzik55cca652006-03-21 22:14:17 -050067 /* Port stride */
68 VSC_SATA_PORT_OFFSET = 0x200,
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Jeff Garzik55cca652006-03-21 22:14:17 -050070 /* Error interrupt status bit offsets */
71 VSC_SATA_INT_ERROR_CRC = 0x40,
72 VSC_SATA_INT_ERROR_T = 0x20,
73 VSC_SATA_INT_ERROR_P = 0x10,
74 VSC_SATA_INT_ERROR_R = 0x8,
75 VSC_SATA_INT_ERROR_E = 0x4,
76 VSC_SATA_INT_ERROR_M = 0x2,
77 VSC_SATA_INT_PHY_CHANGE = 0x1,
78 VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \
79 VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \
80 VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \
81 VSC_SATA_INT_PHY_CHANGE),
Dan Wolstenholme7cbaa862007-01-09 05:59:21 -050082};
Dan Williamsc9629902006-03-21 22:07:13 -050083
Tejun Heo82ef04f2008-07-31 17:02:40 +090084static int vsc_sata_scr_read(struct ata_link *link,
85 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
87 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +090088 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +090089 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +090090 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091}
92
93
Tejun Heo82ef04f2008-07-31 17:02:40 +090094static int vsc_sata_scr_write(struct ata_link *link,
95 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096{
97 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +090098 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +090099 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900100 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
103
Dan Williamsea34e452007-02-23 16:36:43 -0700104static void vsc_freeze(struct ata_port *ap)
105{
106 void __iomem *mask_addr;
107
108 mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
109 VSC_SATA_INT_MASK_OFFSET + ap->port_no;
110
111 writeb(0, mask_addr);
112}
113
114
115static void vsc_thaw(struct ata_port *ap)
116{
117 void __iomem *mask_addr;
118
119 mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
120 VSC_SATA_INT_MASK_OFFSET + ap->port_no;
121
122 writeb(0xff, mask_addr);
123}
124
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
127{
Al Viro307e4dc2005-10-21 06:46:02 +0100128 void __iomem *mask_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 u8 mask;
130
Tejun Heo0d5ff562007-02-01 15:06:36 +0900131 mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 VSC_SATA_INT_MASK_OFFSET + ap->port_no;
133 mask = readb(mask_addr);
134 if (ctl & ATA_NIEN)
135 mask |= 0x80;
136 else
137 mask &= 0x7F;
138 writeb(mask, mask_addr);
139}
140
141
Jeff Garzik057ace52005-10-22 14:27:05 -0400142static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
144 struct ata_ioports *ioaddr = &ap->ioaddr;
145 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
146
147 /*
148 * The only thing the ctl register is used for is SRST.
149 * That is not enabled or disabled via tf_load.
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400150 * However, if ATA_NIEN is changed, then we need to change
151 * the interrupt register.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 */
153 if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
154 ap->last_ctl = tf->ctl;
155 vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
156 }
157 if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
Jeff Garzik850a9d82006-12-20 14:37:04 -0500158 writew(tf->feature | (((u16)tf->hob_feature) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900159 ioaddr->feature_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500160 writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900161 ioaddr->nsect_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500162 writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900163 ioaddr->lbal_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500164 writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900165 ioaddr->lbam_addr);
Jeff Garzik850a9d82006-12-20 14:37:04 -0500166 writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
Tejun Heo0d5ff562007-02-01 15:06:36 +0900167 ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 } else if (is_addr) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900169 writew(tf->feature, ioaddr->feature_addr);
170 writew(tf->nsect, ioaddr->nsect_addr);
171 writew(tf->lbal, ioaddr->lbal_addr);
172 writew(tf->lbam, ioaddr->lbam_addr);
173 writew(tf->lbah, ioaddr->lbah_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175
176 if (tf->flags & ATA_TFLAG_DEVICE)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900177 writeb(tf->device, ioaddr->device_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179 ata_wait_idle(ap);
180}
181
182
183static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
184{
185 struct ata_ioports *ioaddr = &ap->ioaddr;
Jeff Garzikac19bff2005-10-29 13:58:21 -0400186 u16 nsect, lbal, lbam, lbah, feature;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Tejun Heo9363c382008-04-07 22:47:16 +0900188 tf->command = ata_sff_check_status(ap);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900189 tf->device = readw(ioaddr->device_addr);
190 feature = readw(ioaddr->error_addr);
191 nsect = readw(ioaddr->nsect_addr);
192 lbal = readw(ioaddr->lbal_addr);
193 lbam = readw(ioaddr->lbam_addr);
194 lbah = readw(ioaddr->lbah_addr);
Jeff Garzikac19bff2005-10-29 13:58:21 -0400195
196 tf->feature = feature;
197 tf->nsect = nsect;
198 tf->lbal = lbal;
199 tf->lbam = lbam;
200 tf->lbah = lbah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 if (tf->flags & ATA_TFLAG_LBA48) {
Jeff Garzikac19bff2005-10-29 13:58:21 -0400203 tf->hob_feature = feature >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 tf->hob_nsect = nsect >> 8;
205 tf->hob_lbal = lbal >> 8;
206 tf->hob_lbam = lbam >> 8;
207 tf->hob_lbah = lbah >> 8;
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209}
210
Dan Williamsea34e452007-02-23 16:36:43 -0700211static inline void vsc_error_intr(u8 port_status, struct ata_port *ap)
212{
213 if (port_status & (VSC_SATA_INT_PHY_CHANGE | VSC_SATA_INT_ERROR_M))
214 ata_port_freeze(ap);
215 else
216 ata_port_abort(ap);
217}
218
219static void vsc_port_intr(u8 port_status, struct ata_port *ap)
220{
221 struct ata_queued_cmd *qc;
222 int handled = 0;
223
224 if (unlikely(port_status & VSC_SATA_INT_ERROR)) {
225 vsc_error_intr(port_status, ap);
226 return;
227 }
228
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900229 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Dan Williamsea34e452007-02-23 16:36:43 -0700230 if (qc && likely(!(qc->tf.flags & ATA_TFLAG_POLLING)))
Tejun Heoc3b28892010-05-19 22:10:21 +0200231 handled = ata_bmdma_port_intr(ap, qc);
Dan Williamsea34e452007-02-23 16:36:43 -0700232
233 /* We received an interrupt during a polled command,
234 * or some other spurious condition. Interrupt reporting
235 * with this hardware is fairly reliable so it is safe to
236 * simply clear the interrupt
237 */
238 if (unlikely(!handled))
Tejun Heo5682ed32008-04-07 22:47:16 +0900239 ap->ops->sff_check_status(ap);
Dan Williamsea34e452007-02-23 16:36:43 -0700240}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242/*
243 * vsc_sata_interrupt
244 *
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400245 * Read the interrupt register and process for the devices that have
246 * them pending.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 */
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400248static irqreturn_t vsc_sata_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249{
Jeff Garzikcca39742006-08-24 03:19:22 -0400250 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 unsigned int i;
252 unsigned int handled = 0;
Dan Williamsea34e452007-02-23 16:36:43 -0700253 u32 status;
254
255 status = readl(host->iomap[VSC_MMIO_BAR] + VSC_SATA_INT_STAT_OFFSET);
256
257 if (unlikely(status == 0xffffffff || status == 0)) {
258 if (status)
Joe Perchesa44fec12011-04-15 15:51:58 -0700259 dev_err(host->dev,
260 ": IRQ status == 0xffffffff, PCI fault or device removal?\n");
Dan Williamsea34e452007-02-23 16:36:43 -0700261 goto out;
262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Jeff Garzikcca39742006-08-24 03:19:22 -0400264 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Jeff Garzikcca39742006-08-24 03:19:22 -0400266 for (i = 0; i < host->n_ports; i++) {
Dan Williamsea34e452007-02-23 16:36:43 -0700267 u8 port_status = (status >> (8 * i)) & 0xff;
268 if (port_status) {
Tejun Heo3e4ec342010-05-10 21:41:30 +0200269 vsc_port_intr(port_status, host->ports[i]);
270 handled++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 }
272 }
273
Jeff Garzikcca39742006-08-24 03:19:22 -0400274 spin_unlock(&host->lock);
Dan Williamsea34e452007-02-23 16:36:43 -0700275out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 return IRQ_RETVAL(handled);
277}
278
279
Jeff Garzik193515d2005-11-07 00:59:37 -0500280static struct scsi_host_template vsc_sata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900281 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282};
283
284
Tejun Heo029cfd62008-03-25 12:22:49 +0900285static struct ata_port_operations vsc_sata_ops = {
286 .inherits = &ata_bmdma_port_ops,
Alan Coxc96f1732009-03-24 10:23:46 +0000287 /* The IRQ handling is not quite standard SFF behaviour so we
288 cannot use the default lost interrupt handler */
289 .lost_interrupt = ATA_OP_NULL,
Tejun Heo5682ed32008-04-07 22:47:16 +0900290 .sff_tf_load = vsc_sata_tf_load,
291 .sff_tf_read = vsc_sata_tf_read,
Dan Williamsea34e452007-02-23 16:36:43 -0700292 .freeze = vsc_freeze,
293 .thaw = vsc_thaw,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 .scr_read = vsc_sata_scr_read,
295 .scr_write = vsc_sata_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296};
297
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -0800298static void vsc_sata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299{
300 port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
301 port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
302 port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
303 port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
304 port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
305 port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
306 port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
307 port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
308 port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
309 port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
310 port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
311 port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
312 port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
313 port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
314 port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900315 writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
316 writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317}
318
319
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -0800320static int vsc_sata_init_one(struct pci_dev *pdev,
321 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
Tejun Heo4447d352007-04-17 23:44:08 +0900323 static const struct ata_port_info pi = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300324 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100325 .pio_mask = ATA_PIO4,
326 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400327 .udma_mask = ATA_UDMA6,
Tejun Heo4447d352007-04-17 23:44:08 +0900328 .port_ops = &vsc_sata_ops,
329 };
330 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo4447d352007-04-17 23:44:08 +0900331 struct ata_host *host;
Al Viro307e4dc2005-10-21 06:46:02 +0100332 void __iomem *mmio_base;
Tejun Heo4447d352007-04-17 23:44:08 +0900333 int i, rc;
Nate Dailey7de970e2007-02-15 18:13:46 -0500334 u8 cls;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Joe Perches06296a12011-04-15 15:52:00 -0700336 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Tejun Heo4447d352007-04-17 23:44:08 +0900338 /* allocate host */
339 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 4);
340 if (!host)
341 return -ENOMEM;
342
Tejun Heo24dc5f32007-01-20 16:00:28 +0900343 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 if (rc)
345 return rc;
346
Tejun Heo4447d352007-04-17 23:44:08 +0900347 /* check if we have needed resource mapped */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900348 if (pci_resource_len(pdev, 0) == 0)
349 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400351 /* map IO regions and initialize host accordingly */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900352 rc = pcim_iomap_regions(pdev, 1 << VSC_MMIO_BAR, DRV_NAME);
353 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900354 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900355 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900356 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900357 host->iomap = pcim_iomap_table(pdev);
358
359 mmio_base = host->iomap[VSC_MMIO_BAR];
360
Tejun Heocbcdd872007-08-18 13:14:55 +0900361 for (i = 0; i < host->n_ports; i++) {
362 struct ata_port *ap = host->ports[i];
363 unsigned int offset = (i + 1) * VSC_SATA_PORT_OFFSET;
364
365 vsc_sata_setup_port(&ap->ioaddr, mmio_base + offset);
366
367 ata_port_pbar_desc(ap, VSC_MMIO_BAR, -1, "mmio");
368 ata_port_pbar_desc(ap, VSC_MMIO_BAR, offset, "port");
369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
371 /*
372 * Use 32 bit DMA mask, because 64 bit address support is poor.
373 */
Christoph Hellwigb5e55552019-08-26 12:57:25 +0200374 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900376 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 /*
Nate Dailey7de970e2007-02-15 18:13:46 -0500379 * Due to a bug in the chip, the default cache line size can't be
380 * used (unless the default is non-zero).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 */
Nate Dailey7de970e2007-02-15 18:13:46 -0500382 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cls);
383 if (cls == 0x00)
384 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Tejun Heo24dc5f32007-01-20 16:00:28 +0900386 if (pci_enable_msi(pdev) == 0)
Dan Wolstenholme7cbaa862007-01-09 05:59:21 -0500387 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Jeff Garzik8a60a072005-07-31 13:13:24 -0400389 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 * Config offset 0x98 is "Extended Control and Status Register 0"
391 * Default value is (1 << 28). All bits except bit 28 are reserved in
392 * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
393 * If bit 28 is clear, each port has its own LED.
394 */
395 pci_write_config_dword(pdev, 0x98, 0);
396
Tejun Heo4447d352007-04-17 23:44:08 +0900397 pci_set_master(pdev);
398 return ata_host_activate(host, pdev->irq, vsc_sata_interrupt,
399 IRQF_SHARED, &vsc_sata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400}
401
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500402static const struct pci_device_id vsc_sata_pci_tbl[] = {
Jeff Garzik438bc9c2006-06-26 20:52:17 -0400403 { PCI_VENDOR_ID_VITESSE, 0x7174,
Brent Casavant74d0a982006-05-10 01:49:14 -0700404 PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
Jeff Garzik438bc9c2006-06-26 20:52:17 -0400405 { PCI_VENDOR_ID_INTEL, 0x3200,
Brent Casavant74d0a982006-05-10 01:49:14 -0700406 PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400407
Jeff Garzik438bc9c2006-06-26 20:52:17 -0400408 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411static struct pci_driver vsc_sata_pci_driver = {
412 .name = DRV_NAME,
413 .id_table = vsc_sata_pci_tbl,
414 .probe = vsc_sata_init_one,
415 .remove = ata_pci_remove_one,
416};
417
Axel Lin2fc75da2012-04-19 13:43:05 +0800418module_pci_driver(vsc_sata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420MODULE_AUTHOR("Jeremy Higdon");
421MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
422MODULE_LICENSE("GPL");
423MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
424MODULE_VERSION(DRV_VERSION);