blob: 8a439d364b941897897908178039b3799352575d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Randy Dunlap5872fb92009-01-29 16:28:02 -08008 * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040019#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/string.h>
21#include <linux/spinlock.h>
22#include <linux/pci.h>
23#include <linux/module.h>
24#include <linux/topology.h>
25#include <linux/interrupt.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070027#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020028#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080029#include <linux/iommu-helper.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010030#include <linux/syscore_ops.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020031#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/gfp.h>
Arun Sharma600634972011-07-26 16:09:06 -070033#include <linux/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/mtrr.h>
35#include <asm/pgtable.h>
36#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090037#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020038#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040#include <asm/swiotlb.h>
41#include <asm/dma.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020042#include <asm/amd_nb.h>
FUJITA Tomonori338bac52009-10-27 16:34:44 +090043#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040044#include <asm/iommu_table.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Joerg Roedel79da0872007-10-24 12:49:49 +020046static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010047static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048static unsigned long iommu_pages; /* .. and in pages */
49
Ingo Molnar05fccb02008-01-30 13:30:12 +010050static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
FUJITA Tomonori42109192009-11-15 21:19:52 +090052static dma_addr_t bad_dma_addr;
53
Ingo Molnar05fccb02008-01-30 13:30:12 +010054/*
55 * If this is disabled the IOMMU will use an optimized flushing strategy
56 * of only flushing when an mapping is reused. With it true the GART is
57 * flushed for every mapping. Problem is that doing the lazy flush seems
58 * to trigger bugs with some popular PCI cards, in particular 3ware (but
59 * has been also also seen with Qlogic at least).
60 */
Jaswinder Singh Rajputc854c912008-12-29 20:38:09 +053061static int iommu_fullflush = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Ingo Molnar05fccb02008-01-30 13:30:12 +010063/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010065/* Guarded by iommu_bitmap_lock: */
66static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Ingo Molnar05fccb02008-01-30 13:30:12 +010068static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#define GPTE_VALID 1
71#define GPTE_COHERENT 2
72#define GPTE_ENCODE(x) \
73 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
74#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
75
Ingo Molnar05fccb02008-01-30 13:30:12 +010076#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78#ifdef CONFIG_AGP
79#define AGPEXTERN extern
80#else
81#define AGPEXTERN
82#endif
83
Joerg Roedel665d3e22011-04-18 15:45:46 +020084/* GART can only remap to physical addresses < 1TB */
85#define GART_MAX_PHYS_ADDR (1ULL << 40)
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/* backdoor interface to AGP driver */
88AGPEXTERN int agp_memory_reserved;
89AGPEXTERN __u32 *agp_gatt_table;
90
91static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020092static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090094static unsigned long alloc_iommu(struct device *dev, int size,
95 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010096{
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080098 unsigned long boundary_size;
99 unsigned long base_index;
100
101 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
102 PAGE_SIZE) >> PAGE_SHIFT;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900103 boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800104 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
Ingo Molnar05fccb02008-01-30 13:30:12 +0100106 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800107 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900108 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200110 need_flush = true;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800111 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900112 size, base_index, boundary_size,
113 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100115 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100116 next_bit = offset+size;
117 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200119 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100120 }
121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200123 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100124 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
129static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100130{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800134 bitmap_clear(iommu_gart_bitmap, offset, size);
Joerg Roedel70d7d352008-12-02 20:16:03 +0100135 if (offset >= next_bit)
136 next_bit = offset + size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100138}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Ingo Molnar05fccb02008-01-30 13:30:12 +0100140/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 * Use global flush state to avoid races with multiple flushers.
142 */
Andi Kleena32073b2006-06-26 13:56:40 +0200143static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100144{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200148 if (need_flush) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200149 amd_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200150 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100153}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#ifdef CONFIG_IOMMU_LEAK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156/* Debugging aid for drivers that don't free their IOMMU tables */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200158static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100159
Joerg Roedel79da0872007-10-24 12:49:49 +0200160static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100162 static int dump;
163
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900164 if (dump)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100165 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100167
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900168 show_stack(NULL, NULL);
169 debug_dma_dump_mappings(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#endif
172
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100173static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100175 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 * Ran out of IOMMU space for this operation. This is very bad.
177 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100178 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * let the Northbridge deal with it. This will result in garbage
180 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100181 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100183 */
184
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200185 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100187 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
189 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100190 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
191 panic(KERN_ERR
192 "PCI-DMA: Random memory would be DMAed\n");
193 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100195 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
Ingo Molnar05fccb02008-01-30 13:30:12 +0100199static inline int
200need_iommu(struct device *dev, unsigned long addr, size_t size)
201{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900202 return force_iommu || !dma_capable(dev, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100203}
204
205static inline int
206nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
207{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900208 return !dma_capable(dev, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209}
210
211/* Map a single continuous physical area into the IOMMU.
212 * Caller needs to check if the iommu is needed and flush.
213 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100214static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900215 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100216{
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700217 unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
Joerg Roedel665d3e22011-04-18 15:45:46 +0200218 unsigned long iommu_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100220
Joerg Roedel665d3e22011-04-18 15:45:46 +0200221 if (unlikely(phys_mem + size > GART_MAX_PHYS_ADDR))
222 return bad_dma_addr;
223
224 iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 if (iommu_page == -1) {
226 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100227 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 if (panic_on_overflow)
229 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100230 iommu_full(dev, size, dir);
FUJITA Tomonori42109192009-11-15 21:19:52 +0900231 return bad_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 }
233
234 for (i = 0; i < npages; i++) {
235 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 phys_mem += PAGE_SIZE;
237 }
238 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
239}
240
241/* Map a single area into the IOMMU */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900242static dma_addr_t gart_map_page(struct device *dev, struct page *page,
243 unsigned long offset, size_t size,
244 enum dma_data_direction dir,
245 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
Ingo Molnar2be62142008-04-19 19:19:56 +0200247 unsigned long bus;
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900248 phys_addr_t paddr = page_to_phys(page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200251 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Ingo Molnar2be62142008-04-19 19:19:56 +0200253 if (!need_iommu(dev, paddr, size))
254 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900256 bus = dma_map_area(dev, paddr, size, dir, 0);
257 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100258
259 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100260}
261
262/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200263 * Free a DMA mapping.
264 */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900265static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
266 size_t size, enum dma_data_direction dir,
267 struct dma_attrs *attrs)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200268{
269 unsigned long iommu_page;
270 int npages;
271 int i;
272
273 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
274 dma_addr >= iommu_bus_base + iommu_size)
275 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100276
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200277 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700278 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200279 for (i = 0; i < npages; i++) {
280 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200281 }
282 free_iommu(iommu_page, npages);
283}
284
285/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100286 * Wrapper for pci_unmap_single working with scatterlists.
287 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900288static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
289 enum dma_data_direction dir, struct dma_attrs *attrs)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100290{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200291 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100292 int i;
293
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200294 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100295 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100296 break;
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900297 gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100298 }
299}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301/* Fallback for dma_map_sg in case of overflow */
302static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
303 int nents, int dir)
304{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200305 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 int i;
307
308#ifdef CONFIG_IOMMU_DEBUG
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900309 pr_debug("dma_map_sg overflow\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310#endif
311
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200312 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200313 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100314
315 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900316 addr = dma_map_area(dev, addr, s->length, dir, 0);
FUJITA Tomonori42109192009-11-15 21:19:52 +0900317 if (addr == bad_dma_addr) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100318 if (i > 0)
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900319 gart_unmap_sg(dev, sg, i, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100320 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 sg[0].dma_length = 0;
322 break;
323 }
324 }
325 s->dma_address = addr;
326 s->dma_length = s->length;
327 }
Andi Kleena32073b2006-06-26 13:56:40 +0200328 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 return nents;
331}
332
333/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800334static int __dma_map_cont(struct device *dev, struct scatterlist *start,
335 int nelems, struct scatterlist *sout,
336 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900338 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100339 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200340 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 int i;
342
343 if (iommu_start == -1)
344 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200345
346 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 unsigned long pages, addr;
348 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100349
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200350 BUG_ON(s != start && s->offset);
351 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 sout->dma_address = iommu_bus_base;
353 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
354 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100355 } else {
356 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 }
358
359 addr = phys_addr;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700360 pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100361 while (pages--) {
362 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 addr += PAGE_SIZE;
364 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800365 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100366 }
367 BUG_ON(iommu_page - iommu_start != pages);
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 return 0;
370}
371
Ingo Molnar05fccb02008-01-30 13:30:12 +0100372static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800373dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
374 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200376 if (!need) {
377 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200378 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200379 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200381 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800382 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385/*
386 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100387 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900389static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
390 enum dma_data_direction dir, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200392 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100393 int need = 0, nextneed, i, out, start;
394 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800395 unsigned int seg_size;
396 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Ingo Molnar05fccb02008-01-30 13:30:12 +0100398 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 return 0;
400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200402 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900404 out = 0;
405 start = 0;
406 start_sg = sg;
407 sgmap = sg;
408 seg_size = 0;
409 max_seg_size = dma_get_max_seg_size(dev);
410 ps = NULL; /* shut up gcc */
411
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200412 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200413 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Ingo Molnar05fccb02008-01-30 13:30:12 +0100415 s->dma_address = addr;
416 BUG_ON(s->length == 0);
417
418 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /* Handle the previous not yet processed entries */
421 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100422 /*
423 * Can only merge when the last chunk ends on a
424 * page boundary and the new one doesn't have an
425 * offset.
426 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800428 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200429 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800430 if (dma_map_cont(dev, start_sg, i - start,
431 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 goto error;
433 out++;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900434
435 seg_size = 0;
436 sgmap = sg_next(sgmap);
437 pages = 0;
438 start = i;
439 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 }
441 }
442
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800443 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 need = nextneed;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700445 pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200446 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800448 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 goto error;
450 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200451 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200452 if (out < nents) {
453 sgmap = sg_next(sgmap);
454 sgmap->dma_length = 0;
455 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 return out;
457
458error:
Andi Kleena32073b2006-06-26 13:56:40 +0200459 flush_gart();
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900460 gart_unmap_sg(dev, sg, out, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100461
Kevin VanMarena1002a42006-02-03 21:51:32 +0100462 /* When it was forced or merged try again in a dumb way */
463 if (force_iommu || iommu_merge) {
464 out = dma_map_sg_nonforce(dev, sg, nents, dir);
465 if (out > 0)
466 return out;
467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 if (panic_on_overflow)
469 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100470
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100471 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200472 for_each_sg(sg, s, nents, i)
FUJITA Tomonori42109192009-11-15 21:19:52 +0900473 s->dma_address = bad_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100475}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Joerg Roedel94581092008-08-19 16:32:39 +0200477/* allocate and map a coherent mapping */
478static void *
479gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
480 gfp_t flag)
481{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900482 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900483 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900484 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200485
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900486 if (force_iommu && !(flag & GFP_DMA)) {
487 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
488 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
489 if (!page)
490 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200491
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900492 align_mask = (1UL << get_order(size)) - 1;
493 paddr = dma_map_area(dev, page_to_phys(page), size,
494 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900495
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900496 flush_gart();
FUJITA Tomonori42109192009-11-15 21:19:52 +0900497 if (paddr != bad_dma_addr) {
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900498 *dma_addr = paddr;
499 return page_address(page);
500 }
501 __free_pages(page, get_order(size));
502 } else
503 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200504
505 return NULL;
506}
507
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200508/* free a coherent mapping */
509static void
510gart_free_coherent(struct device *dev, size_t size, void *vaddr,
511 dma_addr_t dma_addr)
512{
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900513 gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200514 free_pages((unsigned long)vaddr, get_order(size));
515}
516
FUJITA Tomonori42109192009-11-15 21:19:52 +0900517static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
518{
519 return (dma_addr == bad_dma_addr);
520}
521
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100522static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100525{
526 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Ingo Molnar05fccb02008-01-30 13:30:12 +0100528 if (!iommu_size) {
529 iommu_size = aper_size;
530 if (!no_agp)
531 iommu_size /= 2;
532 }
533
534 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100535 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Ingo Molnar05fccb02008-01-30 13:30:12 +0100537 if (iommu_size < 64*1024*1024) {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900538 pr_warning(
Ingo Molnar05fccb02008-01-30 13:30:12 +0100539 "PCI-DMA: Warning: Small IOMMU %luMB."
540 " Consider increasing the AGP aperture in BIOS\n",
541 iommu_size >> 20);
542 }
543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100545}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Ingo Molnar05fccb02008-01-30 13:30:12 +0100547static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
548{
549 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200552 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
553 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100554 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Ingo Molnar05fccb02008-01-30 13:30:12 +0100556 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 aper_base <<= 25;
558
Ingo Molnar05fccb02008-01-30 13:30:12 +0100559 aper_size = (32 * 1024 * 1024) << aper_order;
560 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 aper_base = 0;
562
563 *size = aper_size;
564 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100565}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200567static void enable_gart_translations(void)
568{
569 int i;
570
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200571 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200572 return;
573
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200574 for (i = 0; i < amd_nb_num(); i++) {
575 struct pci_dev *dev = node_to_amd_nb(i)->misc;
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200576
577 enable_gart_translation(dev, __pa(agp_gatt_table));
578 }
Joerg Roedel4b838732010-04-07 12:57:35 +0200579
580 /* Flush the GART-TLB to remove stale entries */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200581 amd_flush_garts();
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200582}
583
584/*
585 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
586 * resume in the same way as they are handled in gart_iommu_hole_init().
587 */
588static bool fix_up_north_bridges;
589static u32 aperture_order;
590static u32 aperture_alloc;
591
592void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
593{
594 fix_up_north_bridges = true;
595 aperture_order = aper_order;
596 aperture_alloc = aper_alloc;
597}
598
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100599static void gart_fixup_northbridges(void)
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900600{
601 int i;
602
603 if (!fix_up_north_bridges)
604 return;
605
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200606 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200607 return;
608
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900609 pr_info("PCI-DMA: Restoring GART aperture settings\n");
610
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200611 for (i = 0; i < amd_nb_num(); i++) {
612 struct pci_dev *dev = node_to_amd_nb(i)->misc;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900613
614 /*
615 * Don't enable translations just yet. That is the next
616 * step. Restore the pre-suspend aperture settings.
617 */
Borislav Petkov260133a2010-09-03 18:39:40 +0200618 gart_set_size_and_enable(dev, aperture_order);
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900619 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
620 }
621}
622
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100623static void gart_resume(void)
Pavel Machekcd763742008-05-29 00:30:21 -0700624{
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900625 pr_info("PCI-DMA: Resuming GART IOMMU\n");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200626
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100627 gart_fixup_northbridges();
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200628
629 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700630}
631
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100632static struct syscore_ops gart_syscore_ops = {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900633 .resume = gart_resume,
Pavel Machekcd763742008-05-29 00:30:21 -0700634
635};
636
Ingo Molnar05fccb02008-01-30 13:30:12 +0100637/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100639 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200641static __init int init_amd_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100642{
643 unsigned aper_size, gatt_size, new_aper_size;
644 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 struct pci_dev *dev;
646 void *gatt;
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100647 int i;
Andi Kleena32073b2006-06-26 13:56:40 +0200648
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900649 pr_info("PCI-DMA: Disabling AGP.\n");
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200652 dev = NULL;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200653 for (i = 0; i < amd_nb_num(); i++) {
654 dev = node_to_amd_nb(i)->misc;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100655 new_aper_base = read_aperture(dev, &new_aper_size);
656 if (!new_aper_base)
657 goto nommu;
658
659 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 aper_size = new_aper_size;
661 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100662 }
663 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 goto nommu;
665 }
666 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100667 goto nommu;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100670 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Ingo Molnar05fccb02008-01-30 13:30:12 +0100672 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200673 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
674 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100675 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200676 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100677 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200678 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200681
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100682 register_syscore_ops(&gart_syscore_ops);
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200683
Andi Kleena32073b2006-06-26 13:56:40 +0200684 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100685
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900686 pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100687 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 return 0;
690
691 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100692 /* Should not happen anymore */
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900693 pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700694 "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100695 return -1;
696}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900698static struct dma_map_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100699 .map_sg = gart_map_sg,
700 .unmap_sg = gart_unmap_sg,
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900701 .map_page = gart_map_page,
702 .unmap_page = gart_unmap_page,
Joerg Roedel94581092008-08-19 16:32:39 +0200703 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200704 .free_coherent = gart_free_coherent,
FUJITA Tomonori42109192009-11-15 21:19:52 +0900705 .mapping_error = gart_mapping_error,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100706};
707
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900708static void gart_iommu_shutdown(void)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200709{
710 struct pci_dev *dev;
711 int i;
712
Yinghai Luf3eee542009-12-14 11:52:15 +0900713 /* don't shutdown it if there is AGP installed */
714 if (!no_agp)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200715 return;
716
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200717 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200718 return;
719
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200720 for (i = 0; i < amd_nb_num(); i++) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100721 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200722
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200723 dev = node_to_amd_nb(i)->misc;
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200724 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200725
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200726 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200727
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200728 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100729 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200730}
731
FUJITA Tomonoride957622009-11-10 19:46:14 +0900732int __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100733{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700736 unsigned long aper_base, aper_size;
737 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 unsigned long scratch;
739 long i;
740
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200741 if (!amd_nb_has_feature(AMD_NB_GART))
FUJITA Tomonoride957622009-11-10 19:46:14 +0900742 return 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100745 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746#else
747 /* Makefile puts PCI initialization via subsys_initcall first. */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200748 /* Add other AMD AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100749 no_agp = no_agp ||
750 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100752#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700755 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200756 !gart_iommu_aperture ||
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200757 (no_agp && init_amd_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700758 if (max_pfn > MAX_DMA32_PFN) {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900759 pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
760 pr_warning("falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100761 }
FUJITA Tomonoride957622009-11-10 19:46:14 +0900762 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 }
764
Yinghai Lud99e9012008-10-04 15:55:12 -0700765 /* need to map that range */
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900766 aper_size = info.aper_size << 20;
767 aper_base = info.aper_base;
768 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
769
Yinghai Lud99e9012008-10-04 15:55:12 -0700770 if (end_pfn > max_low_pfn_mapped) {
771 start_pfn = (aper_base>>PAGE_SHIFT);
772 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
773 }
774
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900775 pr_info("PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100776 iommu_size = check_iommu_size(info.aper_base, aper_size);
777 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Joerg Roedel01142672008-09-25 12:42:12 +0200779 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100780 get_order(iommu_pages/8));
781 if (!iommu_gart_bitmap)
782 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100785 if (leak_trace) {
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900786 int ret;
787
788 ret = dma_debug_resize_entries(iommu_pages);
789 if (ret)
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900790 pr_debug("PCI-DMA: Cannot trace all the entries\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100791 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792#endif
793
Ingo Molnar05fccb02008-01-30 13:30:12 +0100794 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100796 * Reserve some invalid pages at the beginning of the GART.
797 */
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800798 bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900800 pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100801 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900803 agp_memory_reserved = iommu_size;
804 iommu_start = aper_size - iommu_size;
805 iommu_bus_base = info.aper_base + iommu_start;
806 bad_dma_addr = iommu_bus_base;
807 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Ingo Molnar05fccb02008-01-30 13:30:12 +0100809 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 * Unmap the IOMMU part of the GART. The alias of the page is
811 * always mapped with cache enabled and there is no full cache
812 * coherency across the GART remapping. The unmapping avoids
813 * automatic prefetches from the CPU allocating cache lines in
814 * there. All CPU accesses are done via the direct mapping to
815 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100816 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100818 set_memory_np((unsigned long)__va(iommu_bus_base),
819 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100820 /*
821 * Tricky. The GART table remaps the physical memory range,
822 * so the CPU wont notice potential aliases and if the memory
823 * is remapped to UC later on, we might surprise the PCI devices
824 * with a stray writeout of a cacheline. So play it sure and
825 * do an explicit, full-scale wbinvd() _after_ having marked all
826 * the pages as Not-Present:
827 */
828 wbinvd();
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900829
Mark Langsdorffe2245c2009-07-05 15:50:52 -0500830 /*
831 * Now all caches are flushed and we can safely enable
832 * GART hardware. Doing it early leaves the possibility
833 * of stale cache entries that can lead to GART PTE
834 * errors.
835 */
836 enable_gart_translations();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Ingo Molnar05fccb02008-01-30 13:30:12 +0100838 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200839 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100840 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200842 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100844 scratch = get_zeroed_page(GFP_KERNEL);
845 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 panic("Cannot allocate iommu scratch page");
847 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100848 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 iommu_gatt_base[i] = gart_unmapped_entry;
850
Andi Kleena32073b2006-06-26 13:56:40 +0200851 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100852 dma_ops = &gart_dma_ops;
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900853 x86_platform.iommu_shutdown = gart_iommu_shutdown;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +0900854 swiotlb = 0;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900855
856 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100857}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
Sam Ravnborg43999d92007-03-16 21:07:36 +0100859void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100860{
861 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100864 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100865 leak_trace = 1;
866 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200867 if (*p == '=')
868 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 if (isdigit(*p) && get_option(&p, &arg))
870 iommu_leak_pages = arg;
871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100873 if (isdigit(*p) && get_option(&p, &arg))
874 iommu_size = arg;
Joe Perches41855b72009-11-09 17:58:50 -0800875 if (!strncmp(p, "fullflush", 9))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100876 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100877 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100878 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100879 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100880 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100881 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100882 fix_aperture = 0;
883 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100884 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200885 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100886 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200887 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100888 if (!strncmp(p, "memaper", 7)) {
889 fallback_aper_force = 1;
890 p += 7;
891 if (*p == '=') {
892 ++p;
893 if (get_option(&p, &arg))
894 fallback_aper_order = arg;
895 }
896 }
897}
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -0400898IOMMU_INIT_POST(gart_iommu_hole_init);