Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 3 | * Support routines for initializing a PCI subsystem |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
| 5 | * Extruded from code written by |
| 6 | * Dave Rusling (david.rusling@reo.mts.dec.com) |
| 7 | * David Mosberger (davidm@cs.arizona.edu) |
| 8 | * David Miller (davem@redhat.com) |
| 9 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 10 | * Fixed for multiple PCI buses, 1999 Andrea Arcangeli <andrea@suse.de> |
| 11 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru> |
| 13 | * Resource sorting |
| 14 | */ |
| 15 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | #include <linux/kernel.h> |
Paul Gortmaker | 363c75d | 2011-05-27 09:37:25 -0400 | [diff] [blame] | 17 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/pci.h> |
| 19 | #include <linux/errno.h> |
| 20 | #include <linux/ioport.h> |
| 21 | #include <linux/cache.h> |
| 22 | #include <linux/slab.h> |
| 23 | #include "pci.h" |
| 24 | |
Bjorn Helgaas | 6ffa248 | 2016-11-28 09:15:52 -0600 | [diff] [blame] | 25 | static void pci_std_update_resource(struct pci_dev *dev, int resno) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | { |
| 27 | struct pci_bus_region region; |
Bjorn Helgaas | 9aac537 | 2012-07-09 19:49:37 -0600 | [diff] [blame] | 28 | bool disable; |
| 29 | u16 cmd; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | u32 new, check, mask; |
| 31 | int reg; |
Yu Zhao | 14add80 | 2008-11-22 02:38:52 +0800 | [diff] [blame] | 32 | struct resource *res = dev->resource + resno; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
Bjorn Helgaas | 63880b2 | 2016-11-28 11:19:27 -0600 | [diff] [blame] | 34 | /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */ |
| 35 | if (dev->is_virtfn) |
Wei Yang | 70675e0 | 2015-07-29 16:52:58 +0800 | [diff] [blame] | 36 | return; |
Wei Yang | 70675e0 | 2015-07-29 16:52:58 +0800 | [diff] [blame] | 37 | |
Ralf Baechle | fb0f2b4 | 2006-12-19 13:12:08 -0800 | [diff] [blame] | 38 | /* |
| 39 | * Ignore resources for unimplemented BARs and unused resource slots |
| 40 | * for 64 bit BARs. |
| 41 | */ |
Ivan Kokshaysky | cf7bee5 | 2005-08-07 13:49:59 +0400 | [diff] [blame] | 42 | if (!res->flags) |
| 43 | return; |
| 44 | |
Bjorn Helgaas | cd8a4d3 | 2014-02-26 11:25:59 -0700 | [diff] [blame] | 45 | if (res->flags & IORESOURCE_UNSET) |
| 46 | return; |
| 47 | |
Ralf Baechle | fb0f2b4 | 2006-12-19 13:12:08 -0800 | [diff] [blame] | 48 | /* |
| 49 | * Ignore non-moveable resources. This might be legacy resources for |
| 50 | * which no functional BAR register exists or another important |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 51 | * system resource we shouldn't move around. |
Ralf Baechle | fb0f2b4 | 2006-12-19 13:12:08 -0800 | [diff] [blame] | 52 | */ |
| 53 | if (res->flags & IORESOURCE_PCI_FIXED) |
| 54 | return; |
| 55 | |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 56 | pcibios_resource_to_bus(dev->bus, ®ion, res); |
Bjorn Helgaas | 45d004f | 2016-11-29 08:14:47 -0600 | [diff] [blame] | 57 | new = region.start; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | |
Bjorn Helgaas | 45d004f | 2016-11-29 08:14:47 -0600 | [diff] [blame] | 59 | if (res->flags & IORESOURCE_IO) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | mask = (u32)PCI_BASE_ADDRESS_IO_MASK; |
Bjorn Helgaas | 45d004f | 2016-11-29 08:14:47 -0600 | [diff] [blame] | 61 | new |= res->flags & ~PCI_BASE_ADDRESS_IO_MASK; |
| 62 | } else if (resno == PCI_ROM_RESOURCE) { |
Matthias Kaehlcke | 76dc5268 | 2017-04-14 13:38:02 -0700 | [diff] [blame] | 63 | mask = PCI_ROM_ADDRESS_MASK; |
Bjorn Helgaas | 45d004f | 2016-11-29 08:14:47 -0600 | [diff] [blame] | 64 | } else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; |
Bjorn Helgaas | 45d004f | 2016-11-29 08:14:47 -0600 | [diff] [blame] | 66 | new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK; |
| 67 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | |
Bjorn Helgaas | 286c237 | 2016-11-28 16:51:19 -0600 | [diff] [blame] | 69 | if (resno < PCI_ROM_RESOURCE) { |
| 70 | reg = PCI_BASE_ADDRESS_0 + 4 * resno; |
| 71 | } else if (resno == PCI_ROM_RESOURCE) { |
Bjorn Helgaas | 0b457dde | 2016-11-28 16:17:41 -0600 | [diff] [blame] | 72 | |
| 73 | /* |
| 74 | * Apparently some Matrox devices have ROM BARs that read |
| 75 | * as zero when disabled, so don't update ROM BARs unless |
| 76 | * they're enabled. See https://lkml.org/lkml/2005/8/30/138. |
| 77 | */ |
Linus Torvalds | 755528c | 2005-08-26 10:49:22 -0700 | [diff] [blame] | 78 | if (!(res->flags & IORESOURCE_ROM_ENABLE)) |
| 79 | return; |
Bjorn Helgaas | 286c237 | 2016-11-28 16:51:19 -0600 | [diff] [blame] | 80 | |
| 81 | reg = dev->rom_base_reg; |
Linus Torvalds | 755528c | 2005-08-26 10:49:22 -0700 | [diff] [blame] | 82 | new |= PCI_ROM_ADDRESS_ENABLE; |
Bjorn Helgaas | 286c237 | 2016-11-28 16:51:19 -0600 | [diff] [blame] | 83 | } else |
| 84 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | |
Bjorn Helgaas | 9aac537 | 2012-07-09 19:49:37 -0600 | [diff] [blame] | 86 | /* |
| 87 | * We can't update a 64-bit BAR atomically, so when possible, |
| 88 | * disable decoding so that a half-updated BAR won't conflict |
| 89 | * with another device. |
| 90 | */ |
| 91 | disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on; |
| 92 | if (disable) { |
| 93 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 94 | pci_write_config_word(dev, PCI_COMMAND, |
| 95 | cmd & ~PCI_COMMAND_MEMORY); |
| 96 | } |
| 97 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | pci_write_config_dword(dev, reg, new); |
| 99 | pci_read_config_dword(dev, reg, &check); |
| 100 | |
| 101 | if ((new ^ check) & mask) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 102 | pci_err(dev, "BAR %d: error updating (%#08x != %#08x)\n", |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 103 | resno, new, check); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | } |
| 105 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 106 | if (res->flags & IORESOURCE_MEM_64) { |
Ivan Kokshaysky | cf7bee5 | 2005-08-07 13:49:59 +0400 | [diff] [blame] | 107 | new = region.start >> 16 >> 16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | pci_write_config_dword(dev, reg + 4, new); |
| 109 | pci_read_config_dword(dev, reg + 4, &check); |
| 110 | if (check != new) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 111 | pci_err(dev, "BAR %d: error updating (high %#08x != %#08x)\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 112 | resno, new, check); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | } |
| 114 | } |
Bjorn Helgaas | 9aac537 | 2012-07-09 19:49:37 -0600 | [diff] [blame] | 115 | |
| 116 | if (disable) |
| 117 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | } |
| 119 | |
Bjorn Helgaas | 6ffa248 | 2016-11-28 09:15:52 -0600 | [diff] [blame] | 120 | void pci_update_resource(struct pci_dev *dev, int resno) |
| 121 | { |
| 122 | if (resno <= PCI_ROM_RESOURCE) |
| 123 | pci_std_update_resource(dev, resno); |
| 124 | #ifdef CONFIG_PCI_IOV |
| 125 | else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END) |
| 126 | pci_iov_update_resource(dev, resno); |
| 127 | #endif |
| 128 | } |
| 129 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 130 | int pci_claim_resource(struct pci_dev *dev, int resource) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | { |
| 132 | struct resource *res = &dev->resource[resource]; |
Bjorn Helgaas | 966f3a7 | 2010-03-11 17:01:19 -0700 | [diff] [blame] | 133 | struct resource *root, *conflict; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | |
Bjorn Helgaas | 29003be | 2014-02-26 11:25:59 -0700 | [diff] [blame] | 135 | if (res->flags & IORESOURCE_UNSET) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 136 | pci_info(dev, "can't claim BAR %d %pR: no address assigned\n", |
Bjorn Helgaas | 29003be | 2014-02-26 11:25:59 -0700 | [diff] [blame] | 137 | resource, res); |
| 138 | return -EINVAL; |
| 139 | } |
| 140 | |
Bjorn Helgaas | 16d917b | 2016-11-08 14:25:24 -0600 | [diff] [blame] | 141 | /* |
| 142 | * If we have a shadow copy in RAM, the PCI device doesn't respond |
| 143 | * to the shadow range, so we don't need to claim it, and upstream |
| 144 | * bridges don't need to route the range to the device. |
| 145 | */ |
| 146 | if (res->flags & IORESOURCE_ROM_SHADOW) |
| 147 | return 0; |
| 148 | |
Matthew Wilcox | cebd78a | 2009-06-17 16:33:33 -0400 | [diff] [blame] | 149 | root = pci_find_parent_resource(dev, res); |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 150 | if (!root) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 151 | pci_info(dev, "can't claim BAR %d %pR: no compatible bridge window\n", |
Bjorn Helgaas | 29003be | 2014-02-26 11:25:59 -0700 | [diff] [blame] | 152 | resource, res); |
Bjorn Helgaas | c770cb4c | 2015-03-12 12:30:06 -0500 | [diff] [blame] | 153 | res->flags |= IORESOURCE_UNSET; |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 154 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | } |
| 156 | |
Bjorn Helgaas | 966f3a7 | 2010-03-11 17:01:19 -0700 | [diff] [blame] | 157 | conflict = request_resource_conflict(root, res); |
| 158 | if (conflict) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 159 | pci_info(dev, "can't claim BAR %d %pR: address conflict with %s %pR\n", |
Bjorn Helgaas | 29003be | 2014-02-26 11:25:59 -0700 | [diff] [blame] | 160 | resource, res, conflict->name, conflict); |
Bjorn Helgaas | c770cb4c | 2015-03-12 12:30:06 -0500 | [diff] [blame] | 161 | res->flags |= IORESOURCE_UNSET; |
Bjorn Helgaas | 966f3a7 | 2010-03-11 17:01:19 -0700 | [diff] [blame] | 162 | return -EBUSY; |
| 163 | } |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 164 | |
Bjorn Helgaas | 966f3a7 | 2010-03-11 17:01:19 -0700 | [diff] [blame] | 165 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | } |
Jesse Barnes | eaa959d | 2009-06-30 21:45:44 -0700 | [diff] [blame] | 167 | EXPORT_SYMBOL(pci_claim_resource); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 169 | void pci_disable_bridge_window(struct pci_dev *dev) |
| 170 | { |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 171 | /* MMIO Base/Limit */ |
| 172 | pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0); |
| 173 | |
| 174 | /* Prefetchable MMIO Base/Limit */ |
| 175 | pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0); |
| 176 | pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0); |
| 177 | pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff); |
| 178 | } |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 179 | |
Myron Stowe | 6535943f | 2011-11-21 11:54:19 -0700 | [diff] [blame] | 180 | /* |
| 181 | * Generic function that returns a value indicating that the device's |
| 182 | * original BIOS BAR address was not saved and so is not available for |
| 183 | * reinstatement. |
| 184 | * |
| 185 | * Can be over-ridden by architecture specific code that implements |
| 186 | * reinstatement functionality rather than leaving it disabled when |
| 187 | * normal allocation attempts fail. |
| 188 | */ |
| 189 | resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx) |
| 190 | { |
| 191 | return 0; |
| 192 | } |
| 193 | |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 194 | static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev, |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 195 | int resno, resource_size_t size) |
| 196 | { |
| 197 | struct resource *root, *conflict; |
Myron Stowe | 6535943f | 2011-11-21 11:54:19 -0700 | [diff] [blame] | 198 | resource_size_t fw_addr, start, end; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 199 | |
Myron Stowe | 6535943f | 2011-11-21 11:54:19 -0700 | [diff] [blame] | 200 | fw_addr = pcibios_retrieve_fw_addr(dev, resno); |
| 201 | if (!fw_addr) |
Bjorn Helgaas | 9477883 | 2014-07-08 16:00:42 -0600 | [diff] [blame] | 202 | return -ENOMEM; |
Myron Stowe | 6535943f | 2011-11-21 11:54:19 -0700 | [diff] [blame] | 203 | |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 204 | start = res->start; |
| 205 | end = res->end; |
Myron Stowe | 6535943f | 2011-11-21 11:54:19 -0700 | [diff] [blame] | 206 | res->start = fw_addr; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 207 | res->end = res->start + size - 1; |
Bjorn Helgaas | 0b26cd6 | 2015-09-21 18:26:45 -0500 | [diff] [blame] | 208 | res->flags &= ~IORESOURCE_UNSET; |
Myron Stowe | 351fc6d | 2011-11-21 11:54:07 -0700 | [diff] [blame] | 209 | |
| 210 | root = pci_find_parent_resource(dev, res); |
| 211 | if (!root) { |
| 212 | if (res->flags & IORESOURCE_IO) |
| 213 | root = &ioport_resource; |
| 214 | else |
| 215 | root = &iomem_resource; |
| 216 | } |
| 217 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 218 | pci_info(dev, "BAR %d: trying firmware assignment %pR\n", |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 219 | resno, res); |
| 220 | conflict = request_resource_conflict(root, res); |
| 221 | if (conflict) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 222 | pci_info(dev, "BAR %d: %pR conflicts with %s %pR\n", |
Bjorn Helgaas | 9477883 | 2014-07-08 16:00:42 -0600 | [diff] [blame] | 223 | resno, res, conflict->name, conflict); |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 224 | res->start = start; |
| 225 | res->end = end; |
Bjorn Helgaas | 0b26cd6 | 2015-09-21 18:26:45 -0500 | [diff] [blame] | 226 | res->flags |= IORESOURCE_UNSET; |
Bjorn Helgaas | 9477883 | 2014-07-08 16:00:42 -0600 | [diff] [blame] | 227 | return -EBUSY; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 228 | } |
Bjorn Helgaas | 9477883 | 2014-07-08 16:00:42 -0600 | [diff] [blame] | 229 | return 0; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 230 | } |
| 231 | |
Palmer Dabbelt | ecf677c | 2017-08-02 14:44:50 -0500 | [diff] [blame] | 232 | /* |
| 233 | * We don't have to worry about legacy ISA devices, so nothing to do here. |
| 234 | * This is marked as __weak because multiple architectures define it; it should |
| 235 | * eventually go away. |
| 236 | */ |
| 237 | resource_size_t __weak pcibios_align_resource(void *data, |
| 238 | const struct resource *res, |
| 239 | resource_size_t size, |
| 240 | resource_size_t align) |
| 241 | { |
| 242 | return res->start; |
| 243 | } |
| 244 | |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 245 | static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev, |
| 246 | int resno, resource_size_t size, resource_size_t align) |
| 247 | { |
| 248 | struct resource *res = dev->resource + resno; |
| 249 | resource_size_t min; |
| 250 | int ret; |
| 251 | |
| 252 | min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM; |
| 253 | |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 254 | /* |
| 255 | * First, try exact prefetching match. Even if a 64-bit |
| 256 | * prefetchable bridge window is below 4GB, we can't put a 32-bit |
| 257 | * prefetchable resource in it because pbus_size_mem() assumes a |
| 258 | * 64-bit window will contain no 32-bit resources. If we assign |
| 259 | * things differently than they were sized, not everything will fit. |
| 260 | */ |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 261 | ret = pci_bus_alloc_resource(bus, res, size, align, min, |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 262 | IORESOURCE_PREFETCH | IORESOURCE_MEM_64, |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 263 | pcibios_align_resource, dev); |
Bjorn Helgaas | d3689df | 2014-05-19 18:39:07 -0600 | [diff] [blame] | 264 | if (ret == 0) |
| 265 | return 0; |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 266 | |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 267 | /* |
| 268 | * If the prefetchable window is only 32 bits wide, we can put |
| 269 | * 64-bit prefetchable resources in it. |
| 270 | */ |
Bjorn Helgaas | d3689df | 2014-05-19 18:39:07 -0600 | [diff] [blame] | 271 | if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) == |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 272 | (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) { |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 273 | ret = pci_bus_alloc_resource(bus, res, size, align, min, |
| 274 | IORESOURCE_PREFETCH, |
| 275 | pcibios_align_resource, dev); |
Bjorn Helgaas | d3689df | 2014-05-19 18:39:07 -0600 | [diff] [blame] | 276 | if (ret == 0) |
| 277 | return 0; |
Yinghai Lu | 5b28541 | 2014-05-19 17:01:55 -0600 | [diff] [blame] | 278 | } |
| 279 | |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 280 | /* |
| 281 | * If we didn't find a better match, we can put any memory resource |
| 282 | * in a non-prefetchable window. If this resource is 32 bits and |
| 283 | * non-prefetchable, the first call already tried the only possibility |
| 284 | * so we don't need to try again. |
| 285 | */ |
| 286 | if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 287 | ret = pci_bus_alloc_resource(bus, res, size, align, min, 0, |
| 288 | pcibios_align_resource, dev); |
Bjorn Helgaas | 67d29b5 | 2014-05-19 18:32:18 -0600 | [diff] [blame] | 289 | |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 290 | return ret; |
| 291 | } |
| 292 | |
Nikhil P Rao | d6776e6 | 2012-06-20 12:56:00 -0700 | [diff] [blame] | 293 | static int _pci_assign_resource(struct pci_dev *dev, int resno, |
| 294 | resource_size_t size, resource_size_t min_align) |
Yinghai Lu | d09ee968 | 2009-04-23 20:49:25 -0700 | [diff] [blame] | 295 | { |
Yinghai Lu | d09ee968 | 2009-04-23 20:49:25 -0700 | [diff] [blame] | 296 | struct pci_bus *bus; |
| 297 | int ret; |
| 298 | |
Yinghai Lu | d09ee968 | 2009-04-23 20:49:25 -0700 | [diff] [blame] | 299 | bus = dev->bus; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 300 | while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) { |
| 301 | if (!bus->parent || !bus->self->transparent) |
| 302 | break; |
| 303 | bus = bus->parent; |
Yinghai Lu | d09ee968 | 2009-04-23 20:49:25 -0700 | [diff] [blame] | 304 | } |
| 305 | |
Yinghai Lu | d09ee968 | 2009-04-23 20:49:25 -0700 | [diff] [blame] | 306 | return ret; |
| 307 | } |
| 308 | |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 309 | int pci_assign_resource(struct pci_dev *dev, int resno) |
| 310 | { |
| 311 | struct resource *res = dev->resource + resno; |
| 312 | resource_size_t align, size; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 313 | int ret; |
| 314 | |
Bjorn Helgaas | 2ea4adf | 2016-03-01 10:58:04 -0600 | [diff] [blame] | 315 | if (res->flags & IORESOURCE_PCI_FIXED) |
| 316 | return 0; |
| 317 | |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 318 | res->flags |= IORESOURCE_UNSET; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 319 | align = pci_resource_alignment(dev, res); |
| 320 | if (!align) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 321 | pci_info(dev, "BAR %d: can't assign %pR (bogus alignment)\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 322 | resno, res); |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 323 | return -EINVAL; |
| 324 | } |
| 325 | |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 326 | size = resource_size(res); |
| 327 | ret = _pci_assign_resource(dev, resno, size, align); |
| 328 | |
| 329 | /* |
| 330 | * If we failed to assign anything, let's try the address |
| 331 | * where firmware left it. That at least has a chance of |
| 332 | * working, which is better than just leaving it disabled. |
| 333 | */ |
Bjorn Helgaas | 64da465 | 2014-07-08 16:04:22 -0600 | [diff] [blame] | 334 | if (ret < 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 335 | pci_info(dev, "BAR %d: no space for %pR\n", resno, res); |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 336 | ret = pci_revert_fw_address(res, dev, resno, size); |
Bjorn Helgaas | 64da465 | 2014-07-08 16:04:22 -0600 | [diff] [blame] | 337 | } |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 338 | |
Bjorn Helgaas | 64da465 | 2014-07-08 16:04:22 -0600 | [diff] [blame] | 339 | if (ret < 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 340 | pci_info(dev, "BAR %d: failed to assign %pR\n", resno, res); |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 341 | return ret; |
Bjorn Helgaas | 64da465 | 2014-07-08 16:04:22 -0600 | [diff] [blame] | 342 | } |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 343 | |
| 344 | res->flags &= ~IORESOURCE_UNSET; |
| 345 | res->flags &= ~IORESOURCE_STARTALIGN; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 346 | pci_info(dev, "BAR %d: assigned %pR\n", resno, res); |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 347 | if (resno < PCI_BRIDGE_RESOURCES) |
| 348 | pci_update_resource(dev, resno); |
| 349 | |
| 350 | return 0; |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 351 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 352 | EXPORT_SYMBOL(pci_assign_resource); |
Ram Pai | 2bbc694 | 2011-07-25 13:08:39 -0700 | [diff] [blame] | 353 | |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 354 | int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize, |
| 355 | resource_size_t min_align) |
| 356 | { |
| 357 | struct resource *res = dev->resource + resno; |
Guo Chao | c333770 | 2014-07-03 18:30:29 -0600 | [diff] [blame] | 358 | unsigned long flags; |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 359 | resource_size_t new_size; |
| 360 | int ret; |
| 361 | |
Bjorn Helgaas | 2ea4adf | 2016-03-01 10:58:04 -0600 | [diff] [blame] | 362 | if (res->flags & IORESOURCE_PCI_FIXED) |
| 363 | return 0; |
| 364 | |
Guo Chao | c333770 | 2014-07-03 18:30:29 -0600 | [diff] [blame] | 365 | flags = res->flags; |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 366 | res->flags |= IORESOURCE_UNSET; |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 367 | if (!res->parent) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 368 | pci_info(dev, "BAR %d: can't reassign an unassigned resource %pR\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 369 | resno, res); |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 370 | return -EINVAL; |
| 371 | } |
| 372 | |
| 373 | /* already aligned with min_align */ |
| 374 | new_size = resource_size(res) + addsize; |
| 375 | ret = _pci_assign_resource(dev, resno, new_size, min_align); |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 376 | if (ret) { |
Guo Chao | c333770 | 2014-07-03 18:30:29 -0600 | [diff] [blame] | 377 | res->flags = flags; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 378 | pci_info(dev, "BAR %d: %pR (failed to expand by %#llx)\n", |
Guo Chao | c333770 | 2014-07-03 18:30:29 -0600 | [diff] [blame] | 379 | resno, res, (unsigned long long) addsize); |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 380 | return ret; |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 381 | } |
Guo Chao | c333770 | 2014-07-03 18:30:29 -0600 | [diff] [blame] | 382 | |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 383 | res->flags &= ~IORESOURCE_UNSET; |
| 384 | res->flags &= ~IORESOURCE_STARTALIGN; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 385 | pci_info(dev, "BAR %d: reassigned %pR (expanded by %#llx)\n", |
Bjorn Helgaas | 64da465 | 2014-07-08 16:04:22 -0600 | [diff] [blame] | 386 | resno, res, (unsigned long long) addsize); |
Bjorn Helgaas | 28f6dbe | 2014-07-04 15:58:15 -0600 | [diff] [blame] | 387 | if (resno < PCI_BRIDGE_RESOURCES) |
| 388 | pci_update_resource(dev, resno); |
| 389 | |
| 390 | return 0; |
Bjorn Helgaas | fe6dacd | 2012-07-11 17:05:43 -0600 | [diff] [blame] | 391 | } |
| 392 | |
Christian König | 8bb705e | 2017-10-24 14:40:26 -0500 | [diff] [blame] | 393 | void pci_release_resource(struct pci_dev *dev, int resno) |
| 394 | { |
| 395 | struct resource *res = dev->resource + resno; |
| 396 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 397 | pci_info(dev, "BAR %d: releasing %pR\n", resno, res); |
Christian König | c37406e | 2018-02-26 14:51:13 -0600 | [diff] [blame] | 398 | |
| 399 | if (!res->parent) |
| 400 | return; |
| 401 | |
Christian König | 8bb705e | 2017-10-24 14:40:26 -0500 | [diff] [blame] | 402 | release_resource(res); |
| 403 | res->end = resource_size(res) - 1; |
| 404 | res->start = 0; |
| 405 | res->flags |= IORESOURCE_UNSET; |
| 406 | } |
| 407 | EXPORT_SYMBOL(pci_release_resource); |
| 408 | |
| 409 | int pci_resize_resource(struct pci_dev *dev, int resno, int size) |
| 410 | { |
| 411 | struct resource *res = dev->resource + resno; |
| 412 | int old, ret; |
| 413 | u32 sizes; |
| 414 | u16 cmd; |
| 415 | |
| 416 | /* Make sure the resource isn't assigned before resizing it. */ |
| 417 | if (!(res->flags & IORESOURCE_UNSET)) |
| 418 | return -EBUSY; |
| 419 | |
| 420 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 421 | if (cmd & PCI_COMMAND_MEMORY) |
| 422 | return -EBUSY; |
| 423 | |
| 424 | sizes = pci_rebar_get_possible_sizes(dev, resno); |
| 425 | if (!sizes) |
| 426 | return -ENOTSUPP; |
| 427 | |
| 428 | if (!(sizes & BIT(size))) |
| 429 | return -EINVAL; |
| 430 | |
| 431 | old = pci_rebar_get_current_size(dev, resno); |
| 432 | if (old < 0) |
| 433 | return old; |
| 434 | |
| 435 | ret = pci_rebar_set_size(dev, resno, size); |
| 436 | if (ret) |
| 437 | return ret; |
| 438 | |
| 439 | res->end = res->start + pci_rebar_size_to_bytes(size) - 1; |
| 440 | |
| 441 | /* Check if the new config works by trying to assign everything. */ |
| 442 | ret = pci_reassign_bridge_resources(dev->bus->self, res->flags); |
| 443 | if (ret) |
| 444 | goto error_resize; |
| 445 | |
| 446 | return 0; |
| 447 | |
| 448 | error_resize: |
| 449 | pci_rebar_set_size(dev, resno, old); |
| 450 | res->end = res->start + pci_rebar_size_to_bytes(old) - 1; |
| 451 | return ret; |
| 452 | } |
| 453 | EXPORT_SYMBOL(pci_resize_resource); |
| 454 | |
Bjorn Helgaas | 842de40 | 2008-03-04 11:56:47 -0700 | [diff] [blame] | 455 | int pci_enable_resources(struct pci_dev *dev, int mask) |
| 456 | { |
| 457 | u16 cmd, old_cmd; |
| 458 | int i; |
| 459 | struct resource *r; |
| 460 | |
| 461 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 462 | old_cmd = cmd; |
| 463 | |
| 464 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
| 465 | if (!(mask & (1 << i))) |
| 466 | continue; |
| 467 | |
| 468 | r = &dev->resource[i]; |
| 469 | |
| 470 | if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM))) |
| 471 | continue; |
| 472 | if ((i == PCI_ROM_RESOURCE) && |
| 473 | (!(r->flags & IORESOURCE_ROM_ENABLE))) |
| 474 | continue; |
| 475 | |
Bjorn Helgaas | 3cedcc3 | 2014-02-26 11:26:00 -0700 | [diff] [blame] | 476 | if (r->flags & IORESOURCE_UNSET) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 477 | pci_err(dev, "can't enable device: BAR %d %pR not assigned\n", |
Bjorn Helgaas | 3cedcc3 | 2014-02-26 11:26:00 -0700 | [diff] [blame] | 478 | i, r); |
| 479 | return -EINVAL; |
| 480 | } |
| 481 | |
Bjorn Helgaas | 842de40 | 2008-03-04 11:56:47 -0700 | [diff] [blame] | 482 | if (!r->parent) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 483 | pci_err(dev, "can't enable device: BAR %d %pR not claimed\n", |
Bjorn Helgaas | 3cedcc3 | 2014-02-26 11:26:00 -0700 | [diff] [blame] | 484 | i, r); |
Bjorn Helgaas | 842de40 | 2008-03-04 11:56:47 -0700 | [diff] [blame] | 485 | return -EINVAL; |
| 486 | } |
| 487 | |
| 488 | if (r->flags & IORESOURCE_IO) |
| 489 | cmd |= PCI_COMMAND_IO; |
| 490 | if (r->flags & IORESOURCE_MEM) |
| 491 | cmd |= PCI_COMMAND_MEMORY; |
| 492 | } |
| 493 | |
| 494 | if (cmd != old_cmd) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 495 | pci_info(dev, "enabling device (%04x -> %04x)\n", old_cmd, cmd); |
Bjorn Helgaas | 842de40 | 2008-03-04 11:56:47 -0700 | [diff] [blame] | 496 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
| 497 | } |
| 498 | return 0; |
| 499 | } |