blob: 6b97011154bf1a7cfb44798f3549f0d8871e2c9a [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_drv.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart748471a52015-03-05 23:42:39 +020020#include <linux/wait.h>
21
22#include <drm/drm_atomic.h>
Laurent Pinchartcef77d42015-03-05 21:50:00 +020023#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Andy Gross5c137792012-03-05 10:48:39 -060027#include "omap_dmm_tiler.h"
Laurent Pinchart2d278f52015-03-05 21:31:37 +020028#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
30#define DRIVER_NAME MODULE_NAME
31#define DRIVER_DESC "OMAP DRM"
32#define DRIVER_DATE "20110917"
33#define DRIVER_MAJOR 1
34#define DRIVER_MINOR 0
35#define DRIVER_PATCHLEVEL 0
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
38
39MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
40module_param(num_crtc, int, 0600);
41
42/*
43 * mode config funcs
44 */
45
46/* Notes about mapping DSS and DRM entities:
47 * CRTC: overlay
48 * encoder: manager.. with some extension to allow one primary CRTC
49 * and zero or more video CRTC's to be mapped to one encoder?
50 * connector: dssdev.. manager can be attached/detached from different
51 * devices
52 */
53
54static void omap_fb_output_poll_changed(struct drm_device *dev)
55{
56 struct omap_drm_private *priv = dev->dev_private;
57 DBG("dev=%p", dev);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +090058 if (priv->fbdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -060059 drm_fb_helper_hotplug_event(priv->fbdev);
Rob Clarkcd5351f2011-11-12 12:09:40 -060060}
61
Laurent Pinchart748471a52015-03-05 23:42:39 +020062struct omap_atomic_state_commit {
63 struct work_struct work;
64 struct drm_device *dev;
65 struct drm_atomic_state *state;
66 u32 crtcs;
67};
68
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030069static void omap_atomic_wait_for_completion(struct drm_device *dev,
70 struct drm_atomic_state *old_state)
71{
72 struct drm_crtc_state *old_crtc_state;
73 struct drm_crtc *crtc;
74 unsigned int i;
75 int ret;
76
77 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
78 if (!crtc->state->enable)
79 continue;
80
81 ret = omap_crtc_wait_pending(crtc);
82
83 if (!ret)
84 dev_warn(dev->dev,
85 "atomic complete timeout (pipe %u)!\n", i);
86 }
87}
88
Laurent Pinchart748471a52015-03-05 23:42:39 +020089static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
90{
91 struct drm_device *dev = commit->dev;
92 struct omap_drm_private *priv = dev->dev_private;
93 struct drm_atomic_state *old_state = commit->state;
94
95 /* Apply the atomic update. */
Laurent Pinchart69fb7c82015-05-28 02:09:56 +030096 dispc_runtime_get();
97
Laurent Pinchart748471a52015-03-05 23:42:39 +020098 drm_atomic_helper_commit_modeset_disables(dev, old_state);
Daniel Vetteraef9dbb2015-09-08 12:02:07 +020099 drm_atomic_helper_commit_planes(dev, old_state, false);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200100 drm_atomic_helper_commit_modeset_enables(dev, old_state);
101
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300102 omap_atomic_wait_for_completion(dev, old_state);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200103
104 drm_atomic_helper_cleanup_planes(dev, old_state);
105
Laurent Pinchart69fb7c82015-05-28 02:09:56 +0300106 dispc_runtime_put();
107
Laurent Pinchart748471a52015-03-05 23:42:39 +0200108 drm_atomic_state_free(old_state);
109
110 /* Complete the commit, wake up any waiter. */
111 spin_lock(&priv->commit.lock);
112 priv->commit.pending &= ~commit->crtcs;
113 spin_unlock(&priv->commit.lock);
114
115 wake_up_all(&priv->commit.wait);
116
117 kfree(commit);
118}
119
120static void omap_atomic_work(struct work_struct *work)
121{
122 struct omap_atomic_state_commit *commit =
123 container_of(work, struct omap_atomic_state_commit, work);
124
125 omap_atomic_complete(commit);
126}
127
128static bool omap_atomic_is_pending(struct omap_drm_private *priv,
129 struct omap_atomic_state_commit *commit)
130{
131 bool pending;
132
133 spin_lock(&priv->commit.lock);
134 pending = priv->commit.pending & commit->crtcs;
135 spin_unlock(&priv->commit.lock);
136
137 return pending;
138}
139
140static int omap_atomic_commit(struct drm_device *dev,
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200141 struct drm_atomic_state *state, bool nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200142{
143 struct omap_drm_private *priv = dev->dev_private;
144 struct omap_atomic_state_commit *commit;
Daniel Vetter82072572016-06-02 00:06:29 +0200145 struct drm_crtc *crtc;
146 struct drm_crtc_state *crtc_state;
147 int i, ret;
Laurent Pinchart748471a52015-03-05 23:42:39 +0200148
149 ret = drm_atomic_helper_prepare_planes(dev, state);
150 if (ret)
151 return ret;
152
153 /* Allocate the commit object. */
154 commit = kzalloc(sizeof(*commit), GFP_KERNEL);
155 if (commit == NULL) {
156 ret = -ENOMEM;
157 goto error;
158 }
159
160 INIT_WORK(&commit->work, omap_atomic_work);
161 commit->dev = dev;
162 commit->state = state;
163
164 /* Wait until all affected CRTCs have completed previous commits and
165 * mark them as pending.
166 */
Daniel Vetter82072572016-06-02 00:06:29 +0200167 for_each_crtc_in_state(state, crtc, crtc_state, i)
168 commit->crtcs |= drm_crtc_mask(crtc);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200169
170 wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
171
172 spin_lock(&priv->commit.lock);
173 priv->commit.pending |= commit->crtcs;
174 spin_unlock(&priv->commit.lock);
175
176 /* Swap the state, this is the point of no return. */
Daniel Vetter5e84c262016-06-10 00:06:32 +0200177 drm_atomic_helper_swap_state(state, true);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200178
Maarten Lankhorst6fc17fb2016-04-26 16:11:39 +0200179 if (nonblock)
Laurent Pinchart748471a52015-03-05 23:42:39 +0200180 schedule_work(&commit->work);
181 else
182 omap_atomic_complete(commit);
183
184 return 0;
185
186error:
187 drm_atomic_helper_cleanup_planes(dev, state);
188 return ret;
189}
190
Laurent Pincharte6ecefa2012-05-17 13:27:23 +0200191static const struct drm_mode_config_funcs omap_mode_config_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600192 .fb_create = omap_framebuffer_create,
193 .output_poll_changed = omap_fb_output_poll_changed,
Laurent Pinchartcef77d42015-03-05 21:50:00 +0200194 .atomic_check = drm_atomic_helper_check,
Laurent Pinchart748471a52015-03-05 23:42:39 +0200195 .atomic_commit = omap_atomic_commit,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600196};
197
198static int get_connector_type(struct omap_dss_device *dssdev)
199{
200 switch (dssdev->type) {
201 case OMAP_DISPLAY_TYPE_HDMI:
202 return DRM_MODE_CONNECTOR_HDMIA;
Tomi Valkeinen4635c172013-05-14 14:14:15 +0300203 case OMAP_DISPLAY_TYPE_DVI:
204 return DRM_MODE_CONNECTOR_DVID;
Sebastian Reichel4a64b902016-03-08 17:39:36 +0100205 case OMAP_DISPLAY_TYPE_DSI:
206 return DRM_MODE_CONNECTOR_DSI;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600207 default:
208 return DRM_MODE_CONNECTOR_Unknown;
209 }
210}
211
Archit Taneja0d8f3712013-03-26 19:15:19 +0530212static bool channel_used(struct drm_device *dev, enum omap_channel channel)
213{
214 struct omap_drm_private *priv = dev->dev_private;
215 int i;
216
217 for (i = 0; i < priv->num_crtcs; i++) {
218 struct drm_crtc *crtc = priv->crtcs[i];
219
220 if (omap_crtc_channel(crtc) == channel)
221 return true;
222 }
223
224 return false;
225}
Archit Tanejacc823bd2014-01-02 14:49:52 +0530226static void omap_disconnect_dssdevs(void)
227{
228 struct omap_dss_device *dssdev = NULL;
229
230 for_each_dss_dev(dssdev)
231 dssdev->driver->disconnect(dssdev);
232}
Archit Taneja0d8f3712013-03-26 19:15:19 +0530233
Archit Taneja3a01ab22014-01-02 14:49:51 +0530234static int omap_connect_dssdevs(void)
235{
236 int r;
237 struct omap_dss_device *dssdev = NULL;
238 bool no_displays = true;
239
240 for_each_dss_dev(dssdev) {
241 r = dssdev->driver->connect(dssdev);
242 if (r == -EPROBE_DEFER) {
243 omap_dss_put_device(dssdev);
244 goto cleanup;
245 } else if (r) {
246 dev_warn(dssdev->dev, "could not connect display: %s\n",
247 dssdev->name);
248 } else {
249 no_displays = false;
250 }
251 }
252
253 if (no_displays)
254 return -EPROBE_DEFER;
255
256 return 0;
257
258cleanup:
259 /*
260 * if we are deferring probe, we disconnect the devices we previously
261 * connected
262 */
Archit Tanejacc823bd2014-01-02 14:49:52 +0530263 omap_disconnect_dssdevs();
Archit Taneja3a01ab22014-01-02 14:49:51 +0530264
265 return r;
266}
Rob Clarkcd5351f2011-11-12 12:09:40 -0600267
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200268static int omap_modeset_create_crtc(struct drm_device *dev, int id,
269 enum omap_channel channel)
270{
271 struct omap_drm_private *priv = dev->dev_private;
272 struct drm_plane *plane;
273 struct drm_crtc *crtc;
274
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200275 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200276 if (IS_ERR(plane))
277 return PTR_ERR(plane);
278
279 crtc = omap_crtc_init(dev, plane, channel, id);
280
281 BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
282 priv->crtcs[id] = crtc;
283 priv->num_crtcs++;
284
285 priv->planes[id] = plane;
286 priv->num_planes++;
287
288 return 0;
289}
290
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200291static int omap_modeset_init_properties(struct drm_device *dev)
292{
293 struct omap_drm_private *priv = dev->dev_private;
294
295 if (priv->has_dmm) {
296 dev->mode_config.rotation_property =
297 drm_mode_create_rotation_property(dev,
298 BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
299 BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
300 BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
301 if (!dev->mode_config.rotation_property)
302 return -ENOMEM;
303 }
304
305 priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
306 if (!priv->zorder_prop)
307 return -ENOMEM;
308
309 return 0;
310}
311
Rob Clarkcd5351f2011-11-12 12:09:40 -0600312static int omap_modeset_init(struct drm_device *dev)
313{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600314 struct omap_drm_private *priv = dev->dev_private;
315 struct omap_dss_device *dssdev = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600316 int num_ovls = dss_feat_get_num_ovls();
Archit Taneja0d8f3712013-03-26 19:15:19 +0530317 int num_mgrs = dss_feat_get_num_mgrs();
318 int num_crtcs;
319 int i, id = 0;
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200320 int ret;
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300321
Rob Clarkcd5351f2011-11-12 12:09:40 -0600322 drm_mode_config_init(dev);
323
Rob Clarkf5f94542012-12-04 13:59:12 -0600324 omap_drm_irq_install(dev);
Andy Gross71e88312011-12-05 19:19:21 -0600325
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200326 ret = omap_modeset_init_properties(dev);
327 if (ret < 0)
328 return ret;
329
Rob Clarkf5f94542012-12-04 13:59:12 -0600330 /*
Archit Taneja0d8f3712013-03-26 19:15:19 +0530331 * We usually don't want to create a CRTC for each manager, at least
332 * not until we have a way to expose private planes to userspace.
333 * Otherwise there would not be enough video pipes left for drm planes.
334 * We use the num_crtc argument to limit the number of crtcs we create.
Rob Clarkf5f94542012-12-04 13:59:12 -0600335 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530336 num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600337
Archit Taneja0d8f3712013-03-26 19:15:19 +0530338 dssdev = NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600339
Rob Clarkf5f94542012-12-04 13:59:12 -0600340 for_each_dss_dev(dssdev) {
341 struct drm_connector *connector;
342 struct drm_encoder *encoder;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530343 enum omap_channel channel;
Tomi Valkeinen179df152015-10-21 16:17:23 +0300344 struct omap_dss_device *out;
Rob Clarkf5f94542012-12-04 13:59:12 -0600345
Archit Taneja3a01ab22014-01-02 14:49:51 +0530346 if (!omapdss_device_is_connected(dssdev))
Archit Taneja581382e2013-03-26 19:15:18 +0530347 continue;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300348
Rob Clarkf5f94542012-12-04 13:59:12 -0600349 encoder = omap_encoder_init(dev, dssdev);
350
351 if (!encoder) {
352 dev_err(dev->dev, "could not create encoder: %s\n",
353 dssdev->name);
354 return -ENOMEM;
355 }
356
357 connector = omap_connector_init(dev,
358 get_connector_type(dssdev), dssdev, encoder);
359
360 if (!connector) {
361 dev_err(dev->dev, "could not create connector: %s\n",
362 dssdev->name);
363 return -ENOMEM;
364 }
365
366 BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
367 BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
368
369 priv->encoders[priv->num_encoders++] = encoder;
370 priv->connectors[priv->num_connectors++] = connector;
371
372 drm_mode_connector_attach_encoder(connector, encoder);
373
Archit Taneja0d8f3712013-03-26 19:15:19 +0530374 /*
375 * if we have reached the limit of the crtcs we are allowed to
376 * create, let's not try to look for a crtc for this
377 * panel/encoder and onwards, we will, of course, populate the
378 * the possible_crtcs field for all the encoders with the final
379 * set of crtcs we create
380 */
381 if (id == num_crtcs)
382 continue;
383
384 /*
385 * get the recommended DISPC channel for this encoder. For now,
386 * we only try to get create a crtc out of the recommended, the
387 * other possible channels to which the encoder can connect are
388 * not considered.
389 */
Archit Taneja0d8f3712013-03-26 19:15:19 +0530390
Tomi Valkeinen179df152015-10-21 16:17:23 +0300391 out = omapdss_find_output_from_display(dssdev);
392 channel = out->dispc_channel;
393 omap_dss_put_device(out);
394
Archit Taneja0d8f3712013-03-26 19:15:19 +0530395 /*
396 * if this channel hasn't already been taken by a previously
397 * allocated crtc, we create a new crtc for it
398 */
399 if (!channel_used(dev, channel)) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200400 ret = omap_modeset_create_crtc(dev, id, channel);
401 if (ret < 0) {
402 dev_err(dev->dev,
403 "could not create CRTC (channel %u)\n",
404 channel);
405 return ret;
406 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530407
408 id++;
409 }
410 }
411
412 /*
413 * we have allocated crtcs according to the need of the panels/encoders,
414 * adding more crtcs here if needed
415 */
416 for (; id < num_crtcs; id++) {
417
418 /* find a free manager for this crtc */
419 for (i = 0; i < num_mgrs; i++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200420 if (!channel_used(dev, i))
Archit Taneja0d8f3712013-03-26 19:15:19 +0530421 break;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530422 }
423
424 if (i == num_mgrs) {
425 /* this shouldn't really happen */
426 dev_err(dev->dev, "no managers left for crtc\n");
427 return -ENOMEM;
428 }
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200429
430 ret = omap_modeset_create_crtc(dev, id, i);
431 if (ret < 0) {
432 dev_err(dev->dev,
433 "could not create CRTC (channel %u)\n", i);
434 return ret;
435 }
Archit Taneja0d8f3712013-03-26 19:15:19 +0530436 }
437
438 /*
439 * Create normal planes for the remaining overlays:
440 */
441 for (; id < num_ovls; id++) {
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200442 struct drm_plane *plane;
443
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200444 plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
Laurent Pinchartfb9a35f2015-01-11 16:30:44 +0200445 if (IS_ERR(plane))
446 return PTR_ERR(plane);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530447
448 BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
449 priv->planes[priv->num_planes++] = plane;
450 }
451
452 for (i = 0; i < priv->num_encoders; i++) {
453 struct drm_encoder *encoder = priv->encoders[i];
454 struct omap_dss_device *dssdev =
455 omap_encoder_get_dssdev(encoder);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300456 struct omap_dss_device *output;
Tomi Valkeinenbe8e8e12013-04-23 15:35:35 +0300457
458 output = omapdss_find_output_from_display(dssdev);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530459
Rob Clarkf5f94542012-12-04 13:59:12 -0600460 /* figure out which crtc's we can connect the encoder to: */
461 encoder->possible_crtcs = 0;
462 for (id = 0; id < priv->num_crtcs; id++) {
Archit Taneja0d8f3712013-03-26 19:15:19 +0530463 struct drm_crtc *crtc = priv->crtcs[id];
464 enum omap_channel crtc_channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530465
466 crtc_channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530467
Tomi Valkeinen17337292014-09-03 19:25:49 +0000468 if (output->dispc_channel == crtc_channel) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600469 encoder->possible_crtcs |= (1 << id);
Tomi Valkeinen17337292014-09-03 19:25:49 +0000470 break;
471 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600472 }
Tomi Valkeinen820caab2013-04-25 14:53:18 +0300473
474 omap_dss_put_device(output);
Rob Clarkf5f94542012-12-04 13:59:12 -0600475 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600476
Archit Taneja0d8f3712013-03-26 19:15:19 +0530477 DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
478 priv->num_planes, priv->num_crtcs, priv->num_encoders,
479 priv->num_connectors);
480
Rob Clark6b8ca4c2012-01-08 19:37:37 -0600481 dev->mode_config.min_width = 32;
482 dev->mode_config.min_height = 32;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600483
484 /* note: eventually will need some cpu_is_omapXYZ() type stuff here
485 * to fill in these limits properly on different OMAP generations..
486 */
487 dev->mode_config.max_width = 2048;
488 dev->mode_config.max_height = 2048;
489
490 dev->mode_config.funcs = &omap_mode_config_funcs;
491
Laurent Pinchart69a12262015-03-05 21:38:16 +0200492 drm_mode_config_reset(dev);
493
Rob Clarkcd5351f2011-11-12 12:09:40 -0600494 return 0;
495}
496
497static void omap_modeset_free(struct drm_device *dev)
498{
499 drm_mode_config_cleanup(dev);
500}
501
502/*
503 * drm ioctl funcs
504 */
505
506
507static int ioctl_get_param(struct drm_device *dev, void *data,
508 struct drm_file *file_priv)
509{
Rob Clark5e3b0872012-10-29 09:31:12 +0100510 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600511 struct drm_omap_param *args = data;
512
513 DBG("%p: param=%llu", dev, args->param);
514
515 switch (args->param) {
516 case OMAP_PARAM_CHIPSET_ID:
Rob Clark5e3b0872012-10-29 09:31:12 +0100517 args->value = priv->omaprev;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600518 break;
519 default:
520 DBG("unknown parameter %lld", args->param);
521 return -EINVAL;
522 }
523
524 return 0;
525}
526
527static int ioctl_set_param(struct drm_device *dev, void *data,
528 struct drm_file *file_priv)
529{
530 struct drm_omap_param *args = data;
531
532 switch (args->param) {
533 default:
534 DBG("unknown parameter %lld", args->param);
535 return -EINVAL;
536 }
537
538 return 0;
539}
540
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200541#define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */
542
Rob Clarkcd5351f2011-11-12 12:09:40 -0600543static int ioctl_gem_new(struct drm_device *dev, void *data,
544 struct drm_file *file_priv)
545{
546 struct drm_omap_gem_new *args = data;
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200547 u32 flags = args->flags & OMAP_BO_USER_MASK;
548
Rob Clarkf5f94542012-12-04 13:59:12 -0600549 VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
Laurent Pinchartef3f4e92015-12-14 22:39:36 +0200550 args->size.bytes, flags);
551
552 return omap_gem_new_handle(dev, file_priv, args->size, flags,
553 &args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600554}
555
556static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
557 struct drm_file *file_priv)
558{
559 struct drm_omap_gem_cpu_prep *args = data;
560 struct drm_gem_object *obj;
561 int ret;
562
563 VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
564
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100565 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900566 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600567 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600568
569 ret = omap_gem_op_sync(obj, args->op);
570
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900571 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600572 ret = omap_gem_op_start(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600573
574 drm_gem_object_unreference_unlocked(obj);
575
576 return ret;
577}
578
579static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
580 struct drm_file *file_priv)
581{
582 struct drm_omap_gem_cpu_fini *args = data;
583 struct drm_gem_object *obj;
584 int ret;
585
586 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
587
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100588 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900589 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600590 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600591
592 /* XXX flushy, flushy */
593 ret = 0;
594
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900595 if (!ret)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600596 ret = omap_gem_op_finish(obj, args->op);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600597
598 drm_gem_object_unreference_unlocked(obj);
599
600 return ret;
601}
602
603static int ioctl_gem_info(struct drm_device *dev, void *data,
604 struct drm_file *file_priv)
605{
606 struct drm_omap_gem_info *args = data;
607 struct drm_gem_object *obj;
608 int ret = 0;
609
Rob Clarkf5f94542012-12-04 13:59:12 -0600610 VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600611
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100612 obj = drm_gem_object_lookup(file_priv, args->handle);
YAMANE Toshiakic7f904b2012-11-14 19:30:38 +0900613 if (!obj)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600614 return -ENOENT;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600615
Rob Clarkf7f9f452011-12-05 19:19:22 -0600616 args->size = omap_gem_mmap_size(obj);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600617 args->offset = omap_gem_mmap_offset(obj);
618
619 drm_gem_object_unreference_unlocked(obj);
620
621 return ret;
622}
623
Rob Clarkbaa70942013-08-02 13:27:49 -0400624static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200625 DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_AUTH),
626 DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
627 DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_AUTH),
628 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_AUTH),
629 DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_AUTH),
630 DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_AUTH),
Rob Clarkcd5351f2011-11-12 12:09:40 -0600631};
632
633/*
634 * drm driver funcs
635 */
636
637/**
638 * load - setup chip and create an initial config
639 * @dev: DRM device
640 * @flags: startup flags
641 *
642 * The driver load routine has to do several things:
643 * - initialize the memory manager
644 * - allocate initial config memory
645 * - setup the DRM framebuffer with the allocated memory
646 */
647static int dev_load(struct drm_device *dev, unsigned long flags)
648{
Rob Clark5e3b0872012-10-29 09:31:12 +0100649 struct omap_drm_platform_data *pdata = dev->dev->platform_data;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600650 struct omap_drm_private *priv;
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200651 unsigned int i;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600652 int ret;
653
654 DBG("load: dev=%p", dev);
655
Rob Clarkcd5351f2011-11-12 12:09:40 -0600656 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800657 if (!priv)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600658 return -ENOMEM;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600659
Rob Clark5e3b0872012-10-29 09:31:12 +0100660 priv->omaprev = pdata->omaprev;
661
Rob Clarkcd5351f2011-11-12 12:09:40 -0600662 dev->dev_private = priv;
663
Tejun Heo4619cdb2012-08-22 16:49:44 -0700664 priv->wq = alloc_ordered_workqueue("omapdrm", 0);
Laurent Pinchart748471a52015-03-05 23:42:39 +0200665 init_waitqueue_head(&priv->commit.wait);
666 spin_lock_init(&priv->commit.lock);
Rob Clark5609f7f2012-03-05 10:48:32 -0600667
Tomi Valkeinen76c40552014-12-17 14:34:22 +0200668 spin_lock_init(&priv->list_lock);
Rob Clarkf6b60362012-03-05 10:48:36 -0600669 INIT_LIST_HEAD(&priv->obj_list);
670
Rob Clarkf7f9f452011-12-05 19:19:22 -0600671 omap_gem_init(dev);
672
Rob Clarkcd5351f2011-11-12 12:09:40 -0600673 ret = omap_modeset_init(dev);
674 if (ret) {
675 dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
676 dev->dev_private = NULL;
677 kfree(priv);
678 return ret;
679 }
680
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200681 /* Initialize vblank handling, start with all CRTCs disabled. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600682 ret = drm_vblank_init(dev, priv->num_crtcs);
683 if (ret)
684 dev_warn(dev->dev, "could not init vblank\n");
685
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200686 for (i = 0; i < priv->num_crtcs; i++)
687 drm_crtc_vblank_off(priv->crtcs[i]);
688
Rob Clarkcd5351f2011-11-12 12:09:40 -0600689 priv->fbdev = omap_fbdev_init(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600690
Andy Grosse78edba2012-12-19 14:53:37 -0600691 /* store off drm_device for use in pm ops */
692 dev_set_drvdata(dev->dev, dev);
693
Rob Clarkcd5351f2011-11-12 12:09:40 -0600694 drm_kms_helper_poll_init(dev);
695
Rob Clarkcd5351f2011-11-12 12:09:40 -0600696 return 0;
697}
698
699static int dev_unload(struct drm_device *dev)
700{
Rob Clark5609f7f2012-03-05 10:48:32 -0600701 struct omap_drm_private *priv = dev->dev_private;
702
Rob Clarkcd5351f2011-11-12 12:09:40 -0600703 DBG("unload: dev=%p", dev);
704
Rob Clarkcd5351f2011-11-12 12:09:40 -0600705 drm_kms_helper_poll_fini(dev);
706
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000707 if (priv->fbdev)
708 omap_fbdev_free(dev);
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300709
Rob Clarkcd5351f2011-11-12 12:09:40 -0600710 omap_modeset_free(dev);
Rob Clarkf7f9f452011-12-05 19:19:22 -0600711 omap_gem_deinit(dev);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600712
Rob Clark5609f7f2012-03-05 10:48:32 -0600713 destroy_workqueue(priv->wq);
714
Archit Taneja80e4ed52014-01-02 14:49:54 +0530715 drm_vblank_cleanup(dev);
716 omap_drm_irq_uninstall(dev);
717
Rob Clarkcd5351f2011-11-12 12:09:40 -0600718 kfree(dev->dev_private);
719 dev->dev_private = NULL;
720
Andy Grosse78edba2012-12-19 14:53:37 -0600721 dev_set_drvdata(dev->dev, NULL);
722
Rob Clarkcd5351f2011-11-12 12:09:40 -0600723 return 0;
724}
725
726static int dev_open(struct drm_device *dev, struct drm_file *file)
727{
728 file->driver_priv = NULL;
729
730 DBG("open: dev=%p, file=%p", dev, file);
731
732 return 0;
733}
734
Rob Clarkcd5351f2011-11-12 12:09:40 -0600735/**
736 * lastclose - clean up after all DRM clients have exited
737 * @dev: DRM device
738 *
739 * Take care of cleaning up after all DRM clients have exited. In the
740 * mode setting case, we want to restore the kernel's initial mode (just
741 * in case the last client left us in a bad state).
742 */
743static void dev_lastclose(struct drm_device *dev)
744{
Rob Clark3c810c62012-08-15 15:18:01 -0500745 int i;
746
Lukas Wunnerf15a66e2015-09-05 11:22:39 +0200747 /* we don't support vga_switcheroo.. so just make sure the fbdev
Rob Clarkcd5351f2011-11-12 12:09:40 -0600748 * mode is active
749 */
750 struct omap_drm_private *priv = dev->dev_private;
751 int ret;
752
753 DBG("lastclose: dev=%p", dev);
754
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200755 if (dev->mode_config.rotation_property) {
Rob Clarkc2a6a552012-10-25 17:14:13 -0500756 /* need to restore default rotation state.. not sure
757 * if there is a cleaner way to restore properties to
758 * default state? Maybe a flag that properties should
759 * automatically be restored to default state on
760 * lastclose?
761 */
762 for (i = 0; i < priv->num_crtcs; i++) {
763 drm_object_property_set_value(&priv->crtcs[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200764 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500765 }
Rob Clark3c810c62012-08-15 15:18:01 -0500766
Rob Clarkc2a6a552012-10-25 17:14:13 -0500767 for (i = 0; i < priv->num_planes; i++) {
768 drm_object_property_set_value(&priv->planes[i]->base,
Laurent Pincharte2cd09b2015-03-06 17:16:43 +0200769 dev->mode_config.rotation_property, 0);
Rob Clarkc2a6a552012-10-25 17:14:13 -0500770 }
Rob Clark3c810c62012-08-15 15:18:01 -0500771 }
772
Tomi Valkeinenc7c1aec2014-09-25 19:24:26 +0000773 if (priv->fbdev) {
774 ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
775 if (ret)
776 DBG("failed to restore crtc mode");
777 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600778}
779
Laurent Pinchart78b68552012-05-17 13:27:22 +0200780static const struct vm_operations_struct omap_gem_vm_ops = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600781 .fault = omap_gem_fault,
782 .open = drm_gem_vm_open,
783 .close = drm_gem_vm_close,
784};
785
Rob Clarkff4f3872012-01-16 12:51:14 -0600786static const struct file_operations omapdriver_fops = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200787 .owner = THIS_MODULE,
788 .open = drm_open,
789 .unlocked_ioctl = drm_ioctl,
790 .release = drm_release,
791 .mmap = omap_gem_mmap,
792 .poll = drm_poll,
793 .read = drm_read,
794 .llseek = noop_llseek,
Rob Clarkff4f3872012-01-16 12:51:14 -0600795};
796
Rob Clarkcd5351f2011-11-12 12:09:40 -0600797static struct drm_driver omap_drm_driver = {
Tomi Valkeinen728fea72015-10-02 11:10:41 +0300798 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME |
799 DRIVER_ATOMIC,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200800 .load = dev_load,
801 .unload = dev_unload,
802 .open = dev_open,
803 .lastclose = dev_lastclose,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200804 .set_busid = drm_platform_set_busid,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300805 .get_vblank_counter = drm_vblank_no_hw_counter,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200806 .enable_vblank = omap_irq_enable_vblank,
807 .disable_vblank = omap_irq_disable_vblank,
Andy Gross6169a1482011-12-15 21:05:17 -0600808#ifdef CONFIG_DEBUG_FS
Laurent Pinchart222025e2015-01-11 00:02:07 +0200809 .debugfs_init = omap_debugfs_init,
810 .debugfs_cleanup = omap_debugfs_cleanup,
Andy Gross6169a1482011-12-15 21:05:17 -0600811#endif
Laurent Pinchart222025e2015-01-11 00:02:07 +0200812 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
813 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
814 .gem_prime_export = omap_gem_prime_export,
815 .gem_prime_import = omap_gem_prime_import,
816 .gem_free_object = omap_gem_free_object,
817 .gem_vm_ops = &omap_gem_vm_ops,
818 .dumb_create = omap_gem_dumb_create,
819 .dumb_map_offset = omap_gem_dumb_map_offset,
820 .dumb_destroy = drm_gem_dumb_destroy,
821 .ioctls = ioctls,
822 .num_ioctls = DRM_OMAP_NUM_IOCTLS,
823 .fops = &omapdriver_fops,
824 .name = DRIVER_NAME,
825 .desc = DRIVER_DESC,
826 .date = DRIVER_DATE,
827 .major = DRIVER_MAJOR,
828 .minor = DRIVER_MINOR,
829 .patchlevel = DRIVER_PATCHLEVEL,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600830};
831
Rob Clarkcd5351f2011-11-12 12:09:40 -0600832static int pdev_probe(struct platform_device *device)
833{
Archit Taneja3a01ab22014-01-02 14:49:51 +0530834 int r;
835
Tomi Valkeinen591a0ac2013-05-23 12:07:50 +0300836 if (omapdss_is_initialized() == false)
837 return -EPROBE_DEFER;
838
Archit Taneja3a01ab22014-01-02 14:49:51 +0530839 omap_crtc_pre_init();
840
841 r = omap_connect_dssdevs();
842 if (r) {
843 omap_crtc_pre_uninit();
844 return r;
845 }
846
Rob Clarkcd5351f2011-11-12 12:09:40 -0600847 DBG("%s", device->name);
848 return drm_platform_init(&omap_drm_driver, device);
849}
850
851static int pdev_remove(struct platform_device *device)
852{
853 DBG("");
Andy Gross5c137792012-03-05 10:48:39 -0600854
Tomi Valkeinen707cf582014-04-02 13:47:43 +0300855 drm_put_dev(platform_get_drvdata(device));
856
Archit Tanejacc823bd2014-01-02 14:49:52 +0530857 omap_disconnect_dssdevs();
858 omap_crtc_pre_uninit();
Daniel Vetterfd3c0252013-12-11 11:34:26 +0100859
Rob Clarkcd5351f2011-11-12 12:09:40 -0600860 return 0;
861}
862
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200863#ifdef CONFIG_PM_SLEEP
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300864static int omap_drm_suspend_all_displays(void)
865{
866 struct omap_dss_device *dssdev = NULL;
867
868 for_each_dss_dev(dssdev) {
869 if (!dssdev->driver)
870 continue;
871
872 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
873 dssdev->driver->disable(dssdev);
874 dssdev->activate_after_resume = true;
875 } else {
876 dssdev->activate_after_resume = false;
877 }
878 }
879
880 return 0;
881}
882
883static int omap_drm_resume_all_displays(void)
884{
885 struct omap_dss_device *dssdev = NULL;
886
887 for_each_dss_dev(dssdev) {
888 if (!dssdev->driver)
889 continue;
890
891 if (dssdev->activate_after_resume) {
892 dssdev->driver->enable(dssdev);
893 dssdev->activate_after_resume = false;
894 }
895 }
896
897 return 0;
898}
899
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200900static int omap_drm_suspend(struct device *dev)
901{
902 struct drm_device *drm_dev = dev_get_drvdata(dev);
903
904 drm_kms_helper_poll_disable(drm_dev);
905
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300906 drm_modeset_lock_all(drm_dev);
907 omap_drm_suspend_all_displays();
908 drm_modeset_unlock_all(drm_dev);
909
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200910 return 0;
911}
912
913static int omap_drm_resume(struct device *dev)
914{
915 struct drm_device *drm_dev = dev_get_drvdata(dev);
916
Tomi Valkeinen92bf0f92015-10-02 11:10:42 +0300917 drm_modeset_lock_all(drm_dev);
918 omap_drm_resume_all_displays();
919 drm_modeset_unlock_all(drm_dev);
920
Tomi Valkeinenccd7b5e2014-11-14 15:18:28 +0200921 drm_kms_helper_poll_enable(drm_dev);
922
923 return omap_gem_resume(dev);
924}
Andy Grosse78edba2012-12-19 14:53:37 -0600925#endif
926
Grygorii Strashko8450c8d2015-02-26 15:57:17 +0200927static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
928
Tomi Valkeinen6717cd22013-04-10 10:44:00 +0300929static struct platform_driver pdev = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200930 .driver = {
931 .name = DRIVER_NAME,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200932 .pm = &omapdrm_pm_ops,
Laurent Pinchart222025e2015-01-11 00:02:07 +0200933 },
934 .probe = pdev_probe,
935 .remove = pdev_remove,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600936};
937
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100938static struct platform_driver * const drivers[] = {
939 &omap_dmm_driver,
940 &pdev,
941};
942
Rob Clarkcd5351f2011-11-12 12:09:40 -0600943static int __init omap_drm_init(void)
944{
945 DBG("init");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300946
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100947 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600948}
949
950static void __exit omap_drm_fini(void)
951{
952 DBG("fini");
Tomi Valkeinenea7e3a62014-04-02 14:31:50 +0300953
Thierry Redinge1c49bd2015-12-02 17:23:31 +0100954 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
Rob Clarkcd5351f2011-11-12 12:09:40 -0600955}
956
957/* need late_initcall() so we load after dss_driver's are loaded */
958late_initcall(omap_drm_init);
959module_exit(omap_drm_fini);
960
961MODULE_AUTHOR("Rob Clark <rob@ti.com>");
962MODULE_DESCRIPTION("OMAP DRM Display Driver");
963MODULE_ALIAS("platform:" DRIVER_NAME);
964MODULE_LICENSE("GPL v2");