blob: fd9219863234c861f0ab160c69192373b632adc8 [file] [log] [blame]
Alex Eldera646d6e2020-03-05 22:28:27 -06001// SPDX-License-Identifier: GPL-2.0
2
3/* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
4 * Copyright (C) 2018-2020 Linaro Ltd.
5 */
6
7#include <linux/types.h>
8#include <linux/io.h>
9#include <linux/delay.h>
10
11#include "ipa.h"
12#include "ipa_clock.h"
13#include "ipa_uc.h"
14
15/**
16 * DOC: The IPA embedded microcontroller
17 *
18 * The IPA incorporates a microcontroller that is able to do some additional
19 * handling/offloading of network activity. The current code makes
20 * essentially no use of the microcontroller, but it still requires some
21 * initialization. It needs to be notified in the event the AP crashes.
22 *
23 * The microcontroller can generate two interrupts to the AP. One interrupt
24 * is used to indicate that a response to a request from the AP is available.
25 * The other is used to notify the AP of the occurrence of an event. In
26 * addition, the AP can interrupt the microcontroller by writing a register.
27 *
28 * A 128 byte block of structured memory within the IPA SRAM is used together
29 * with these interrupts to implement the communication interface between the
30 * AP and the IPA microcontroller. Each side writes data to the shared area
31 * before interrupting its peer, which will read the written data in response
32 * to the interrupt. Some information found in the shared area is currently
33 * unused. All remaining space in the shared area is reserved, and must not
34 * be read or written by the AP.
35 */
36/* Supports hardware interface version 0x2000 */
37
Alex Eldera646d6e2020-03-05 22:28:27 -060038/* Delay to allow a the microcontroller to save state when crashing */
39#define IPA_SEND_DELAY 100 /* microseconds */
40
41/**
42 * struct ipa_uc_mem_area - AP/microcontroller shared memory area
43 * @command: command code (AP->microcontroller)
Alex Eldere3eea082020-07-13 07:24:18 -050044 * @reserved0: reserved bytes; avoid reading or writing
Alex Eldera646d6e2020-03-05 22:28:27 -060045 * @command_param: low 32 bits of command parameter (AP->microcontroller)
46 * @command_param_hi: high 32 bits of command parameter (AP->microcontroller)
47 *
48 * @response: response code (microcontroller->AP)
Alex Eldere3eea082020-07-13 07:24:18 -050049 * @reserved1: reserved bytes; avoid reading or writing
Alex Eldera646d6e2020-03-05 22:28:27 -060050 * @response_param: response parameter (microcontroller->AP)
51 *
52 * @event: event code (microcontroller->AP)
Alex Eldere3eea082020-07-13 07:24:18 -050053 * @reserved2: reserved bytes; avoid reading or writing
Alex Eldera646d6e2020-03-05 22:28:27 -060054 * @event_param: event parameter (microcontroller->AP)
55 *
56 * @first_error_address: address of first error-source on SNOC
57 * @hw_state: state of hardware (including error type information)
58 * @warning_counter: counter of non-fatal hardware errors
Alex Eldere3eea082020-07-13 07:24:18 -050059 * @reserved3: reserved bytes; avoid reading or writing
Alex Eldera646d6e2020-03-05 22:28:27 -060060 * @interface_version: hardware-reported interface version
Alex Eldere3eea082020-07-13 07:24:18 -050061 * @reserved4: reserved bytes; avoid reading or writing
Alex Elder722208e2020-06-30 07:58:46 -050062 *
63 * A shared memory area at the base of IPA resident memory is used for
64 * communication with the microcontroller. The region is 128 bytes in
65 * size, but only the first 40 bytes (structured this way) are used.
Alex Eldera646d6e2020-03-05 22:28:27 -060066 */
67struct ipa_uc_mem_area {
68 u8 command; /* enum ipa_uc_command */
69 u8 reserved0[3];
70 __le32 command_param;
71 __le32 command_param_hi;
72 u8 response; /* enum ipa_uc_response */
73 u8 reserved1[3];
74 __le32 response_param;
75 u8 event; /* enum ipa_uc_event */
76 u8 reserved2[3];
77
78 __le32 event_param;
79 __le32 first_error_address;
80 u8 hw_state;
81 u8 warning_counter;
82 __le16 reserved3;
83 __le16 interface_version;
84 __le16 reserved4;
85};
86
87/** enum ipa_uc_command - commands from the AP to the microcontroller */
88enum ipa_uc_command {
Alex Elder8701cb02020-11-16 17:38:01 -060089 IPA_UC_COMMAND_NO_OP = 0x0,
90 IPA_UC_COMMAND_UPDATE_FLAGS = 0x1,
91 IPA_UC_COMMAND_DEBUG_RUN_TEST = 0x2,
92 IPA_UC_COMMAND_DEBUG_GET_INFO = 0x3,
93 IPA_UC_COMMAND_ERR_FATAL = 0x4,
94 IPA_UC_COMMAND_CLK_GATE = 0x5,
95 IPA_UC_COMMAND_CLK_UNGATE = 0x6,
96 IPA_UC_COMMAND_MEMCPY = 0x7,
97 IPA_UC_COMMAND_RESET_PIPE = 0x8,
98 IPA_UC_COMMAND_REG_WRITE = 0x9,
99 IPA_UC_COMMAND_GSI_CH_EMPTY = 0xa,
Alex Eldera646d6e2020-03-05 22:28:27 -0600100};
101
102/** enum ipa_uc_response - microcontroller response codes */
103enum ipa_uc_response {
Alex Elder8701cb02020-11-16 17:38:01 -0600104 IPA_UC_RESPONSE_NO_OP = 0x0,
105 IPA_UC_RESPONSE_INIT_COMPLETED = 0x1,
106 IPA_UC_RESPONSE_CMD_COMPLETED = 0x2,
107 IPA_UC_RESPONSE_DEBUG_GET_INFO = 0x3,
Alex Eldera646d6e2020-03-05 22:28:27 -0600108};
109
110/** enum ipa_uc_event - common cpu events reported by the microcontroller */
111enum ipa_uc_event {
Alex Elder8701cb02020-11-16 17:38:01 -0600112 IPA_UC_EVENT_NO_OP = 0x0,
113 IPA_UC_EVENT_ERROR = 0x1,
114 IPA_UC_EVENT_LOG_INFO = 0x2,
Alex Eldera646d6e2020-03-05 22:28:27 -0600115};
116
117static struct ipa_uc_mem_area *ipa_uc_shared(struct ipa *ipa)
118{
Alex Elder5e3bc1e2021-06-10 14:23:07 -0500119 const struct ipa_mem *mem = ipa_mem_find(ipa, IPA_MEM_UC_SHARED);
120 u32 offset = ipa->mem_offset + mem->offset;
Alex Eldera646d6e2020-03-05 22:28:27 -0600121
122 return ipa->mem_virt + offset;
123}
124
125/* Microcontroller event IPA interrupt handler */
126static void ipa_uc_event_handler(struct ipa *ipa, enum ipa_irq_id irq_id)
127{
128 struct ipa_uc_mem_area *shared = ipa_uc_shared(ipa);
129 struct device *dev = &ipa->pdev->dev;
130
131 if (shared->event == IPA_UC_EVENT_ERROR)
132 dev_err(dev, "microcontroller error event\n");
Alex Elder0a5096e2020-11-12 06:20:00 -0600133 else if (shared->event != IPA_UC_EVENT_LOG_INFO)
Alex Eldera646d6e2020-03-05 22:28:27 -0600134 dev_err(dev, "unsupported microcontroller event %hhu\n",
135 shared->event);
Alex Elder0a5096e2020-11-12 06:20:00 -0600136 /* The LOG_INFO event can be safely ignored */
Alex Eldera646d6e2020-03-05 22:28:27 -0600137}
138
139/* Microcontroller response IPA interrupt handler */
140static void ipa_uc_response_hdlr(struct ipa *ipa, enum ipa_irq_id irq_id)
141{
142 struct ipa_uc_mem_area *shared = ipa_uc_shared(ipa);
143
144 /* An INIT_COMPLETED response message is sent to the AP by the
145 * microcontroller when it is operational. Other than this, the AP
146 * should only receive responses from the microcontroller when it has
147 * sent it a request message.
148 *
Alex Elderbf8fd8d2020-09-28 18:04:46 -0500149 * We can drop the clock reference taken in ipa_uc_setup() once we
Alex Eldera646d6e2020-03-05 22:28:27 -0600150 * know the microcontroller has finished its initialization.
151 */
152 switch (shared->response) {
153 case IPA_UC_RESPONSE_INIT_COMPLETED:
154 ipa->uc_loaded = true;
155 ipa_clock_put(ipa);
156 break;
157 default:
158 dev_warn(&ipa->pdev->dev,
159 "unsupported microcontroller response %hhu\n",
160 shared->response);
161 break;
162 }
163}
164
165/* ipa_uc_setup() - Set up the microcontroller */
166void ipa_uc_setup(struct ipa *ipa)
167{
168 /* The microcontroller needs the IPA clock running until it has
169 * completed its initialization. It signals this by sending an
170 * INIT_COMPLETED response message to the AP. This could occur after
171 * we have finished doing the rest of the IPA initialization, so we
172 * need to take an extra "proxy" reference, and hold it until we've
173 * received that signal. (This reference is dropped in
174 * ipa_uc_response_hdlr(), above.)
175 */
176 ipa_clock_get(ipa);
177
178 ipa->uc_loaded = false;
179 ipa_interrupt_add(ipa->interrupt, IPA_IRQ_UC_0, ipa_uc_event_handler);
180 ipa_interrupt_add(ipa->interrupt, IPA_IRQ_UC_1, ipa_uc_response_hdlr);
181}
182
183/* Inverse of ipa_uc_setup() */
184void ipa_uc_teardown(struct ipa *ipa)
185{
186 ipa_interrupt_remove(ipa->interrupt, IPA_IRQ_UC_1);
187 ipa_interrupt_remove(ipa->interrupt, IPA_IRQ_UC_0);
188 if (!ipa->uc_loaded)
189 ipa_clock_put(ipa);
190}
191
192/* Send a command to the microcontroller */
193static void send_uc_command(struct ipa *ipa, u32 command, u32 command_param)
194{
195 struct ipa_uc_mem_area *shared = ipa_uc_shared(ipa);
Alex Eldere666aa92021-03-25 09:44:34 -0500196 u32 offset;
Alex Elder716a1152020-11-16 17:38:05 -0600197 u32 val;
Alex Eldera646d6e2020-03-05 22:28:27 -0600198
Alex Elder716a1152020-11-16 17:38:05 -0600199 /* Fill in the command data */
Alex Eldera646d6e2020-03-05 22:28:27 -0600200 shared->command = command;
201 shared->command_param = cpu_to_le32(command_param);
202 shared->command_param_hi = 0;
203 shared->response = 0;
204 shared->response_param = 0;
205
Alex Elder716a1152020-11-16 17:38:05 -0600206 /* Use an interrupt to tell the microcontroller the command is ready */
207 val = u32_encode_bits(1, UC_INTR_FMASK);
Alex Eldere666aa92021-03-25 09:44:34 -0500208 offset = ipa_reg_irq_uc_offset(ipa->version);
209 iowrite32(val, ipa->reg_virt + offset);
Alex Eldera646d6e2020-03-05 22:28:27 -0600210}
211
212/* Tell the microcontroller the AP is shutting down */
213void ipa_uc_panic_notifier(struct ipa *ipa)
214{
215 if (!ipa->uc_loaded)
216 return;
217
218 send_uc_command(ipa, IPA_UC_COMMAND_ERR_FATAL, 0);
219
220 /* give uc enough time to save state */
221 udelay(IPA_SEND_DELAY);
222}