Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2010 Marvell International Ltd. |
| 3 | * Zhangfei Gao <zhangfei.gao@marvell.com> |
| 4 | * Kevin Wang <dwang4@marvell.com> |
| 5 | * Mingwei Wang <mwwang@marvell.com> |
| 6 | * Philip Rakity <prakity@marvell.com> |
| 7 | * Mark Brown <markb@marvell.com> |
| 8 | * |
| 9 | * This software is licensed under the terms of the GNU General Public |
| 10 | * License version 2, as published by the Free Software Foundation, and |
| 11 | * may be copied, distributed, and modified under those terms. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | */ |
| 19 | #include <linux/err.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/platform_device.h> |
| 22 | #include <linux/clk.h> |
| 23 | #include <linux/io.h> |
| 24 | #include <linux/gpio.h> |
| 25 | #include <linux/mmc/card.h> |
| 26 | #include <linux/mmc/host.h> |
Chris Ball | 8f63795 | 2012-09-19 16:29:12 +0800 | [diff] [blame] | 27 | #include <linux/mmc/slot-gpio.h> |
Zhangfei Gao | bfed345 | 2011-06-20 22:11:52 +0800 | [diff] [blame] | 28 | #include <linux/platform_data/pxa_sdhci.h> |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 29 | #include <linux/slab.h> |
| 30 | #include <linux/delay.h> |
Paul Gortmaker | 88b4767 | 2011-07-03 15:15:51 -0400 | [diff] [blame] | 31 | #include <linux/module.h> |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 32 | #include <linux/of.h> |
| 33 | #include <linux/of_device.h> |
Chris Ball | 8f63795 | 2012-09-19 16:29:12 +0800 | [diff] [blame] | 34 | #include <linux/of_gpio.h> |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 35 | #include <linux/pm.h> |
| 36 | #include <linux/pm_runtime.h> |
Marcin Wojtas | 5491ce3 | 2014-02-18 16:08:29 +0100 | [diff] [blame] | 37 | #include <linux/mbus.h> |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 38 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 39 | #include "sdhci.h" |
| 40 | #include "sdhci-pltfm.h" |
| 41 | |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 42 | #define PXAV3_RPM_DELAY_MS 50 |
| 43 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 44 | #define SD_CLOCK_BURST_SIZE_SETUP 0x10A |
| 45 | #define SDCLK_SEL 0x100 |
| 46 | #define SDCLK_DELAY_SHIFT 9 |
| 47 | #define SDCLK_DELAY_MASK 0x1f |
| 48 | |
| 49 | #define SD_CFG_FIFO_PARAM 0x100 |
| 50 | #define SDCFG_GEN_PAD_CLK_ON (1<<6) |
| 51 | #define SDCFG_GEN_PAD_CLK_CNT_MASK 0xFF |
| 52 | #define SDCFG_GEN_PAD_CLK_CNT_SHIFT 24 |
| 53 | |
| 54 | #define SD_SPI_MODE 0x108 |
| 55 | #define SD_CE_ATA_1 0x10C |
| 56 | |
| 57 | #define SD_CE_ATA_2 0x10E |
| 58 | #define SDCE_MISC_INT (1<<2) |
| 59 | #define SDCE_MISC_INT_EN (1<<1) |
| 60 | |
Sebastian Hesselbarth | cc9571e | 2014-10-21 11:22:35 +0200 | [diff] [blame] | 61 | struct sdhci_pxa { |
Sebastian Hesselbarth | 8afdc9c | 2014-10-21 11:22:40 +0200 | [diff] [blame] | 62 | struct clk *clk_core; |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 63 | struct clk *clk_io; |
Sebastian Hesselbarth | cc9571e | 2014-10-21 11:22:35 +0200 | [diff] [blame] | 64 | u8 power_mode; |
Marcin Wojtas | 1140011 | 2015-01-29 12:36:27 +0100 | [diff] [blame] | 65 | void __iomem *sdio3_conf_reg; |
Sebastian Hesselbarth | cc9571e | 2014-10-21 11:22:35 +0200 | [diff] [blame] | 66 | }; |
| 67 | |
Marcin Wojtas | 5491ce3 | 2014-02-18 16:08:29 +0100 | [diff] [blame] | 68 | /* |
| 69 | * These registers are relative to the second register region, for the |
| 70 | * MBus bridge. |
| 71 | */ |
| 72 | #define SDHCI_WINDOW_CTRL(i) (0x80 + ((i) << 3)) |
| 73 | #define SDHCI_WINDOW_BASE(i) (0x84 + ((i) << 3)) |
| 74 | #define SDHCI_MAX_WIN_NUM 8 |
| 75 | |
Marcin Wojtas | 1140011 | 2015-01-29 12:36:27 +0100 | [diff] [blame] | 76 | /* |
| 77 | * Fields below belong to SDIO3 Configuration Register (third register |
| 78 | * region for the Armada 38x flavor) |
| 79 | */ |
| 80 | |
| 81 | #define SDIO3_CONF_CLK_INV BIT(0) |
| 82 | #define SDIO3_CONF_SD_FB_CLK BIT(2) |
| 83 | |
Marcin Wojtas | 5491ce3 | 2014-02-18 16:08:29 +0100 | [diff] [blame] | 84 | static int mv_conf_mbus_windows(struct platform_device *pdev, |
| 85 | const struct mbus_dram_target_info *dram) |
| 86 | { |
| 87 | int i; |
| 88 | void __iomem *regs; |
| 89 | struct resource *res; |
| 90 | |
| 91 | if (!dram) { |
| 92 | dev_err(&pdev->dev, "no mbus dram info\n"); |
| 93 | return -EINVAL; |
| 94 | } |
| 95 | |
| 96 | res = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 97 | if (!res) { |
| 98 | dev_err(&pdev->dev, "cannot get mbus registers\n"); |
| 99 | return -EINVAL; |
| 100 | } |
| 101 | |
| 102 | regs = ioremap(res->start, resource_size(res)); |
| 103 | if (!regs) { |
| 104 | dev_err(&pdev->dev, "cannot map mbus registers\n"); |
| 105 | return -ENOMEM; |
| 106 | } |
| 107 | |
| 108 | for (i = 0; i < SDHCI_MAX_WIN_NUM; i++) { |
| 109 | writel(0, regs + SDHCI_WINDOW_CTRL(i)); |
| 110 | writel(0, regs + SDHCI_WINDOW_BASE(i)); |
| 111 | } |
| 112 | |
| 113 | for (i = 0; i < dram->num_cs; i++) { |
| 114 | const struct mbus_dram_window *cs = dram->cs + i; |
| 115 | |
| 116 | /* Write size, attributes and target id to control register */ |
| 117 | writel(((cs->size - 1) & 0xffff0000) | |
| 118 | (cs->mbus_attr << 8) | |
| 119 | (dram->mbus_dram_target_id << 4) | 1, |
| 120 | regs + SDHCI_WINDOW_CTRL(i)); |
| 121 | /* Write base address to base register */ |
| 122 | writel(cs->base, regs + SDHCI_WINDOW_BASE(i)); |
| 123 | } |
| 124 | |
| 125 | iounmap(regs); |
| 126 | |
| 127 | return 0; |
| 128 | } |
| 129 | |
Marcin Wojtas | a39128b | 2015-01-29 12:36:25 +0100 | [diff] [blame] | 130 | static int armada_38x_quirks(struct platform_device *pdev, |
| 131 | struct sdhci_host *host) |
Gregory CLEMENT | d4b803c | 2015-01-29 12:36:24 +0100 | [diff] [blame] | 132 | { |
Marcin Wojtas | a39128b | 2015-01-29 12:36:25 +0100 | [diff] [blame] | 133 | struct device_node *np = pdev->dev.of_node; |
Marcin Wojtas | 1140011 | 2015-01-29 12:36:27 +0100 | [diff] [blame] | 134 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
| 135 | struct sdhci_pxa *pxa = pltfm_host->priv; |
| 136 | struct resource *res; |
Marcin Wojtas | a39128b | 2015-01-29 12:36:25 +0100 | [diff] [blame] | 137 | |
Nadav Haklai | 5de76bf | 2015-10-06 03:22:35 +0200 | [diff] [blame^] | 138 | host->quirks &= ~SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN; |
Gregory CLEMENT | d4b803c | 2015-01-29 12:36:24 +0100 | [diff] [blame] | 139 | host->quirks |= SDHCI_QUIRK_MISSING_CAPS; |
Marcin Wojtas | 1140011 | 2015-01-29 12:36:27 +0100 | [diff] [blame] | 140 | res = platform_get_resource_byname(pdev, IORESOURCE_MEM, |
| 141 | "conf-sdio3"); |
| 142 | if (res) { |
| 143 | pxa->sdio3_conf_reg = devm_ioremap_resource(&pdev->dev, res); |
| 144 | if (IS_ERR(pxa->sdio3_conf_reg)) |
| 145 | return PTR_ERR(pxa->sdio3_conf_reg); |
| 146 | } else { |
| 147 | /* |
| 148 | * According to erratum 'FE-2946959' both SDR50 and DDR50 |
| 149 | * modes require specific clock adjustments in SDIO3 |
| 150 | * Configuration register, if the adjustment is not done, |
| 151 | * remove them from the capabilities. |
| 152 | */ |
| 153 | host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1); |
| 154 | host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50); |
| 155 | |
| 156 | dev_warn(&pdev->dev, "conf-sdio3 register not found: disabling SDR50 and DDR50 modes.\nConsider updating your dtb\n"); |
| 157 | } |
Marcin Wojtas | a39128b | 2015-01-29 12:36:25 +0100 | [diff] [blame] | 158 | |
| 159 | /* |
| 160 | * According to erratum 'ERR-7878951' Armada 38x SDHCI |
| 161 | * controller has different capabilities than the ones shown |
| 162 | * in its registers |
| 163 | */ |
| 164 | host->caps = sdhci_readl(host, SDHCI_CAPABILITIES); |
| 165 | if (of_property_read_bool(np, "no-1-8-v")) { |
| 166 | host->caps &= ~SDHCI_CAN_VDD_180; |
| 167 | host->mmc->caps &= ~MMC_CAP_1_8V_DDR; |
| 168 | } else { |
| 169 | host->caps &= ~SDHCI_CAN_VDD_330; |
| 170 | } |
| 171 | host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_USE_SDR50_TUNING); |
| 172 | |
Gregory CLEMENT | d4b803c | 2015-01-29 12:36:24 +0100 | [diff] [blame] | 173 | return 0; |
| 174 | } |
| 175 | |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 176 | static void pxav3_reset(struct sdhci_host *host, u8 mask) |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 177 | { |
| 178 | struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc)); |
| 179 | struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data; |
| 180 | |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 181 | sdhci_reset(host, mask); |
| 182 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 183 | if (mask == SDHCI_RESET_ALL) { |
| 184 | /* |
| 185 | * tune timing of read data/command when crc error happen |
| 186 | * no performance impact |
| 187 | */ |
| 188 | if (pdata && 0 != pdata->clk_delay_cycles) { |
| 189 | u16 tmp; |
| 190 | |
| 191 | tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP); |
| 192 | tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK) |
| 193 | << SDCLK_DELAY_SHIFT; |
| 194 | tmp |= SDCLK_SEL; |
| 195 | writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP); |
| 196 | } |
| 197 | } |
| 198 | } |
| 199 | |
| 200 | #define MAX_WAIT_COUNT 5 |
| 201 | static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode) |
| 202 | { |
| 203 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
| 204 | struct sdhci_pxa *pxa = pltfm_host->priv; |
| 205 | u16 tmp; |
| 206 | int count; |
| 207 | |
| 208 | if (pxa->power_mode == MMC_POWER_UP |
| 209 | && power_mode == MMC_POWER_ON) { |
| 210 | |
| 211 | dev_dbg(mmc_dev(host->mmc), |
| 212 | "%s: slot->power_mode = %d," |
| 213 | "ios->power_mode = %d\n", |
| 214 | __func__, |
| 215 | pxa->power_mode, |
| 216 | power_mode); |
| 217 | |
| 218 | /* set we want notice of when 74 clocks are sent */ |
| 219 | tmp = readw(host->ioaddr + SD_CE_ATA_2); |
| 220 | tmp |= SDCE_MISC_INT_EN; |
| 221 | writew(tmp, host->ioaddr + SD_CE_ATA_2); |
| 222 | |
| 223 | /* start sending the 74 clocks */ |
| 224 | tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM); |
| 225 | tmp |= SDCFG_GEN_PAD_CLK_ON; |
| 226 | writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM); |
| 227 | |
| 228 | /* slowest speed is about 100KHz or 10usec per clock */ |
| 229 | udelay(740); |
| 230 | count = 0; |
| 231 | |
| 232 | while (count++ < MAX_WAIT_COUNT) { |
| 233 | if ((readw(host->ioaddr + SD_CE_ATA_2) |
| 234 | & SDCE_MISC_INT) == 0) |
| 235 | break; |
| 236 | udelay(10); |
| 237 | } |
| 238 | |
| 239 | if (count == MAX_WAIT_COUNT) |
| 240 | dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n"); |
| 241 | |
| 242 | /* clear the interrupt bit if posted */ |
| 243 | tmp = readw(host->ioaddr + SD_CE_ATA_2); |
| 244 | tmp |= SDCE_MISC_INT; |
| 245 | writew(tmp, host->ioaddr + SD_CE_ATA_2); |
| 246 | } |
| 247 | pxa->power_mode = power_mode; |
| 248 | } |
| 249 | |
Russell King | 13e6450 | 2014-04-25 12:59:20 +0100 | [diff] [blame] | 250 | static void pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs) |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 251 | { |
Marcin Wojtas | 1140011 | 2015-01-29 12:36:27 +0100 | [diff] [blame] | 252 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
| 253 | struct sdhci_pxa *pxa = pltfm_host->priv; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 254 | u16 ctrl_2; |
| 255 | |
| 256 | /* |
| 257 | * Set V18_EN -- UHS modes do not work without this. |
| 258 | * does not change signaling voltage |
| 259 | */ |
| 260 | ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2); |
| 261 | |
| 262 | /* Select Bus Speed Mode for host */ |
| 263 | ctrl_2 &= ~SDHCI_CTRL_UHS_MASK; |
| 264 | switch (uhs) { |
| 265 | case MMC_TIMING_UHS_SDR12: |
| 266 | ctrl_2 |= SDHCI_CTRL_UHS_SDR12; |
| 267 | break; |
| 268 | case MMC_TIMING_UHS_SDR25: |
| 269 | ctrl_2 |= SDHCI_CTRL_UHS_SDR25; |
| 270 | break; |
| 271 | case MMC_TIMING_UHS_SDR50: |
| 272 | ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180; |
| 273 | break; |
| 274 | case MMC_TIMING_UHS_SDR104: |
| 275 | ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180; |
| 276 | break; |
Sebastian Hesselbarth | 668e84b | 2014-10-21 11:22:34 +0200 | [diff] [blame] | 277 | case MMC_TIMING_MMC_DDR52: |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 278 | case MMC_TIMING_UHS_DDR50: |
| 279 | ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180; |
| 280 | break; |
| 281 | } |
| 282 | |
Marcin Wojtas | 1140011 | 2015-01-29 12:36:27 +0100 | [diff] [blame] | 283 | /* |
| 284 | * Update SDIO3 Configuration register according to erratum |
| 285 | * FE-2946959 |
| 286 | */ |
| 287 | if (pxa->sdio3_conf_reg) { |
| 288 | u8 reg_val = readb(pxa->sdio3_conf_reg); |
| 289 | |
| 290 | if (uhs == MMC_TIMING_UHS_SDR50 || |
| 291 | uhs == MMC_TIMING_UHS_DDR50) { |
| 292 | reg_val &= ~SDIO3_CONF_CLK_INV; |
| 293 | reg_val |= SDIO3_CONF_SD_FB_CLK; |
| 294 | } else { |
| 295 | reg_val |= SDIO3_CONF_CLK_INV; |
| 296 | reg_val &= ~SDIO3_CONF_SD_FB_CLK; |
| 297 | } |
| 298 | writeb(reg_val, pxa->sdio3_conf_reg); |
| 299 | } |
| 300 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 301 | sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2); |
| 302 | dev_dbg(mmc_dev(host->mmc), |
| 303 | "%s uhs = %d, ctrl_2 = %04X\n", |
| 304 | __func__, uhs, ctrl_2); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 305 | } |
| 306 | |
Lars-Peter Clausen | c915568 | 2013-03-13 19:26:05 +0100 | [diff] [blame] | 307 | static const struct sdhci_ops pxav3_sdhci_ops = { |
Russell King | 1771059 | 2014-04-25 12:58:55 +0100 | [diff] [blame] | 308 | .set_clock = sdhci_set_clock, |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 309 | .platform_send_init_74_clocks = pxav3_gen_init_74_clocks, |
Lars-Peter Clausen | d005d94 | 2013-01-28 19:27:12 +0100 | [diff] [blame] | 310 | .get_max_clock = sdhci_pltfm_clk_get_max_clock, |
Russell King | 2317f56 | 2014-04-25 12:57:07 +0100 | [diff] [blame] | 311 | .set_bus_width = sdhci_set_bus_width, |
Russell King | 03231f9 | 2014-04-25 12:57:12 +0100 | [diff] [blame] | 312 | .reset = pxav3_reset, |
Peter Griffin | b315376 | 2014-08-15 14:02:15 +0100 | [diff] [blame] | 313 | .set_uhs_signaling = pxav3_set_uhs_signaling, |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 314 | }; |
| 315 | |
Kevin Liu | 73b7afb | 2013-03-25 17:42:56 +0800 | [diff] [blame] | 316 | static struct sdhci_pltfm_data sdhci_pxav3_pdata = { |
Kevin Liu | e065162 | 2013-03-25 17:42:59 +0800 | [diff] [blame] | 317 | .quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
Kevin Liu | 73b7afb | 2013-03-25 17:42:56 +0800 | [diff] [blame] | 318 | | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
| 319 | | SDHCI_QUIRK_32BIT_ADMA_SIZE |
| 320 | | SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN, |
| 321 | .ops = &pxav3_sdhci_ops, |
| 322 | }; |
| 323 | |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 324 | #ifdef CONFIG_OF |
| 325 | static const struct of_device_id sdhci_pxav3_of_match[] = { |
| 326 | { |
| 327 | .compatible = "mrvl,pxav3-mmc", |
| 328 | }, |
Marcin Wojtas | 5491ce3 | 2014-02-18 16:08:29 +0100 | [diff] [blame] | 329 | { |
| 330 | .compatible = "marvell,armada-380-sdhci", |
| 331 | }, |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 332 | {}, |
| 333 | }; |
| 334 | MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match); |
| 335 | |
| 336 | static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev) |
| 337 | { |
| 338 | struct sdhci_pxa_platdata *pdata; |
| 339 | struct device_node *np = dev->of_node; |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 340 | u32 clk_delay_cycles; |
| 341 | |
| 342 | pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL); |
| 343 | if (!pdata) |
| 344 | return NULL; |
| 345 | |
Jisheng Zhang | 14460db | 2015-01-28 19:54:12 +0800 | [diff] [blame] | 346 | if (!of_property_read_u32(np, "mrvl,clk-delay-cycles", |
| 347 | &clk_delay_cycles)) |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 348 | pdata->clk_delay_cycles = clk_delay_cycles; |
| 349 | |
| 350 | return pdata; |
| 351 | } |
| 352 | #else |
| 353 | static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev) |
| 354 | { |
| 355 | return NULL; |
| 356 | } |
| 357 | #endif |
| 358 | |
Bill Pemberton | c3be1ef | 2012-11-19 13:23:06 -0500 | [diff] [blame] | 359 | static int sdhci_pxav3_probe(struct platform_device *pdev) |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 360 | { |
| 361 | struct sdhci_pltfm_host *pltfm_host; |
| 362 | struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data; |
| 363 | struct device *dev = &pdev->dev; |
Marcin Wojtas | 5491ce3 | 2014-02-18 16:08:29 +0100 | [diff] [blame] | 364 | struct device_node *np = pdev->dev.of_node; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 365 | struct sdhci_host *host = NULL; |
| 366 | struct sdhci_pxa *pxa = NULL; |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 367 | const struct of_device_id *match; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 368 | int ret; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 369 | |
Laurent Pinchart | 3df5b28 | 2014-07-16 11:53:42 +0200 | [diff] [blame] | 370 | pxa = devm_kzalloc(&pdev->dev, sizeof(struct sdhci_pxa), GFP_KERNEL); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 371 | if (!pxa) |
| 372 | return -ENOMEM; |
| 373 | |
Christian Daudt | 0e74823 | 2013-05-29 13:50:05 -0700 | [diff] [blame] | 374 | host = sdhci_pltfm_init(pdev, &sdhci_pxav3_pdata, 0); |
Laurent Pinchart | 3df5b28 | 2014-07-16 11:53:42 +0200 | [diff] [blame] | 375 | if (IS_ERR(host)) |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 376 | return PTR_ERR(host); |
Marcin Wojtas | 5491ce3 | 2014-02-18 16:08:29 +0100 | [diff] [blame] | 377 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 378 | pltfm_host = sdhci_priv(host); |
| 379 | pltfm_host->priv = pxa; |
| 380 | |
Sebastian Hesselbarth | 01ae107 | 2014-10-21 11:22:39 +0200 | [diff] [blame] | 381 | pxa->clk_io = devm_clk_get(dev, "io"); |
| 382 | if (IS_ERR(pxa->clk_io)) |
| 383 | pxa->clk_io = devm_clk_get(dev, NULL); |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 384 | if (IS_ERR(pxa->clk_io)) { |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 385 | dev_err(dev, "failed to get io clock\n"); |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 386 | ret = PTR_ERR(pxa->clk_io); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 387 | goto err_clk_get; |
| 388 | } |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 389 | pltfm_host->clk = pxa->clk_io; |
| 390 | clk_prepare_enable(pxa->clk_io); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 391 | |
Sebastian Hesselbarth | 8afdc9c | 2014-10-21 11:22:40 +0200 | [diff] [blame] | 392 | pxa->clk_core = devm_clk_get(dev, "core"); |
| 393 | if (!IS_ERR(pxa->clk_core)) |
| 394 | clk_prepare_enable(pxa->clk_core); |
| 395 | |
Marcin Wojtas | a39128b | 2015-01-29 12:36:25 +0100 | [diff] [blame] | 396 | /* enable 1/8V DDR capable */ |
| 397 | host->mmc->caps |= MMC_CAP_1_8V_DDR; |
| 398 | |
Thomas Petazzoni | aa8165f | 2014-12-31 11:54:10 +0100 | [diff] [blame] | 399 | if (of_device_is_compatible(np, "marvell,armada-380-sdhci")) { |
Marcin Wojtas | a39128b | 2015-01-29 12:36:25 +0100 | [diff] [blame] | 400 | ret = armada_38x_quirks(pdev, host); |
Gregory CLEMENT | d4b803c | 2015-01-29 12:36:24 +0100 | [diff] [blame] | 401 | if (ret < 0) |
| 402 | goto err_clk_get; |
Thomas Petazzoni | aa8165f | 2014-12-31 11:54:10 +0100 | [diff] [blame] | 403 | ret = mv_conf_mbus_windows(pdev, mv_mbus_dram_info()); |
| 404 | if (ret < 0) |
| 405 | goto err_mbus_win; |
| 406 | } |
| 407 | |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 408 | match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev); |
Kevin Liu | 943647f | 2013-03-25 17:42:58 +0800 | [diff] [blame] | 409 | if (match) { |
Simon Baatz | d2cf607 | 2013-06-09 22:14:15 +0200 | [diff] [blame] | 410 | ret = mmc_of_parse(host->mmc); |
| 411 | if (ret) |
| 412 | goto err_of_parse; |
Kevin Liu | 943647f | 2013-03-25 17:42:58 +0800 | [diff] [blame] | 413 | sdhci_get_of_property(pdev); |
Chris Ball | b650352 | 2012-04-10 22:34:33 -0400 | [diff] [blame] | 414 | pdata = pxav3_get_mmc_pdata(dev); |
Jingju Hou | 9cd7604 | 2015-07-23 17:56:23 +0800 | [diff] [blame] | 415 | pdev->dev.platform_data = pdata; |
Kevin Liu | 943647f | 2013-03-25 17:42:58 +0800 | [diff] [blame] | 416 | } else if (pdata) { |
Kevin Liu | c844a46 | 2013-03-25 17:42:57 +0800 | [diff] [blame] | 417 | /* on-chip device */ |
| 418 | if (pdata->flags & PXA_FLAG_CARD_PERMANENT) |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 419 | host->mmc->caps |= MMC_CAP_NONREMOVABLE; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 420 | |
| 421 | /* If slot design supports 8 bit data, indicate this to MMC. */ |
| 422 | if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT) |
| 423 | host->mmc->caps |= MMC_CAP_8_BIT_DATA; |
| 424 | |
| 425 | if (pdata->quirks) |
| 426 | host->quirks |= pdata->quirks; |
Kevin Liu | 7c52d7bb | 2012-10-17 19:04:48 +0800 | [diff] [blame] | 427 | if (pdata->quirks2) |
| 428 | host->quirks2 |= pdata->quirks2; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 429 | if (pdata->host_caps) |
| 430 | host->mmc->caps |= pdata->host_caps; |
Chris Ball | 8f63795 | 2012-09-19 16:29:12 +0800 | [diff] [blame] | 431 | if (pdata->host_caps2) |
| 432 | host->mmc->caps2 |= pdata->host_caps2; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 433 | if (pdata->pm_caps) |
| 434 | host->mmc->pm_caps |= pdata->pm_caps; |
Chris Ball | 8f63795 | 2012-09-19 16:29:12 +0800 | [diff] [blame] | 435 | |
| 436 | if (gpio_is_valid(pdata->ext_cd_gpio)) { |
Laurent Pinchart | 214fc30 | 2013-08-08 12:38:31 +0200 | [diff] [blame] | 437 | ret = mmc_gpio_request_cd(host->mmc, pdata->ext_cd_gpio, |
| 438 | 0); |
Chris Ball | 8f63795 | 2012-09-19 16:29:12 +0800 | [diff] [blame] | 439 | if (ret) { |
| 440 | dev_err(mmc_dev(host->mmc), |
| 441 | "failed to allocate card detect gpio\n"); |
| 442 | goto err_cd_req; |
| 443 | } |
| 444 | } |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 445 | } |
| 446 | |
Jisheng Zhang | 62cf983 | 2015-01-04 23:15:47 +0800 | [diff] [blame] | 447 | pm_runtime_get_noresume(&pdev->dev); |
| 448 | pm_runtime_set_active(&pdev->dev); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 449 | pm_runtime_set_autosuspend_delay(&pdev->dev, PXAV3_RPM_DELAY_MS); |
| 450 | pm_runtime_use_autosuspend(&pdev->dev); |
Jisheng Zhang | 62cf983 | 2015-01-04 23:15:47 +0800 | [diff] [blame] | 451 | pm_runtime_enable(&pdev->dev); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 452 | pm_suspend_ignore_children(&pdev->dev, 1); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 453 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 454 | ret = sdhci_add_host(host); |
| 455 | if (ret) { |
| 456 | dev_err(&pdev->dev, "failed to add host\n"); |
| 457 | goto err_add_host; |
| 458 | } |
| 459 | |
| 460 | platform_set_drvdata(pdev, host); |
| 461 | |
Jisheng Zhang | 83dc9fe | 2015-06-02 18:38:35 +0800 | [diff] [blame] | 462 | if (host->mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ) |
Kevin Liu | 740b7a4 | 2013-01-14 14:38:53 -0500 | [diff] [blame] | 463 | device_init_wakeup(&pdev->dev, 1); |
Kevin Liu | 740b7a4 | 2013-01-14 14:38:53 -0500 | [diff] [blame] | 464 | |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 465 | pm_runtime_put_autosuspend(&pdev->dev); |
| 466 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 467 | return 0; |
| 468 | |
| 469 | err_add_host: |
Daniel Drake | 0dcaa24 | 2013-06-27 11:46:29 -0400 | [diff] [blame] | 470 | pm_runtime_disable(&pdev->dev); |
Jisheng Zhang | 62cf983 | 2015-01-04 23:15:47 +0800 | [diff] [blame] | 471 | pm_runtime_put_noidle(&pdev->dev); |
Xiang Wang | 87d2163 | 2014-07-16 15:50:09 +0800 | [diff] [blame] | 472 | err_of_parse: |
| 473 | err_cd_req: |
Thomas Petazzoni | aa8165f | 2014-12-31 11:54:10 +0100 | [diff] [blame] | 474 | err_mbus_win: |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 475 | clk_disable_unprepare(pxa->clk_io); |
Jisheng Zhang | c25d9e1 | 2015-01-05 15:59:19 +0800 | [diff] [blame] | 476 | clk_disable_unprepare(pxa->clk_core); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 477 | err_clk_get: |
| 478 | sdhci_pltfm_free(pdev); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 479 | return ret; |
| 480 | } |
| 481 | |
Bill Pemberton | 6e0ee71 | 2012-11-19 13:26:03 -0500 | [diff] [blame] | 482 | static int sdhci_pxav3_remove(struct platform_device *pdev) |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 483 | { |
| 484 | struct sdhci_host *host = platform_get_drvdata(pdev); |
| 485 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 486 | struct sdhci_pxa *pxa = pltfm_host->priv; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 487 | |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 488 | pm_runtime_get_sync(&pdev->dev); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 489 | pm_runtime_disable(&pdev->dev); |
Jisheng Zhang | 20f1f2d | 2015-01-04 23:15:48 +0800 | [diff] [blame] | 490 | pm_runtime_put_noidle(&pdev->dev); |
| 491 | |
| 492 | sdhci_remove_host(host, 1); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 493 | |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 494 | clk_disable_unprepare(pxa->clk_io); |
Jisheng Zhang | c25d9e1 | 2015-01-05 15:59:19 +0800 | [diff] [blame] | 495 | clk_disable_unprepare(pxa->clk_core); |
Chris Ball | 8f63795 | 2012-09-19 16:29:12 +0800 | [diff] [blame] | 496 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 497 | sdhci_pltfm_free(pdev); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 498 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 499 | return 0; |
| 500 | } |
| 501 | |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 502 | #ifdef CONFIG_PM_SLEEP |
| 503 | static int sdhci_pxav3_suspend(struct device *dev) |
| 504 | { |
| 505 | int ret; |
| 506 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 507 | |
| 508 | pm_runtime_get_sync(dev); |
| 509 | ret = sdhci_suspend_host(host); |
| 510 | pm_runtime_mark_last_busy(dev); |
| 511 | pm_runtime_put_autosuspend(dev); |
| 512 | |
| 513 | return ret; |
| 514 | } |
| 515 | |
| 516 | static int sdhci_pxav3_resume(struct device *dev) |
| 517 | { |
| 518 | int ret; |
| 519 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 520 | |
| 521 | pm_runtime_get_sync(dev); |
| 522 | ret = sdhci_resume_host(host); |
| 523 | pm_runtime_mark_last_busy(dev); |
| 524 | pm_runtime_put_autosuspend(dev); |
| 525 | |
| 526 | return ret; |
| 527 | } |
| 528 | #endif |
| 529 | |
Rafael J. Wysocki | 162d6f9 | 2014-12-05 03:05:33 +0100 | [diff] [blame] | 530 | #ifdef CONFIG_PM |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 531 | static int sdhci_pxav3_runtime_suspend(struct device *dev) |
| 532 | { |
| 533 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 534 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 535 | struct sdhci_pxa *pxa = pltfm_host->priv; |
Jisheng Zhang | 3bb10f6 | 2015-01-23 18:08:21 +0800 | [diff] [blame] | 536 | int ret; |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 537 | |
Jisheng Zhang | 3bb10f6 | 2015-01-23 18:08:21 +0800 | [diff] [blame] | 538 | ret = sdhci_runtime_suspend_host(host); |
| 539 | if (ret) |
| 540 | return ret; |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 541 | |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 542 | clk_disable_unprepare(pxa->clk_io); |
Sebastian Hesselbarth | 8afdc9c | 2014-10-21 11:22:40 +0200 | [diff] [blame] | 543 | if (!IS_ERR(pxa->clk_core)) |
| 544 | clk_disable_unprepare(pxa->clk_core); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 545 | |
| 546 | return 0; |
| 547 | } |
| 548 | |
| 549 | static int sdhci_pxav3_runtime_resume(struct device *dev) |
| 550 | { |
| 551 | struct sdhci_host *host = dev_get_drvdata(dev); |
| 552 | struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 553 | struct sdhci_pxa *pxa = pltfm_host->priv; |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 554 | |
Sebastian Hesselbarth | 8c96a7a | 2014-10-21 11:22:38 +0200 | [diff] [blame] | 555 | clk_prepare_enable(pxa->clk_io); |
Sebastian Hesselbarth | 8afdc9c | 2014-10-21 11:22:40 +0200 | [diff] [blame] | 556 | if (!IS_ERR(pxa->clk_core)) |
| 557 | clk_prepare_enable(pxa->clk_core); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 558 | |
Jisheng Zhang | 3bb10f6 | 2015-01-23 18:08:21 +0800 | [diff] [blame] | 559 | return sdhci_runtime_resume_host(host); |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 560 | } |
| 561 | #endif |
| 562 | |
| 563 | #ifdef CONFIG_PM |
| 564 | static const struct dev_pm_ops sdhci_pxav3_pmops = { |
| 565 | SET_SYSTEM_SLEEP_PM_OPS(sdhci_pxav3_suspend, sdhci_pxav3_resume) |
| 566 | SET_RUNTIME_PM_OPS(sdhci_pxav3_runtime_suspend, |
| 567 | sdhci_pxav3_runtime_resume, NULL) |
| 568 | }; |
| 569 | |
| 570 | #define SDHCI_PXAV3_PMOPS (&sdhci_pxav3_pmops) |
| 571 | |
| 572 | #else |
| 573 | #define SDHCI_PXAV3_PMOPS NULL |
| 574 | #endif |
| 575 | |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 576 | static struct platform_driver sdhci_pxav3_driver = { |
| 577 | .driver = { |
| 578 | .name = "sdhci-pxav3", |
Axel Lin | 59d2230 | 2015-05-05 17:11:54 +0800 | [diff] [blame] | 579 | .of_match_table = of_match_ptr(sdhci_pxav3_of_match), |
Kevin Liu | bb691ae | 2013-02-01 17:48:30 +0800 | [diff] [blame] | 580 | .pm = SDHCI_PXAV3_PMOPS, |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 581 | }, |
| 582 | .probe = sdhci_pxav3_probe, |
Bill Pemberton | 0433c14 | 2012-11-19 13:20:26 -0500 | [diff] [blame] | 583 | .remove = sdhci_pxav3_remove, |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 584 | }; |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 585 | |
Axel Lin | d1f81a6 | 2011-11-26 12:55:43 +0800 | [diff] [blame] | 586 | module_platform_driver(sdhci_pxav3_driver); |
Zhangfei Gao | a702c8a | 2011-06-08 17:41:57 +0800 | [diff] [blame] | 587 | |
| 588 | MODULE_DESCRIPTION("SDHCI driver for pxav3"); |
| 589 | MODULE_AUTHOR("Marvell International Ltd."); |
| 590 | MODULE_LICENSE("GPL v2"); |
| 591 | |