blob: fc2e44cde161348457f96dbc84fdde7ecae1f52c [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Mitko Haralanova74d5302018-05-02 06:43:24 -07002 * Copyright(c) 2015 - 2018 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48#include <rdma/ib_mad.h>
49#include <rdma/ib_user_verbs.h>
50#include <linux/io.h>
51#include <linux/module.h>
52#include <linux/utsname.h>
53#include <linux/rculist.h>
54#include <linux/mm.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040055#include <linux/vmalloc.h>
Don Hiatt13c19222017-08-04 13:53:51 -070056#include <rdma/opa_addr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040057
58#include "hfi.h"
59#include "common.h"
60#include "device.h"
61#include "trace.h"
62#include "qp.h"
Mike Marciniszyn45842ab2016-02-14 12:44:34 -080063#include "verbs_txreq.h"
Don Hiatt0181ce32017-03-20 17:26:14 -070064#include "debugfs.h"
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070065#include "vnic.h"
Mitko Haralanova74d5302018-05-02 06:43:24 -070066#include "fault.h"
Sebastian Sanchez5d18ee62018-05-02 06:43:55 -070067#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040068
Dennis Dalessandro895420d2016-01-19 14:42:28 -080069static unsigned int hfi1_lkey_table_size = 16;
Mike Marciniszyn77241052015-07-30 15:17:43 -040070module_param_named(lkey_table_size, hfi1_lkey_table_size, uint,
71 S_IRUGO);
72MODULE_PARM_DESC(lkey_table_size,
73 "LKEY table size in bits (2^n, 1 <= n <= 23)");
74
75static unsigned int hfi1_max_pds = 0xFFFF;
76module_param_named(max_pds, hfi1_max_pds, uint, S_IRUGO);
77MODULE_PARM_DESC(max_pds,
78 "Maximum number of protection domains to support");
79
80static unsigned int hfi1_max_ahs = 0xFFFF;
81module_param_named(max_ahs, hfi1_max_ahs, uint, S_IRUGO);
82MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
83
Jianxin Xiongf6aa78352016-09-25 07:41:18 -070084unsigned int hfi1_max_cqes = 0x2FFFFF;
Mike Marciniszyn77241052015-07-30 15:17:43 -040085module_param_named(max_cqes, hfi1_max_cqes, uint, S_IRUGO);
86MODULE_PARM_DESC(max_cqes,
87 "Maximum number of completion queue entries to support");
88
89unsigned int hfi1_max_cqs = 0x1FFFF;
90module_param_named(max_cqs, hfi1_max_cqs, uint, S_IRUGO);
91MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
92
93unsigned int hfi1_max_qp_wrs = 0x3FFF;
94module_param_named(max_qp_wrs, hfi1_max_qp_wrs, uint, S_IRUGO);
95MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
96
Jianxin Xiongf6aa78352016-09-25 07:41:18 -070097unsigned int hfi1_max_qps = 32768;
Mike Marciniszyn77241052015-07-30 15:17:43 -040098module_param_named(max_qps, hfi1_max_qps, uint, S_IRUGO);
99MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
100
101unsigned int hfi1_max_sges = 0x60;
102module_param_named(max_sges, hfi1_max_sges, uint, S_IRUGO);
103MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
104
105unsigned int hfi1_max_mcast_grps = 16384;
106module_param_named(max_mcast_grps, hfi1_max_mcast_grps, uint, S_IRUGO);
107MODULE_PARM_DESC(max_mcast_grps,
108 "Maximum number of multicast groups to support");
109
110unsigned int hfi1_max_mcast_qp_attached = 16;
111module_param_named(max_mcast_qp_attached, hfi1_max_mcast_qp_attached,
112 uint, S_IRUGO);
113MODULE_PARM_DESC(max_mcast_qp_attached,
114 "Maximum number of attached QPs to support");
115
116unsigned int hfi1_max_srqs = 1024;
117module_param_named(max_srqs, hfi1_max_srqs, uint, S_IRUGO);
118MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
119
120unsigned int hfi1_max_srq_sges = 128;
121module_param_named(max_srq_sges, hfi1_max_srq_sges, uint, S_IRUGO);
122MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
123
124unsigned int hfi1_max_srq_wrs = 0x1FFFF;
125module_param_named(max_srq_wrs, hfi1_max_srq_wrs, uint, S_IRUGO);
126MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
127
Mike Marciniszynd0e859c2016-03-07 11:35:46 -0800128unsigned short piothreshold = 256;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800129module_param(piothreshold, ushort, S_IRUGO);
130MODULE_PARM_DESC(piothreshold, "size used to determine sdma vs. pio");
131
Dean Luick528ee9f2016-03-05 08:50:43 -0800132#define COPY_CACHELESS 1
133#define COPY_ADAPTIVE 2
134static unsigned int sge_copy_mode;
135module_param(sge_copy_mode, uint, S_IRUGO);
136MODULE_PARM_DESC(sge_copy_mode,
137 "Verbs copy mode: 0 use memcpy, 1 use cacheless copy, 2 adapt based on WSS");
138
Mike Marciniszyn77241052015-07-30 15:17:43 -0400139static void verbs_sdma_complete(
140 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800141 int status);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400142
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800143static int pio_wait(struct rvt_qp *qp,
144 struct send_context *sc,
145 struct hfi1_pkt_state *ps,
146 u32 flag);
147
Jubin John64ffd862015-10-26 10:28:47 -0400148/* Length of buffer to create verbs txreq cache name */
149#define TXREQ_NAME_LEN 24
150
Don Hiattf8195f32017-10-09 12:38:19 -0700151/* 16B trailing buffer */
152static const u8 trail_buf[MAX_16B_PADDING];
153
Dean Luick528ee9f2016-03-05 08:50:43 -0800154static uint wss_threshold;
155module_param(wss_threshold, uint, S_IRUGO);
156MODULE_PARM_DESC(wss_threshold, "Percentage (1-100) of LLC to use as a threshold for a cacheless copy");
157static uint wss_clean_period = 256;
158module_param(wss_clean_period, uint, S_IRUGO);
159MODULE_PARM_DESC(wss_clean_period, "Count of verbs copies before an entry in the page copy table is cleaned");
160
161/* memory working set size */
162struct hfi1_wss {
163 unsigned long *entries;
164 atomic_t total_count;
165 atomic_t clean_counter;
166 atomic_t clean_entry;
167
168 int threshold;
169 int num_entries;
170 long pages_mask;
171};
172
173static struct hfi1_wss wss;
174
175int hfi1_wss_init(void)
176{
177 long llc_size;
178 long llc_bits;
179 long table_size;
180 long table_bits;
181
182 /* check for a valid percent range - default to 80 if none or invalid */
183 if (wss_threshold < 1 || wss_threshold > 100)
184 wss_threshold = 80;
185 /* reject a wildly large period */
186 if (wss_clean_period > 1000000)
187 wss_clean_period = 256;
188 /* reject a zero period */
189 if (wss_clean_period == 0)
190 wss_clean_period = 1;
191
192 /*
193 * Calculate the table size - the next power of 2 larger than the
194 * LLC size. LLC size is in KiB.
195 */
196 llc_size = wss_llc_size() * 1024;
197 table_size = roundup_pow_of_two(llc_size);
198
199 /* one bit per page in rounded up table */
200 llc_bits = llc_size / PAGE_SIZE;
201 table_bits = table_size / PAGE_SIZE;
202 wss.pages_mask = table_bits - 1;
203 wss.num_entries = table_bits / BITS_PER_LONG;
204
205 wss.threshold = (llc_bits * wss_threshold) / 100;
206 if (wss.threshold == 0)
207 wss.threshold = 1;
208
209 atomic_set(&wss.clean_counter, wss_clean_period);
210
211 wss.entries = kcalloc(wss.num_entries, sizeof(*wss.entries),
212 GFP_KERNEL);
213 if (!wss.entries) {
214 hfi1_wss_exit();
215 return -ENOMEM;
216 }
217
218 return 0;
219}
220
221void hfi1_wss_exit(void)
222{
223 /* coded to handle partially initialized and repeat callers */
224 kfree(wss.entries);
225 wss.entries = NULL;
226}
227
228/*
229 * Advance the clean counter. When the clean period has expired,
230 * clean an entry.
231 *
232 * This is implemented in atomics to avoid locking. Because multiple
233 * variables are involved, it can be racy which can lead to slightly
234 * inaccurate information. Since this is only a heuristic, this is
235 * OK. Any innaccuracies will clean themselves out as the counter
236 * advances. That said, it is unlikely the entry clean operation will
237 * race - the next possible racer will not start until the next clean
238 * period.
239 *
240 * The clean counter is implemented as a decrement to zero. When zero
241 * is reached an entry is cleaned.
242 */
243static void wss_advance_clean_counter(void)
244{
245 int entry;
246 int weight;
247 unsigned long bits;
248
249 /* become the cleaner if we decrement the counter to zero */
250 if (atomic_dec_and_test(&wss.clean_counter)) {
251 /*
252 * Set, not add, the clean period. This avoids an issue
253 * where the counter could decrement below the clean period.
254 * Doing a set can result in lost decrements, slowing the
255 * clean advance. Since this a heuristic, this possible
256 * slowdown is OK.
257 *
258 * An alternative is to loop, advancing the counter by a
259 * clean period until the result is > 0. However, this could
260 * lead to several threads keeping another in the clean loop.
261 * This could be mitigated by limiting the number of times
262 * we stay in the loop.
263 */
264 atomic_set(&wss.clean_counter, wss_clean_period);
265
266 /*
267 * Uniquely grab the entry to clean and move to next.
268 * The current entry is always the lower bits of
269 * wss.clean_entry. The table size, wss.num_entries,
270 * is always a power-of-2.
271 */
272 entry = (atomic_inc_return(&wss.clean_entry) - 1)
273 & (wss.num_entries - 1);
274
275 /* clear the entry and count the bits */
276 bits = xchg(&wss.entries[entry], 0);
277 weight = hweight64((u64)bits);
278 /* only adjust the contended total count if needed */
279 if (weight)
280 atomic_sub(weight, &wss.total_count);
281 }
282}
283
284/*
285 * Insert the given address into the working set array.
286 */
287static void wss_insert(void *address)
288{
289 u32 page = ((unsigned long)address >> PAGE_SHIFT) & wss.pages_mask;
290 u32 entry = page / BITS_PER_LONG; /* assumes this ends up a shift */
291 u32 nr = page & (BITS_PER_LONG - 1);
292
293 if (!test_and_set_bit(nr, &wss.entries[entry]))
294 atomic_inc(&wss.total_count);
295
296 wss_advance_clean_counter();
297}
298
299/*
300 * Is the working set larger than the threshold?
301 */
Brian Welty0128fce2017-02-08 05:27:31 -0800302static inline bool wss_exceeds_threshold(void)
Dean Luick528ee9f2016-03-05 08:50:43 -0800303{
304 return atomic_read(&wss.total_count) >= wss.threshold;
305}
306
Mike Marciniszyn77241052015-07-30 15:17:43 -0400307/*
Mike Marciniszyn43a474a2017-03-20 17:25:04 -0700308 * Translate ib_wr_opcode into ib_wc_opcode.
309 */
310const enum ib_wc_opcode ib_hfi1_wc_opcode[] = {
311 [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
312 [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
313 [IB_WR_SEND] = IB_WC_SEND,
314 [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
315 [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
316 [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
317 [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD,
318 [IB_WR_SEND_WITH_INV] = IB_WC_SEND,
319 [IB_WR_LOCAL_INV] = IB_WC_LOCAL_INV,
320 [IB_WR_REG_MR] = IB_WC_REG_MR
321};
322
323/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400324 * Length of header by opcode, 0 --> not supported
325 */
326const u8 hdr_len_by_opcode[256] = {
327 /* RC */
328 [IB_OPCODE_RC_SEND_FIRST] = 12 + 8,
329 [IB_OPCODE_RC_SEND_MIDDLE] = 12 + 8,
330 [IB_OPCODE_RC_SEND_LAST] = 12 + 8,
331 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
332 [IB_OPCODE_RC_SEND_ONLY] = 12 + 8,
333 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
334 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
335 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = 12 + 8,
336 [IB_OPCODE_RC_RDMA_WRITE_LAST] = 12 + 8,
337 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
338 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
339 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
340 [IB_OPCODE_RC_RDMA_READ_REQUEST] = 12 + 8 + 16,
341 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = 12 + 8 + 4,
342 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = 12 + 8,
343 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = 12 + 8 + 4,
344 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = 12 + 8 + 4,
345 [IB_OPCODE_RC_ACKNOWLEDGE] = 12 + 8 + 4,
Mike Marciniszyn37aab622016-09-30 20:11:15 -0700346 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = 12 + 8 + 4 + 8,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 [IB_OPCODE_RC_COMPARE_SWAP] = 12 + 8 + 28,
348 [IB_OPCODE_RC_FETCH_ADD] = 12 + 8 + 28,
Jianxin Xiongbdd8a982016-05-24 12:50:17 -0700349 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = 12 + 8 + 4,
350 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = 12 + 8 + 4,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400351 /* UC */
352 [IB_OPCODE_UC_SEND_FIRST] = 12 + 8,
353 [IB_OPCODE_UC_SEND_MIDDLE] = 12 + 8,
354 [IB_OPCODE_UC_SEND_LAST] = 12 + 8,
355 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
356 [IB_OPCODE_UC_SEND_ONLY] = 12 + 8,
357 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
358 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
359 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = 12 + 8,
360 [IB_OPCODE_UC_RDMA_WRITE_LAST] = 12 + 8,
361 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
362 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
363 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
364 /* UD */
365 [IB_OPCODE_UD_SEND_ONLY] = 12 + 8 + 8,
366 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 12
367};
368
369static const opcode_handler opcode_handler_tbl[256] = {
370 /* RC */
371 [IB_OPCODE_RC_SEND_FIRST] = &hfi1_rc_rcv,
372 [IB_OPCODE_RC_SEND_MIDDLE] = &hfi1_rc_rcv,
373 [IB_OPCODE_RC_SEND_LAST] = &hfi1_rc_rcv,
374 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
375 [IB_OPCODE_RC_SEND_ONLY] = &hfi1_rc_rcv,
376 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
377 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = &hfi1_rc_rcv,
378 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = &hfi1_rc_rcv,
379 [IB_OPCODE_RC_RDMA_WRITE_LAST] = &hfi1_rc_rcv,
380 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
381 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = &hfi1_rc_rcv,
382 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
383 [IB_OPCODE_RC_RDMA_READ_REQUEST] = &hfi1_rc_rcv,
384 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = &hfi1_rc_rcv,
385 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = &hfi1_rc_rcv,
386 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = &hfi1_rc_rcv,
387 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = &hfi1_rc_rcv,
388 [IB_OPCODE_RC_ACKNOWLEDGE] = &hfi1_rc_rcv,
389 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = &hfi1_rc_rcv,
390 [IB_OPCODE_RC_COMPARE_SWAP] = &hfi1_rc_rcv,
391 [IB_OPCODE_RC_FETCH_ADD] = &hfi1_rc_rcv,
Jianxin Xionga2df0c82016-07-25 13:38:31 -0700392 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = &hfi1_rc_rcv,
393 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = &hfi1_rc_rcv,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400394 /* UC */
395 [IB_OPCODE_UC_SEND_FIRST] = &hfi1_uc_rcv,
396 [IB_OPCODE_UC_SEND_MIDDLE] = &hfi1_uc_rcv,
397 [IB_OPCODE_UC_SEND_LAST] = &hfi1_uc_rcv,
398 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
399 [IB_OPCODE_UC_SEND_ONLY] = &hfi1_uc_rcv,
400 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
401 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = &hfi1_uc_rcv,
402 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = &hfi1_uc_rcv,
403 [IB_OPCODE_UC_RDMA_WRITE_LAST] = &hfi1_uc_rcv,
404 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
405 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = &hfi1_uc_rcv,
406 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
407 /* UD */
408 [IB_OPCODE_UD_SEND_ONLY] = &hfi1_ud_rcv,
409 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_ud_rcv,
410 /* CNP */
411 [IB_OPCODE_CNP] = &hfi1_cnp_rcv
412};
413
Mike Marciniszynb374e062016-09-25 07:40:58 -0700414#define OPMASK 0x1f
415
416static const u32 pio_opmask[BIT(3)] = {
417 /* RC */
418 [IB_OPCODE_RC >> 5] =
419 BIT(RC_OP(SEND_ONLY) & OPMASK) |
420 BIT(RC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) |
421 BIT(RC_OP(RDMA_WRITE_ONLY) & OPMASK) |
422 BIT(RC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK) |
423 BIT(RC_OP(RDMA_READ_REQUEST) & OPMASK) |
424 BIT(RC_OP(ACKNOWLEDGE) & OPMASK) |
425 BIT(RC_OP(ATOMIC_ACKNOWLEDGE) & OPMASK) |
426 BIT(RC_OP(COMPARE_SWAP) & OPMASK) |
427 BIT(RC_OP(FETCH_ADD) & OPMASK),
428 /* UC */
429 [IB_OPCODE_UC >> 5] =
430 BIT(UC_OP(SEND_ONLY) & OPMASK) |
431 BIT(UC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) |
432 BIT(UC_OP(RDMA_WRITE_ONLY) & OPMASK) |
433 BIT(UC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK),
434};
435
Mike Marciniszyn77241052015-07-30 15:17:43 -0400436/*
437 * System image GUID.
438 */
439__be64 ib_hfi1_sys_image_guid;
440
441/**
442 * hfi1_copy_sge - copy data to SGE memory
443 * @ss: the SGE state
444 * @data: the data to copy
445 * @length: the length of the data
Brian Welty0128fce2017-02-08 05:27:31 -0800446 * @release: boolean to release MR
Dean Luick7b0b01a2016-02-03 14:35:49 -0800447 * @copy_last: do a separate copy of the last 8 bytes
Mike Marciniszyn77241052015-07-30 15:17:43 -0400448 */
449void hfi1_copy_sge(
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800450 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400451 void *data, u32 length,
Brian Welty0128fce2017-02-08 05:27:31 -0800452 bool release,
453 bool copy_last)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400454{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800455 struct rvt_sge *sge = &ss->sge;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800456 int i;
Brian Welty0128fce2017-02-08 05:27:31 -0800457 bool in_last = false;
458 bool cacheless_copy = false;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400459
Dean Luick528ee9f2016-03-05 08:50:43 -0800460 if (sge_copy_mode == COPY_CACHELESS) {
461 cacheless_copy = length >= PAGE_SIZE;
462 } else if (sge_copy_mode == COPY_ADAPTIVE) {
463 if (length >= PAGE_SIZE) {
464 /*
465 * NOTE: this *assumes*:
466 * o The first vaddr is the dest.
467 * o If multiple pages, then vaddr is sequential.
468 */
469 wss_insert(sge->vaddr);
470 if (length >= (2 * PAGE_SIZE))
471 wss_insert(sge->vaddr + PAGE_SIZE);
472
473 cacheless_copy = wss_exceeds_threshold();
474 } else {
475 wss_advance_clean_counter();
476 }
477 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800478 if (copy_last) {
479 if (length > 8) {
480 length -= 8;
481 } else {
Brian Welty0128fce2017-02-08 05:27:31 -0800482 copy_last = false;
483 in_last = true;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800484 }
485 }
486
487again:
Mike Marciniszyn77241052015-07-30 15:17:43 -0400488 while (length) {
Brian Welty1198fce2017-02-08 05:27:37 -0800489 u32 len = rvt_get_sge_length(sge, length);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400490
Mike Marciniszyn77241052015-07-30 15:17:43 -0400491 WARN_ON_ONCE(len == 0);
Dean Luick528ee9f2016-03-05 08:50:43 -0800492 if (unlikely(in_last)) {
493 /* enforce byte transfer ordering */
Dean Luick7b0b01a2016-02-03 14:35:49 -0800494 for (i = 0; i < len; i++)
495 ((u8 *)sge->vaddr)[i] = ((u8 *)data)[i];
Dean Luick528ee9f2016-03-05 08:50:43 -0800496 } else if (cacheless_copy) {
497 cacheless_memcpy(sge->vaddr, data, len);
Dean Luick7b0b01a2016-02-03 14:35:49 -0800498 } else {
499 memcpy(sge->vaddr, data, len);
500 }
Brian Welty1198fce2017-02-08 05:27:37 -0800501 rvt_update_sge(ss, len, release);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400502 data += len;
503 length -= len;
504 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800505
506 if (copy_last) {
Brian Welty0128fce2017-02-08 05:27:31 -0800507 copy_last = false;
508 in_last = true;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800509 length = 8;
510 goto again;
511 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400512}
513
Mike Marciniszyn77241052015-07-30 15:17:43 -0400514/*
515 * Make sure the QP is ready and able to accept the given opcode.
516 */
Don Hiatt90397462017-05-12 09:20:20 -0700517static inline opcode_handler qp_ok(struct hfi1_packet *packet)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400518{
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800519 if (!(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700520 return NULL;
Don Hiatt90397462017-05-12 09:20:20 -0700521 if (((packet->opcode & RVT_OPCODE_QP_MASK) ==
522 packet->qp->allowed_ops) ||
523 (packet->opcode == IB_OPCODE_CNP))
524 return opcode_handler_tbl[packet->opcode];
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700525
526 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400527}
528
Don Hiatt243d9f42017-03-20 17:26:20 -0700529static u64 hfi1_fault_tx(struct rvt_qp *qp, u8 opcode, u64 pbc)
530{
531#ifdef CONFIG_FAULT_INJECTION
532 if ((opcode & IB_OPCODE_MSP) == IB_OPCODE_MSP)
533 /*
534 * In order to drop non-IB traffic we
535 * set PbcInsertHrc to NONE (0x2).
536 * The packet will still be delivered
537 * to the receiving node but a
538 * KHdrHCRCErr (KDETH packet with a bad
539 * HCRC) will be triggered and the
540 * packet will not be delivered to the
541 * correct context.
542 */
543 pbc |= (u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT;
544 else
545 /*
546 * In order to drop regular verbs
547 * traffic we set the PbcTestEbp
548 * flag. The packet will still be
549 * delivered to the receiving node but
550 * a 'late ebp error' will be
551 * triggered and will be dropped.
552 */
553 pbc |= PBC_TEST_EBP;
554#endif
555 return pbc;
556}
557
Don Hiatt5786adf32017-08-04 13:54:10 -0700558static int hfi1_do_pkey_check(struct hfi1_packet *packet)
559{
560 struct hfi1_ctxtdata *rcd = packet->rcd;
561 struct hfi1_pportdata *ppd = rcd->ppd;
562 struct hfi1_16b_header *hdr = packet->hdr;
563 u16 pkey;
564
565 /* Pkey check needed only for bypass packets */
566 if (packet->etype != RHF_RCV_TYPE_BYPASS)
567 return 0;
568
569 /* Perform pkey check */
570 pkey = hfi1_16B_get_pkey(hdr);
571 return ingress_pkey_check(ppd, pkey, packet->sc,
572 packet->qp->s_pkey_index,
573 packet->slid, true);
574}
575
Don Hiatt90397462017-05-12 09:20:20 -0700576static inline void hfi1_handle_packet(struct hfi1_packet *packet,
577 bool is_mcast)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400578{
Don Hiatt90397462017-05-12 09:20:20 -0700579 u32 qp_num;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400580 struct hfi1_ctxtdata *rcd = packet->rcd;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400581 struct hfi1_pportdata *ppd = rcd->ppd;
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -0800582 struct hfi1_ibport *ibp = rcd_to_iport(rcd);
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800583 struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700584 opcode_handler packet_handler;
Dean Luickb77d7132015-10-26 10:28:43 -0400585 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400586
Don Hiatt90397462017-05-12 09:20:20 -0700587 inc_opstats(packet->tlen, &rcd->opstats->stats[packet->opcode]);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400588
Don Hiatt90397462017-05-12 09:20:20 -0700589 if (unlikely(is_mcast)) {
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800590 struct rvt_mcast *mcast;
591 struct rvt_mcast_qp *p;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400592
Don Hiatt90397462017-05-12 09:20:20 -0700593 if (!packet->grh)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400594 goto drop;
Don Hiatt90397462017-05-12 09:20:20 -0700595 mcast = rvt_mcast_find(&ibp->rvp,
596 &packet->grh->dgid,
Don Hiatt72c07e22017-08-04 13:53:58 -0700597 opa_get_lid(packet->dlid, 9B));
Jubin Johnd125a6c2016-02-14 20:19:49 -0800598 if (!mcast)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400599 goto drop;
600 list_for_each_entry_rcu(p, &mcast->qp_list, list) {
601 packet->qp = p->qp;
Don Hiatt5786adf32017-08-04 13:54:10 -0700602 if (hfi1_do_pkey_check(packet))
603 goto drop;
Dean Luickb77d7132015-10-26 10:28:43 -0400604 spin_lock_irqsave(&packet->qp->r_lock, flags);
Don Hiatt90397462017-05-12 09:20:20 -0700605 packet_handler = qp_ok(packet);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700606 if (likely(packet_handler))
607 packet_handler(packet);
608 else
609 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400610 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400611 }
612 /*
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800613 * Notify rvt_multicast_detach() if it is waiting for us
Mike Marciniszyn77241052015-07-30 15:17:43 -0400614 * to finish.
615 */
616 if (atomic_dec_return(&mcast->refcount) <= 1)
617 wake_up(&mcast->wait);
618 } else {
Don Hiatt90397462017-05-12 09:20:20 -0700619 /* Get the destination QP number. */
620 qp_num = ib_bth_get_qpn(packet->ohdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400621 rcu_read_lock();
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800622 packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
Don Hiatt5786adf32017-08-04 13:54:10 -0700623 if (!packet->qp)
624 goto unlock_drop;
625
626 if (hfi1_do_pkey_check(packet))
627 goto unlock_drop;
628
Dean Luickb77d7132015-10-26 10:28:43 -0400629 spin_lock_irqsave(&packet->qp->r_lock, flags);
Don Hiatt90397462017-05-12 09:20:20 -0700630 packet_handler = qp_ok(packet);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700631 if (likely(packet_handler))
632 packet_handler(packet);
633 else
634 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400635 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400636 rcu_read_unlock();
637 }
638 return;
Don Hiatt5786adf32017-08-04 13:54:10 -0700639unlock_drop:
640 rcu_read_unlock();
Mike Marciniszyn77241052015-07-30 15:17:43 -0400641drop:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -0800642 ibp->rvp.n_pkt_drops++;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400643}
644
Don Hiatt90397462017-05-12 09:20:20 -0700645/**
646 * hfi1_ib_rcv - process an incoming packet
647 * @packet: data packet information
648 *
649 * This is called to process an incoming packet at interrupt level.
650 */
651void hfi1_ib_rcv(struct hfi1_packet *packet)
652{
653 struct hfi1_ctxtdata *rcd = packet->rcd;
Don Hiatt90397462017-05-12 09:20:20 -0700654
Don Hiatt72c07e22017-08-04 13:53:58 -0700655 trace_input_ibhdr(rcd->dd, packet, !!(rhf_dc_info(packet->rhf)));
656 hfi1_handle_packet(packet, hfi1_check_mcast(packet->dlid));
657}
Don Hiatt90397462017-05-12 09:20:20 -0700658
Don Hiatt72c07e22017-08-04 13:53:58 -0700659void hfi1_16B_rcv(struct hfi1_packet *packet)
660{
661 struct hfi1_ctxtdata *rcd = packet->rcd;
662
663 trace_input_ibhdr(rcd->dd, packet, false);
664 hfi1_handle_packet(packet, hfi1_check_mcast(packet->dlid));
Don Hiatt90397462017-05-12 09:20:20 -0700665}
666
Mike Marciniszyn77241052015-07-30 15:17:43 -0400667/*
668 * This is called from a timer to check for QPs
669 * which need kernel memory in order to send a packet.
670 */
Kees Cook80641352017-10-16 15:51:54 -0700671static void mem_timer(struct timer_list *t)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400672{
Kees Cook80641352017-10-16 15:51:54 -0700673 struct hfi1_ibdev *dev = from_timer(dev, t, mem_timer);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400674 struct list_head *list = &dev->memwait;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800675 struct rvt_qp *qp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400676 struct iowait *wait;
677 unsigned long flags;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800678 struct hfi1_qp_priv *priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400679
680 write_seqlock_irqsave(&dev->iowait_lock, flags);
681 if (!list_empty(list)) {
682 wait = list_first_entry(list, struct iowait, list);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800683 qp = iowait_to_qp(wait);
684 priv = qp->priv;
685 list_del_init(&priv->s_iowait.list);
Mike Marciniszyn4e045572016-10-10 06:14:28 -0700686 priv->s_iowait.lock = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400687 /* refcount held until actual wake up */
688 if (!list_empty(list))
689 mod_timer(&dev->mem_timer, jiffies + 1);
690 }
691 write_sequnlock_irqrestore(&dev->iowait_lock, flags);
692
693 if (qp)
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800694 hfi1_qp_wakeup(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400695}
696
Mike Marciniszyn77241052015-07-30 15:17:43 -0400697/*
698 * This is called with progress side lock held.
699 */
700/* New API */
701static void verbs_sdma_complete(
702 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800703 int status)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400704{
705 struct verbs_txreq *tx =
706 container_of(cookie, struct verbs_txreq, txreq);
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800707 struct rvt_qp *qp = tx->qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400708
709 spin_lock(&qp->s_lock);
Jubin Johne4909742016-02-14 20:22:00 -0800710 if (tx->wqe) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400711 hfi1_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
Jubin Johne4909742016-02-14 20:22:00 -0800712 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
Don Hiatt30e07412017-08-04 13:54:04 -0700713 struct hfi1_opa_header *hdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400714
715 hdr = &tx->phdr.hdr;
716 hfi1_rc_send_complete(qp, hdr);
717 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400718 spin_unlock(&qp->s_lock);
719
720 hfi1_put_txreq(tx);
721}
722
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800723static int wait_kmem(struct hfi1_ibdev *dev,
724 struct rvt_qp *qp,
725 struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400726{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800727 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400728 unsigned long flags;
729 int ret = 0;
730
731 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800732 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400733 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800734 list_add_tail(&ps->s_txreq->txreq.list,
735 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800736 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400737 if (list_empty(&dev->memwait))
738 mod_timer(&dev->mem_timer, jiffies + 1);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800739 qp->s_flags |= RVT_S_WAIT_KMEM;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800740 list_add_tail(&priv->s_iowait.list, &dev->memwait);
Mike Marciniszyn4e045572016-10-10 06:14:28 -0700741 priv->s_iowait.lock = &dev->iowait_lock;
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800742 trace_hfi1_qpsleep(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn4d6f85c2016-09-06 04:34:35 -0700743 rvt_get_qp(qp);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400744 }
745 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800746 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400747 ret = -EBUSY;
748 }
749 spin_unlock_irqrestore(&qp->s_lock, flags);
750
751 return ret;
752}
753
754/*
755 * This routine calls txadds for each sg entry.
756 *
757 * Add failures will revert the sge cursor
758 */
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800759static noinline int build_verbs_ulp_payload(
Mike Marciniszyn77241052015-07-30 15:17:43 -0400760 struct sdma_engine *sde,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400761 u32 length,
762 struct verbs_txreq *tx)
763{
Mitko Haralanovb777f152016-12-07 19:33:27 -0800764 struct rvt_sge_state *ss = tx->ss;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800765 struct rvt_sge *sg_list = ss->sg_list;
766 struct rvt_sge sge = ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400767 u8 num_sge = ss->num_sge;
768 u32 len;
769 int ret = 0;
770
771 while (length) {
772 len = ss->sge.length;
773 if (len > length)
774 len = length;
775 if (len > ss->sge.sge_length)
776 len = ss->sge.sge_length;
777 WARN_ON_ONCE(len == 0);
778 ret = sdma_txadd_kvaddr(
779 sde->dd,
780 &tx->txreq,
781 ss->sge.vaddr,
782 len);
783 if (ret)
784 goto bail_txadd;
Brian Welty1198fce2017-02-08 05:27:37 -0800785 rvt_update_sge(ss, len, false);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400786 length -= len;
787 }
788 return ret;
789bail_txadd:
790 /* unwind cursor */
791 ss->sge = sge;
792 ss->num_sge = num_sge;
793 ss->sg_list = sg_list;
794 return ret;
795}
796
Mike Marciniszyn1b311f82017-10-23 06:06:08 -0700797/**
798 * update_tx_opstats - record stats by opcode
799 * @qp; the qp
800 * @ps: transmit packet state
801 * @plen: the plen in dwords
802 *
803 * This is a routine to record the tx opstats after a
804 * packet has been presented to the egress mechanism.
805 */
806static void update_tx_opstats(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
807 u32 plen)
808{
809#ifdef CONFIG_DEBUG_FS
810 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
811 struct hfi1_opcode_stats_perctx *s = get_cpu_ptr(dd->tx_opstats);
812
813 inc_opstats(plen * 4, &s->stats[ps->opcode]);
814 put_cpu_ptr(s);
815#endif
816}
817
Mike Marciniszyn77241052015-07-30 15:17:43 -0400818/*
819 * Build the number of DMA descriptors needed to send length bytes of data.
820 *
821 * NOTE: DMA mapping is held in the tx until completed in the ring or
822 * the tx desc is freed without having been submitted to the ring
823 *
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800824 * This routine ensures all the helper routine calls succeed.
Mike Marciniszyn77241052015-07-30 15:17:43 -0400825 */
826/* New API */
827static int build_verbs_tx_desc(
828 struct sdma_engine *sde,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400829 u32 length,
830 struct verbs_txreq *tx,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700831 struct hfi1_ahg_info *ahg_info,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400832 u64 pbc)
833{
834 int ret = 0;
Don Hiattd4d602e2016-07-25 13:40:22 -0700835 struct hfi1_sdma_header *phdr = &tx->phdr;
Mitko Haralanov96362582018-02-01 10:46:07 -0800836 u16 hdrbytes = (tx->hdr_dwords + sizeof(pbc) / 4) << 2;
Don Hiatt566d53a2017-08-04 13:54:47 -0700837 u8 extra_bytes = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400838
Don Hiatt566d53a2017-08-04 13:54:47 -0700839 if (tx->phdr.hdr.hdr_type) {
840 /*
841 * hdrbytes accounts for PBC. Need to subtract 8 bytes
842 * before calculating padding.
843 */
844 extra_bytes = hfi1_get_16b_padding(hdrbytes - 8, length) +
845 (SIZE_OF_CRC << 2) + SIZE_OF_LT;
Don Hiatt566d53a2017-08-04 13:54:47 -0700846 }
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700847 if (!ahg_info->ahgcount) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400848 ret = sdma_txinit_ahg(
849 &tx->txreq,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700850 ahg_info->tx_flags,
Don Hiatt566d53a2017-08-04 13:54:47 -0700851 hdrbytes + length +
852 extra_bytes,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700853 ahg_info->ahgidx,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400854 0,
855 NULL,
856 0,
857 verbs_sdma_complete);
858 if (ret)
859 goto bail_txadd;
860 phdr->pbc = cpu_to_le64(pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400861 ret = sdma_txadd_kvaddr(
862 sde->dd,
863 &tx->txreq,
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800864 phdr,
865 hdrbytes);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400866 if (ret)
867 goto bail_txadd;
868 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400869 ret = sdma_txinit_ahg(
870 &tx->txreq,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700871 ahg_info->tx_flags,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400872 length,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700873 ahg_info->ahgidx,
874 ahg_info->ahgcount,
875 ahg_info->ahgdesc,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400876 hdrbytes,
877 verbs_sdma_complete);
878 if (ret)
879 goto bail_txadd;
880 }
Mitko Haralanovb777f152016-12-07 19:33:27 -0800881 /* add the ulp payload - if any. tx->ss can be NULL for acks */
Don Hiatt566d53a2017-08-04 13:54:47 -0700882 if (tx->ss) {
Mitko Haralanovb777f152016-12-07 19:33:27 -0800883 ret = build_verbs_ulp_payload(sde, length, tx);
Don Hiatt566d53a2017-08-04 13:54:47 -0700884 if (ret)
885 goto bail_txadd;
886 }
887
888 /* add icrc, lt byte, and padding to flit */
Don Hiattf8195f32017-10-09 12:38:19 -0700889 if (extra_bytes)
Don Hiatt566d53a2017-08-04 13:54:47 -0700890 ret = sdma_txadd_kvaddr(sde->dd, &tx->txreq,
Don Hiattf8195f32017-10-09 12:38:19 -0700891 (void *)trail_buf, extra_bytes);
Don Hiatt566d53a2017-08-04 13:54:47 -0700892
Mike Marciniszyn77241052015-07-30 15:17:43 -0400893bail_txadd:
894 return ret;
895}
896
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800897int hfi1_verbs_send_dma(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500898 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400899{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800900 struct hfi1_qp_priv *priv = qp->priv;
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700901 struct hfi1_ahg_info *ahg_info = priv->s_ahg;
Mitko Haralanov96362582018-02-01 10:46:07 -0800902 u32 hdrwords = ps->s_txreq->hdr_dwords;
Don Hiatte922ae02016-12-07 19:33:00 -0800903 u32 len = ps->s_txreq->s_cur_size;
Don Hiatt566d53a2017-08-04 13:54:47 -0700904 u32 plen;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500905 struct hfi1_ibdev *dev = ps->dev;
906 struct hfi1_pportdata *ppd = ps->ppd;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400907 struct verbs_txreq *tx;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800908 u8 sc5 = priv->s_sc;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400909 int ret;
Don Hiatt566d53a2017-08-04 13:54:47 -0700910 u32 dwords;
Don Hiatt566d53a2017-08-04 13:54:47 -0700911
912 if (ps->s_txreq->phdr.hdr.hdr_type) {
913 u8 extra_bytes = hfi1_get_16b_padding((hdrwords << 2), len);
914
915 dwords = (len + extra_bytes + (SIZE_OF_CRC << 2) +
916 SIZE_OF_LT) >> 2;
Don Hiatt566d53a2017-08-04 13:54:47 -0700917 } else {
918 dwords = (len + 3) >> 2;
919 }
Mitko Haralanov96362582018-02-01 10:46:07 -0800920 plen = hdrwords + dwords + sizeof(pbc) / 4;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400921
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800922 tx = ps->s_txreq;
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800923 if (!sdma_txreq_built(&tx->txreq)) {
924 if (likely(pbc == 0)) {
925 u32 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
Don Hiatt243d9f42017-03-20 17:26:20 -0700926
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800927 /* No vl15 here */
Don Hiatt566d53a2017-08-04 13:54:47 -0700928 /* set PBC_DC_INFO bit (aka SC[4]) in pbc */
929 if (ps->s_txreq->phdr.hdr.hdr_type)
930 pbc |= PBC_PACKET_BYPASS |
931 PBC_INSERT_BYPASS_ICRC;
932 else
933 pbc |= (ib_is_sc5(sc5) << PBC_DC_INFO_SHIFT);
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800934
Mitko Haralanova74d5302018-05-02 06:43:24 -0700935 if (unlikely(hfi1_dbg_should_fault_tx(qp, ps->opcode)))
Don Hiatt566d53a2017-08-04 13:54:47 -0700936 pbc = hfi1_fault_tx(qp, ps->opcode, pbc);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800937 pbc = create_pbc(ppd,
Don Hiatt243d9f42017-03-20 17:26:20 -0700938 pbc,
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800939 qp->srate_mbps,
940 vl,
941 plen);
942 }
943 tx->wqe = qp->s_wqe;
Mitko Haralanovb777f152016-12-07 19:33:27 -0800944 ret = build_verbs_tx_desc(tx->sde, len, tx, ahg_info, pbc);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800945 if (unlikely(ret))
946 goto bail_build;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400947 }
Kaike Wanbcad2912017-07-24 07:45:37 -0700948 ret = sdma_send_txreq(tx->sde, &priv->s_iowait, &tx->txreq,
949 ps->pkts_sent);
Mike Marciniszyn5326dfb2016-03-07 11:35:24 -0800950 if (unlikely(ret < 0)) {
951 if (ret == -ECOMM)
952 goto bail_ecomm;
953 return ret;
954 }
Mike Marciniszyn1b311f82017-10-23 06:06:08 -0700955
956 update_tx_opstats(qp, ps, plen);
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -0800957 trace_sdma_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
Don Hiatt228d2af2017-05-12 09:20:08 -0700958 &ps->s_txreq->phdr.hdr, ib_is_sc5(sc5));
Mike Marciniszyn77241052015-07-30 15:17:43 -0400959 return ret;
960
Mike Marciniszyn77241052015-07-30 15:17:43 -0400961bail_ecomm:
962 /* The current one got "sent" */
963 return 0;
964bail_build:
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800965 ret = wait_kmem(dev, qp, ps);
966 if (!ret) {
967 /* free txreq - bad state */
968 hfi1_put_txreq(ps->s_txreq);
969 ps->s_txreq = NULL;
970 }
971 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400972}
973
974/*
975 * If we are now in the error state, return zero to flush the
976 * send work request.
977 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800978static int pio_wait(struct rvt_qp *qp,
979 struct send_context *sc,
980 struct hfi1_pkt_state *ps,
981 u32 flag)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400982{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800983 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400984 struct hfi1_devdata *dd = sc->dd;
985 struct hfi1_ibdev *dev = &dd->verbs_dev;
986 unsigned long flags;
987 int ret = 0;
988
989 /*
990 * Note that as soon as want_buffer() is called and
991 * possibly before it returns, sc_piobufavail()
992 * could be called. Therefore, put QP on the I/O wait list before
993 * enabling the PIO avail interrupt.
994 */
995 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800996 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400997 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800998 list_add_tail(&ps->s_txreq->txreq.list,
999 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -08001000 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001001 struct hfi1_ibdev *dev = &dd->verbs_dev;
1002 int was_empty;
1003
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001004 dev->n_piowait += !!(flag & RVT_S_WAIT_PIO);
1005 dev->n_piodrain += !!(flag & RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001006 qp->s_flags |= flag;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001007 was_empty = list_empty(&sc->piowait);
Kaike Wanbcad2912017-07-24 07:45:37 -07001008 iowait_queue(ps->pkts_sent, &priv->s_iowait,
1009 &sc->piowait);
Mike Marciniszyn4e045572016-10-10 06:14:28 -07001010 priv->s_iowait.lock = &dev->iowait_lock;
Dennis Dalessandro54d10c12016-01-19 14:43:01 -08001011 trace_hfi1_qpsleep(qp, RVT_S_WAIT_PIO);
Mike Marciniszyn4d6f85c2016-09-06 04:34:35 -07001012 rvt_get_qp(qp);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001013 /* counting: only call wantpiobuf_intr if first user */
1014 if (was_empty)
1015 hfi1_sc_wantpiobuf_intr(sc, 1);
1016 }
1017 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -08001018 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001019 ret = -EBUSY;
1020 }
1021 spin_unlock_irqrestore(&qp->s_lock, flags);
1022 return ret;
1023}
1024
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001025static void verbs_pio_complete(void *arg, int code)
1026{
1027 struct rvt_qp *qp = (struct rvt_qp *)arg;
1028 struct hfi1_qp_priv *priv = qp->priv;
1029
1030 if (iowait_pio_dec(&priv->s_iowait))
1031 iowait_drain_wakeup(&priv->s_iowait);
1032}
1033
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001034int hfi1_verbs_send_pio(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001035 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001036{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -08001037 struct hfi1_qp_priv *priv = qp->priv;
Mitko Haralanov96362582018-02-01 10:46:07 -08001038 u32 hdrwords = ps->s_txreq->hdr_dwords;
Mitko Haralanovb777f152016-12-07 19:33:27 -08001039 struct rvt_sge_state *ss = ps->s_txreq->ss;
Don Hiatte922ae02016-12-07 19:33:00 -08001040 u32 len = ps->s_txreq->s_cur_size;
Don Hiatt566d53a2017-08-04 13:54:47 -07001041 u32 dwords;
1042 u32 plen;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001043 struct hfi1_pportdata *ppd = ps->ppd;
Don Hiatt566d53a2017-08-04 13:54:47 -07001044 u32 *hdr;
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -08001045 u8 sc5;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001046 unsigned long flags = 0;
1047 struct send_context *sc;
1048 struct pio_buf *pbuf;
1049 int wc_status = IB_WC_SUCCESS;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001050 int ret = 0;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001051 pio_release_cb cb = NULL;
Don Hiatt566d53a2017-08-04 13:54:47 -07001052 u8 extra_bytes = 0;
1053
1054 if (ps->s_txreq->phdr.hdr.hdr_type) {
1055 u8 pad_size = hfi1_get_16b_padding((hdrwords << 2), len);
1056
1057 extra_bytes = pad_size + (SIZE_OF_CRC << 2) + SIZE_OF_LT;
1058 dwords = (len + extra_bytes) >> 2;
1059 hdr = (u32 *)&ps->s_txreq->phdr.hdr.opah;
Don Hiatt566d53a2017-08-04 13:54:47 -07001060 } else {
1061 dwords = (len + 3) >> 2;
1062 hdr = (u32 *)&ps->s_txreq->phdr.hdr.ibh;
1063 }
Mitko Haralanov96362582018-02-01 10:46:07 -08001064 plen = hdrwords + dwords + sizeof(pbc) / 4;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001065
1066 /* only RC/UC use complete */
1067 switch (qp->ibqp.qp_type) {
1068 case IB_QPT_RC:
1069 case IB_QPT_UC:
1070 cb = verbs_pio_complete;
1071 break;
1072 default:
1073 break;
1074 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001075
1076 /* vl15 special case taken care of in ud.c */
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -08001077 sc5 = priv->s_sc;
Mike Marciniszyncef504c2016-03-07 11:35:35 -08001078 sc = ps->s_txreq->psc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001079
Mike Marciniszyn77241052015-07-30 15:17:43 -04001080 if (likely(pbc == 0)) {
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -08001081 u8 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
Don Hiatt243d9f42017-03-20 17:26:20 -07001082
Don Hiatt566d53a2017-08-04 13:54:47 -07001083 /* set PBC_DC_INFO bit (aka SC[4]) in pbc */
1084 if (ps->s_txreq->phdr.hdr.hdr_type)
1085 pbc |= PBC_PACKET_BYPASS | PBC_INSERT_BYPASS_ICRC;
1086 else
1087 pbc |= (ib_is_sc5(sc5) << PBC_DC_INFO_SHIFT);
Mitko Haralanova74d5302018-05-02 06:43:24 -07001088
1089 if (unlikely(hfi1_dbg_should_fault_tx(qp, ps->opcode)))
Don Hiatt566d53a2017-08-04 13:54:47 -07001090 pbc = hfi1_fault_tx(qp, ps->opcode, pbc);
Don Hiatt243d9f42017-03-20 17:26:20 -07001091 pbc = create_pbc(ppd, pbc, qp->srate_mbps, vl, plen);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001092 }
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001093 if (cb)
1094 iowait_pio_inc(&priv->s_iowait);
1095 pbuf = sc_buffer_alloc(sc, plen, cb, qp);
Jubin Johnd125a6c2016-02-14 20:19:49 -08001096 if (unlikely(!pbuf)) {
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001097 if (cb)
1098 verbs_pio_complete(qp, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001099 if (ppd->host_link_state != HLS_UP_ACTIVE) {
1100 /*
1101 * If we have filled the PIO buffers to capacity and are
1102 * not in an active state this request is not going to
1103 * go out to so just complete it with an error or else a
1104 * ULP or the core may be stuck waiting.
1105 */
1106 hfi1_cdbg(
1107 PIO,
1108 "alloc failed. state not active, completing");
1109 wc_status = IB_WC_GENERAL_ERR;
1110 goto pio_bail;
1111 } else {
1112 /*
1113 * This is a normal occurrence. The PIO buffs are full
1114 * up but we are still happily sending, well we could be
1115 * so lets continue to queue the request.
1116 */
1117 hfi1_cdbg(PIO, "alloc failed. state active, queuing");
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001118 ret = pio_wait(qp, sc, ps, RVT_S_WAIT_PIO);
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001119 if (!ret)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001120 /* txreq not queued - free */
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001121 goto bail;
1122 /* tx consumed in wait */
1123 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001124 }
1125 }
1126
Don Hiatt566d53a2017-08-04 13:54:47 -07001127 if (dwords == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001128 pio_copy(ppd->dd, pbuf, pbc, hdr, hdrwords);
1129 } else {
Don Hiatt566d53a2017-08-04 13:54:47 -07001130 seg_pio_copy_start(pbuf, pbc,
1131 hdr, hdrwords * 4);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001132 if (ss) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001133 while (len) {
1134 void *addr = ss->sge.vaddr;
1135 u32 slen = ss->sge.length;
1136
1137 if (slen > len)
1138 slen = len;
Brian Welty1198fce2017-02-08 05:27:37 -08001139 rvt_update_sge(ss, slen, false);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001140 seg_pio_copy_mid(pbuf, addr, slen);
1141 len -= slen;
1142 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001143 }
Don Hiattf8195f32017-10-09 12:38:19 -07001144 /* add icrc, lt byte, and padding to flit */
1145 if (extra_bytes)
1146 seg_pio_copy_mid(pbuf, trail_buf, extra_bytes);
Don Hiatt566d53a2017-08-04 13:54:47 -07001147
Don Hiatt566d53a2017-08-04 13:54:47 -07001148 seg_pio_copy_end(pbuf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001149 }
1150
Mike Marciniszyn1b311f82017-10-23 06:06:08 -07001151 update_tx_opstats(qp, ps, plen);
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -08001152 trace_pio_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
Don Hiatt228d2af2017-05-12 09:20:08 -07001153 &ps->s_txreq->phdr.hdr, ib_is_sc5(sc5));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001154
Mike Marciniszyn77241052015-07-30 15:17:43 -04001155pio_bail:
1156 if (qp->s_wqe) {
1157 spin_lock_irqsave(&qp->s_lock, flags);
1158 hfi1_send_complete(qp, qp->s_wqe, wc_status);
1159 spin_unlock_irqrestore(&qp->s_lock, flags);
1160 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
1161 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001162 hfi1_rc_send_complete(qp, &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001163 spin_unlock_irqrestore(&qp->s_lock, flags);
1164 }
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001165
1166 ret = 0;
1167
1168bail:
1169 hfi1_put_txreq(ps->s_txreq);
1170 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001171}
Geliang Tangb91cc572015-09-21 23:39:08 +08001172
Mike Marciniszyn77241052015-07-30 15:17:43 -04001173/*
1174 * egress_pkey_matches_entry - return 1 if the pkey matches ent (ent
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001175 * being an entry from the partition key table), return 0
Mike Marciniszyn77241052015-07-30 15:17:43 -04001176 * otherwise. Use the matching criteria for egress partition keys
1177 * specified in the OPAv1 spec., section 9.1l.7.
1178 */
1179static inline int egress_pkey_matches_entry(u16 pkey, u16 ent)
1180{
1181 u16 mkey = pkey & PKEY_LOW_15_MASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001182 u16 mentry = ent & PKEY_LOW_15_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001183
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001184 if (mkey == mentry) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001185 /*
1186 * If pkey[15] is set (full partition member),
1187 * is bit 15 in the corresponding table element
1188 * clear (limited member)?
1189 */
1190 if (pkey & PKEY_MEMBER_MASK)
1191 return !!(ent & PKEY_MEMBER_MASK);
1192 return 1;
1193 }
1194 return 0;
1195}
1196
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001197/**
1198 * egress_pkey_check - check P_KEY of a packet
Don Hiatt566d53a2017-08-04 13:54:47 -07001199 * @ppd: Physical IB port data
1200 * @slid: SLID for packet
1201 * @bkey: PKEY for header
1202 * @sc5: SC for packet
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001203 * @s_pkey_index: It will be used for look up optimization for kernel contexts
1204 * only. If it is negative value, then it means user contexts is calling this
1205 * function.
1206 *
1207 * It checks if hdr's pkey is valid.
1208 *
1209 * Return: 0 on success, otherwise, 1
Mike Marciniszyn77241052015-07-30 15:17:43 -04001210 */
Don Hiatt566d53a2017-08-04 13:54:47 -07001211int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001212 u8 sc5, int8_t s_pkey_index)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001213{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001214 struct hfi1_devdata *dd;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001215 int i;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001216 int is_user_ctxt_mechanism = (s_pkey_index < 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001217
1218 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_OUT))
1219 return 0;
1220
Mike Marciniszyn77241052015-07-30 15:17:43 -04001221 /* If SC15, pkey[0:14] must be 0x7fff */
1222 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1223 goto bad;
1224
Mike Marciniszyn77241052015-07-30 15:17:43 -04001225 /* Is the pkey = 0x0, or 0x8000? */
1226 if ((pkey & PKEY_LOW_15_MASK) == 0)
1227 goto bad;
1228
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001229 /*
1230 * For the kernel contexts only, if a qp is passed into the function,
1231 * the most likely matching pkey has index qp->s_pkey_index
1232 */
1233 if (!is_user_ctxt_mechanism &&
1234 egress_pkey_matches_entry(pkey, ppd->pkeys[s_pkey_index])) {
1235 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001236 }
1237
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001238 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1239 if (egress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1240 return 0;
1241 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001242bad:
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001243 /*
1244 * For the user-context mechanism, the P_KEY check would only happen
1245 * once per SDMA request, not once per packet. Therefore, there's no
1246 * need to increment the counter for the user-context mechanism.
1247 */
1248 if (!is_user_ctxt_mechanism) {
1249 incr_cntr64(&ppd->port_xmit_constraint_errors);
1250 dd = ppd->dd;
1251 if (!(dd->err_info_xmit_constraint.status &
1252 OPA_EI_STATUS_SMASK)) {
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001253 dd->err_info_xmit_constraint.status |=
1254 OPA_EI_STATUS_SMASK;
1255 dd->err_info_xmit_constraint.slid = slid;
1256 dd->err_info_xmit_constraint.pkey = pkey;
1257 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001258 }
1259 return 1;
1260}
1261
1262/**
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001263 * get_send_routine - choose an egress routine
1264 *
1265 * Choose an egress routine based on QP type
1266 * and size
1267 */
1268static inline send_routine get_send_routine(struct rvt_qp *qp,
Don Hiatt566d53a2017-08-04 13:54:47 -07001269 struct hfi1_pkt_state *ps)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001270{
1271 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1272 struct hfi1_qp_priv *priv = qp->priv;
Don Hiatt566d53a2017-08-04 13:54:47 -07001273 struct verbs_txreq *tx = ps->s_txreq;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001274
1275 if (unlikely(!(dd->flags & HFI1_HAS_SEND_DMA)))
1276 return dd->process_pio_send;
1277 switch (qp->ibqp.qp_type) {
1278 case IB_QPT_SMI:
1279 return dd->process_pio_send;
1280 case IB_QPT_GSI:
1281 case IB_QPT_UD:
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001282 break;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001283 case IB_QPT_UC:
Mike Marciniszynb374e062016-09-25 07:40:58 -07001284 case IB_QPT_RC: {
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001285 if (piothreshold &&
Don Hiatte922ae02016-12-07 19:33:00 -08001286 tx->s_cur_size <= min(piothreshold, qp->pmtu) &&
Don Hiatt566d53a2017-08-04 13:54:47 -07001287 (BIT(ps->opcode & OPMASK) & pio_opmask[ps->opcode >> 5]) &&
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001288 iowait_sdma_pending(&priv->s_iowait) == 0 &&
1289 !sdma_txreq_built(&tx->txreq))
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001290 return dd->process_pio_send;
1291 break;
Mike Marciniszynb374e062016-09-25 07:40:58 -07001292 }
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001293 default:
1294 break;
1295 }
1296 return dd->process_dma_send;
1297}
1298
1299/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001300 * hfi1_verbs_send - send a packet
1301 * @qp: the QP to send on
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001302 * @ps: the state of the packet to send
Mike Marciniszyn77241052015-07-30 15:17:43 -04001303 *
1304 * Return zero if packet is sent or queued OK.
Dennis Dalessandro54d10c12016-01-19 14:43:01 -08001305 * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001306 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001307int hfi1_verbs_send(struct rvt_qp *qp, struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001308{
1309 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001310 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001311 struct ib_other_headers *ohdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001312 send_routine sr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001313 int ret;
Don Hiatt566d53a2017-08-04 13:54:47 -07001314 u16 pkey;
1315 u32 slid;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001316
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001317 /* locate the pkey within the headers */
Don Hiatt566d53a2017-08-04 13:54:47 -07001318 if (ps->s_txreq->phdr.hdr.hdr_type) {
1319 struct hfi1_16b_header *hdr = &ps->s_txreq->phdr.hdr.opah;
1320 u8 l4 = hfi1_16B_get_l4(hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001321
Don Hiatt566d53a2017-08-04 13:54:47 -07001322 if (l4 == OPA_16B_L4_IB_GLOBAL)
1323 ohdr = &hdr->u.l.oth;
1324 else
1325 ohdr = &hdr->u.oth;
1326 slid = hfi1_16B_get_slid(hdr);
1327 pkey = hfi1_16B_get_pkey(hdr);
1328 } else {
1329 struct ib_header *hdr = &ps->s_txreq->phdr.hdr.ibh;
1330 u8 lnh = ib_get_lnh(hdr);
1331
1332 if (lnh == HFI1_LRH_GRH)
1333 ohdr = &hdr->u.l.oth;
1334 else
1335 ohdr = &hdr->u.oth;
1336 slid = ib_get_slid(hdr);
1337 pkey = ib_bth_get_pkey(ohdr);
1338 }
1339
1340 ps->opcode = ib_bth_get_opcode(ohdr);
1341 sr = get_send_routine(qp, ps);
1342 ret = egress_pkey_check(dd->pport, slid, pkey,
1343 priv->s_sc, qp->s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001344 if (unlikely(ret)) {
1345 /*
1346 * The value we are returning here does not get propagated to
1347 * the verbs caller. Thus we need to complete the request with
1348 * error otherwise the caller could be sitting waiting on the
1349 * completion event. Only do this for PIO. SDMA has its own
1350 * mechanism for handling the errors. So for SDMA we can just
1351 * return.
1352 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001353 if (sr == dd->process_pio_send) {
1354 unsigned long flags;
1355
Mike Marciniszyn77241052015-07-30 15:17:43 -04001356 hfi1_cdbg(PIO, "%s() Failed. Completing with err",
1357 __func__);
1358 spin_lock_irqsave(&qp->s_lock, flags);
1359 hfi1_send_complete(qp, qp->s_wqe, IB_WC_GENERAL_ERR);
1360 spin_unlock_irqrestore(&qp->s_lock, flags);
1361 }
1362 return -EINVAL;
1363 }
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001364 if (sr == dd->process_dma_send && iowait_pio_pending(&priv->s_iowait))
1365 return pio_wait(qp,
1366 ps->s_txreq->psc,
1367 ps,
1368 RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001369 return sr(qp, ps, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001370}
1371
Harish Chegondi94d51712016-01-19 14:43:17 -08001372/**
1373 * hfi1_fill_device_attr - Fill in rvt dev info device attributes.
1374 * @dd: the device data structure
1375 */
1376static void hfi1_fill_device_attr(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377{
Harish Chegondi94d51712016-01-19 14:43:17 -08001378 struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001379 u32 ver = dd->dc8051_ver;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001380
Harish Chegondi94d51712016-01-19 14:43:17 -08001381 memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001382
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001383 rdi->dparms.props.fw_ver = ((u64)(dc8051_ver_maj(ver)) << 32) |
1384 ((u64)(dc8051_ver_min(ver)) << 16) |
1385 (u64)dc8051_ver_patch(ver);
1386
Harish Chegondi94d51712016-01-19 14:43:17 -08001387 rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1388 IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1389 IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
Jianxin Xiongc72cfe32016-07-25 13:38:43 -07001390 IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE |
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001391 IB_DEVICE_MEM_MGT_EXTENSIONS |
1392 IB_DEVICE_RDMA_NETDEV_OPA_VNIC;
Harish Chegondi94d51712016-01-19 14:43:17 -08001393 rdi->dparms.props.page_size_cap = PAGE_SIZE;
1394 rdi->dparms.props.vendor_id = dd->oui1 << 16 | dd->oui2 << 8 | dd->oui3;
1395 rdi->dparms.props.vendor_part_id = dd->pcidev->device;
1396 rdi->dparms.props.hw_ver = dd->minrev;
1397 rdi->dparms.props.sys_image_guid = ib_hfi1_sys_image_guid;
Jianxin Xiongc72cfe32016-07-25 13:38:43 -07001398 rdi->dparms.props.max_mr_size = U64_MAX;
1399 rdi->dparms.props.max_fast_reg_page_list_len = UINT_MAX;
Harish Chegondi94d51712016-01-19 14:43:17 -08001400 rdi->dparms.props.max_qp = hfi1_max_qps;
1401 rdi->dparms.props.max_qp_wr = hfi1_max_qp_wrs;
1402 rdi->dparms.props.max_sge = hfi1_max_sges;
1403 rdi->dparms.props.max_sge_rd = hfi1_max_sges;
1404 rdi->dparms.props.max_cq = hfi1_max_cqs;
1405 rdi->dparms.props.max_ah = hfi1_max_ahs;
1406 rdi->dparms.props.max_cqe = hfi1_max_cqes;
1407 rdi->dparms.props.max_mr = rdi->lkey_table.max;
1408 rdi->dparms.props.max_fmr = rdi->lkey_table.max;
1409 rdi->dparms.props.max_map_per_fmr = 32767;
1410 rdi->dparms.props.max_pd = hfi1_max_pds;
1411 rdi->dparms.props.max_qp_rd_atom = HFI1_MAX_RDMA_ATOMIC;
1412 rdi->dparms.props.max_qp_init_rd_atom = 255;
1413 rdi->dparms.props.max_srq = hfi1_max_srqs;
1414 rdi->dparms.props.max_srq_wr = hfi1_max_srq_wrs;
1415 rdi->dparms.props.max_srq_sge = hfi1_max_srq_sges;
1416 rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
1417 rdi->dparms.props.max_pkeys = hfi1_get_npkeys(dd);
1418 rdi->dparms.props.max_mcast_grp = hfi1_max_mcast_grps;
1419 rdi->dparms.props.max_mcast_qp_attach = hfi1_max_mcast_qp_attached;
1420 rdi->dparms.props.max_total_mcast_qp_attach =
1421 rdi->dparms.props.max_mcast_qp_attach *
1422 rdi->dparms.props.max_mcast_grp;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001423}
1424
1425static inline u16 opa_speed_to_ib(u16 in)
1426{
1427 u16 out = 0;
1428
1429 if (in & OPA_LINK_SPEED_25G)
1430 out |= IB_SPEED_EDR;
1431 if (in & OPA_LINK_SPEED_12_5G)
1432 out |= IB_SPEED_FDR;
1433
1434 return out;
1435}
1436
1437/*
1438 * Convert a single OPA link width (no multiple flags) to an IB value.
1439 * A zero OPA link width means link down, which means the IB width value
1440 * is a don't care.
1441 */
1442static inline u16 opa_width_to_ib(u16 in)
1443{
1444 switch (in) {
1445 case OPA_LINK_WIDTH_1X:
1446 /* map 2x and 3x to 1x as they don't exist in IB */
1447 case OPA_LINK_WIDTH_2X:
1448 case OPA_LINK_WIDTH_3X:
1449 return IB_WIDTH_1X;
1450 default: /* link down or unknown, return our largest width */
1451 case OPA_LINK_WIDTH_4X:
1452 return IB_WIDTH_4X;
1453 }
1454}
1455
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001456static int query_port(struct rvt_dev_info *rdi, u8 port_num,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001457 struct ib_port_attr *props)
1458{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001459 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1460 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1461 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -07001462 u32 lid = ppd->lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001463
Or Gerlitzc4550c62017-01-24 13:02:39 +02001464 /* props being zeroed by the caller, avoid zeroing it here */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001465 props->lid = lid ? lid : 0;
1466 props->lmc = ppd->lmc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001467 /* OPA logical states match IB logical states */
1468 props->state = driver_lstate(ppd);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001469 props->phys_state = driver_pstate(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001470 props->gid_tbl_len = HFI1_GUIDS_PER_PORT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001471 props->active_width = (u8)opa_width_to_ib(ppd->link_width_active);
1472 /* see rate_show() in ib core/sysfs.c */
1473 props->active_speed = (u8)opa_speed_to_ib(ppd->link_speed_active);
1474 props->max_vl_num = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001475
1476 /* Once we are a "first class" citizen and have added the OPA MTUs to
1477 * the core we can advertise the larger MTU enum to the ULPs, for now
1478 * advertise only 4K.
1479 *
1480 * Those applications which are either OPA aware or pass the MTU enum
1481 * from the Path Records to us will get the new 8k MTU. Those that
1482 * attempt to process the MTU enum may fail in various ways.
1483 */
1484 props->max_mtu = mtu_to_enum((!valid_ib_mtu(hfi1_max_mtu) ?
1485 4096 : hfi1_max_mtu), IB_MTU_4096);
1486 props->active_mtu = !valid_ib_mtu(ppd->ibmtu) ? props->max_mtu :
Jan Sokolowski69a3ffa2017-11-14 04:34:45 -08001487 mtu_to_enum(ppd->ibmtu, IB_MTU_4096);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001488
Don Hiattd98bb7f2017-08-04 13:54:16 -07001489 /*
1490 * sm_lid of 0xFFFF needs special handling so that it can
1491 * be differentiated from a permissve LID of 0xFFFF.
1492 * We set the grh_required flag here so the SA can program
1493 * the DGID in the address handle appropriately
1494 */
1495 if (props->sm_lid == be16_to_cpu(IB_LID_PERMISSIVE))
1496 props->grh_required = true;
1497
Mike Marciniszyn77241052015-07-30 15:17:43 -04001498 return 0;
1499}
1500
1501static int modify_device(struct ib_device *device,
1502 int device_modify_mask,
1503 struct ib_device_modify *device_modify)
1504{
1505 struct hfi1_devdata *dd = dd_from_ibdev(device);
1506 unsigned i;
1507 int ret;
1508
1509 if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1510 IB_DEVICE_MODIFY_NODE_DESC)) {
1511 ret = -EOPNOTSUPP;
1512 goto bail;
1513 }
1514
1515 if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001516 memcpy(device->node_desc, device_modify->node_desc,
1517 IB_DEVICE_NODE_DESC_MAX);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001518 for (i = 0; i < dd->num_pports; i++) {
1519 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1520
1521 hfi1_node_desc_chg(ibp);
1522 }
1523 }
1524
1525 if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
1526 ib_hfi1_sys_image_guid =
1527 cpu_to_be64(device_modify->sys_image_guid);
1528 for (i = 0; i < dd->num_pports; i++) {
1529 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1530
1531 hfi1_sys_guid_chg(ibp);
1532 }
1533 }
1534
1535 ret = 0;
1536
1537bail:
1538 return ret;
1539}
1540
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001541static int shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001542{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001543 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1544 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1545 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
1546 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001547
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001548 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_UNKNOWN, 0,
1549 OPA_LINKDOWN_REASON_UNKNOWN);
1550 ret = set_link_state(ppd, HLS_DN_DOWNDEF);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001551 return ret;
1552}
1553
Dennis Dalessandro25131462016-02-03 14:36:40 -08001554static int hfi1_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
1555 int guid_index, __be64 *guid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001556{
Dennis Dalessandro25131462016-02-03 14:36:40 -08001557 struct hfi1_ibport *ibp = container_of(rvp, struct hfi1_ibport, rvp);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001558
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001559 if (guid_index >= HFI1_GUIDS_PER_PORT)
Dennis Dalessandro25131462016-02-03 14:36:40 -08001560 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001561
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001562 *guid = get_sguid(ibp, guid_index);
Dennis Dalessandro25131462016-02-03 14:36:40 -08001563 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001564}
1565
Mike Marciniszyn77241052015-07-30 15:17:43 -04001566/*
1567 * convert ah port,sl to sc
1568 */
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001569u8 ah_to_sc(struct ib_device *ibdev, struct rdma_ah_attr *ah)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001570{
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001571 struct hfi1_ibport *ibp = to_iport(ibdev, rdma_ah_get_port_num(ah));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001572
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001573 return ibp->sl_to_sc[rdma_ah_get_sl(ah)];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001574}
1575
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001576static int hfi1_check_ah(struct ib_device *ibdev, struct rdma_ah_attr *ah_attr)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001577{
1578 struct hfi1_ibport *ibp;
1579 struct hfi1_pportdata *ppd;
1580 struct hfi1_devdata *dd;
1581 u8 sc5;
1582
Don Hiatt13c19222017-08-04 13:53:51 -07001583 if (hfi1_check_mcast(rdma_ah_get_dlid(ah_attr)) &&
1584 !(rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH))
1585 return -EINVAL;
1586
Mike Marciniszyn77241052015-07-30 15:17:43 -04001587 /* test the mapping for validity */
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001588 ibp = to_iport(ibdev, rdma_ah_get_port_num(ah_attr));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001589 ppd = ppd_from_ibp(ibp);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001590 sc5 = ibp->sl_to_sc[rdma_ah_get_sl(ah_attr)];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001591 dd = dd_from_ppd(ppd);
1592 if (sc_to_vlt(dd, sc5) > num_vls && sc_to_vlt(dd, sc5) != 0xf)
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001593 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001594 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001595}
1596
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001597static void hfi1_notify_new_ah(struct ib_device *ibdev,
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001598 struct rdma_ah_attr *ah_attr,
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001599 struct rvt_ah *ah)
1600{
1601 struct hfi1_ibport *ibp;
1602 struct hfi1_pportdata *ppd;
1603 struct hfi1_devdata *dd;
1604 u8 sc5;
Don Hiattd98bb7f2017-08-04 13:54:16 -07001605 struct rdma_ah_attr *attr = &ah->attr;
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001606
1607 /*
1608 * Do not trust reading anything from rvt_ah at this point as it is not
1609 * done being setup. We can however modify things which we need to set.
1610 */
1611
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001612 ibp = to_iport(ibdev, rdma_ah_get_port_num(ah_attr));
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001613 ppd = ppd_from_ibp(ibp);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001614 sc5 = ibp->sl_to_sc[rdma_ah_get_sl(&ah->attr)];
Don Hiattd98bb7f2017-08-04 13:54:16 -07001615 hfi1_update_ah_attr(ibdev, attr);
1616 hfi1_make_opa_lid(attr);
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001617 dd = dd_from_ppd(ppd);
1618 ah->vl = sc_to_vlt(dd, sc5);
1619 if (ah->vl < num_vls || ah->vl == 15)
1620 ah->log_pmtu = ilog2(dd->vld[ah->vl].mtu);
1621}
1622
Mike Marciniszyn77241052015-07-30 15:17:43 -04001623/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001624 * hfi1_get_npkeys - return the size of the PKEY table for context 0
1625 * @dd: the hfi1_ib device
1626 */
1627unsigned hfi1_get_npkeys(struct hfi1_devdata *dd)
1628{
1629 return ARRAY_SIZE(dd->pport[0].pkeys);
1630}
1631
Mike Marciniszyn77241052015-07-30 15:17:43 -04001632static void init_ibport(struct hfi1_pportdata *ppd)
1633{
1634 struct hfi1_ibport *ibp = &ppd->ibport_data;
1635 size_t sz = ARRAY_SIZE(ibp->sl_to_sc);
1636 int i;
1637
1638 for (i = 0; i < sz; i++) {
1639 ibp->sl_to_sc[i] = i;
1640 ibp->sc_to_sl[i] = i;
1641 }
1642
Michael J. Ruhlbf90aad2017-07-24 07:46:12 -07001643 for (i = 0; i < RVT_MAX_TRAP_LISTS ; i++)
1644 INIT_LIST_HEAD(&ibp->rvp.trap_lists[i].list);
Kees Cook80641352017-10-16 15:51:54 -07001645 timer_setup(&ibp->rvp.trap_timer, hfi1_handle_trap_timer, 0);
Michael J. Ruhlbf90aad2017-07-24 07:46:12 -07001646
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001647 spin_lock_init(&ibp->rvp.lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001648 /* Set the prefix to the default value (see ch. 4.1.1) */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001649 ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
1650 ibp->rvp.sm_lid = 0;
Vishwanathapura, Niranjanacb493662017-06-01 17:04:02 -07001651 /*
1652 * Below should only set bits defined in OPA PortInfo.CapabilityMask
1653 * and PortInfo.CapabilityMask3
1654 */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001655 ibp->rvp.port_cap_flags = IB_PORT_AUTO_MIGR_SUP |
Mike Marciniszyn77241052015-07-30 15:17:43 -04001656 IB_PORT_CAP_MASK_NOTICE_SUP;
Vishwanathapura, Niranjanacb493662017-06-01 17:04:02 -07001657 ibp->rvp.port_cap3_flags = OPA_CAP_MASK3_IsSharedSpaceSupported;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001658 ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1659 ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1660 ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1661 ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1662 ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001663
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001664 RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
1665 RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001666}
1667
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03001668static void hfi1_get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weiny939b6ca2016-06-15 02:22:08 -04001669{
1670 struct rvt_dev_info *rdi = ib_to_rvt(ibdev);
1671 struct hfi1_ibdev *dev = dev_from_rdi(rdi);
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001672 u32 ver = dd_from_dev(dev)->dc8051_ver;
Ira Weiny939b6ca2016-06-15 02:22:08 -04001673
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03001674 snprintf(str, IB_FW_VERSION_NAME_MAX, "%u.%u.%u", dc8051_ver_maj(ver),
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001675 dc8051_ver_min(ver), dc8051_ver_patch(ver));
Ira Weiny939b6ca2016-06-15 02:22:08 -04001676}
1677
Jianxin Xiongb7481942016-12-07 19:32:53 -08001678static const char * const driver_cntr_names[] = {
1679 /* must be element 0*/
1680 "DRIVER_KernIntr",
1681 "DRIVER_ErrorIntr",
1682 "DRIVER_Tx_Errs",
1683 "DRIVER_Rcv_Errs",
1684 "DRIVER_HW_Errs",
1685 "DRIVER_NoPIOBufs",
1686 "DRIVER_CtxtsOpen",
1687 "DRIVER_RcvLen_Errs",
1688 "DRIVER_EgrBufFull",
1689 "DRIVER_EgrHdrFull"
1690};
1691
Tadeusz Struk62eed662017-03-20 17:25:35 -07001692static DEFINE_MUTEX(cntr_names_lock); /* protects the *_cntr_names bufers */
Jianxin Xiongb7481942016-12-07 19:32:53 -08001693static const char **dev_cntr_names;
1694static const char **port_cntr_names;
1695static int num_driver_cntrs = ARRAY_SIZE(driver_cntr_names);
1696static int num_dev_cntrs;
1697static int num_port_cntrs;
1698static int cntr_names_initialized;
1699
1700/*
1701 * Convert a list of names separated by '\n' into an array of NULL terminated
1702 * strings. Optionally some entries can be reserved in the array to hold extra
1703 * external strings.
1704 */
1705static int init_cntr_names(const char *names_in,
Arnd Bergmann64b2ae72017-02-14 22:23:07 +01001706 const size_t names_len,
Jianxin Xiongb7481942016-12-07 19:32:53 -08001707 int num_extra_names,
1708 int *num_cntrs,
1709 const char ***cntr_names)
1710{
1711 char *names_out, *p, **q;
1712 int i, n;
1713
1714 n = 0;
1715 for (i = 0; i < names_len; i++)
1716 if (names_in[i] == '\n')
1717 n++;
1718
1719 names_out = kmalloc((n + num_extra_names) * sizeof(char *) + names_len,
1720 GFP_KERNEL);
1721 if (!names_out) {
1722 *num_cntrs = 0;
1723 *cntr_names = NULL;
1724 return -ENOMEM;
1725 }
1726
1727 p = names_out + (n + num_extra_names) * sizeof(char *);
1728 memcpy(p, names_in, names_len);
1729
1730 q = (char **)names_out;
1731 for (i = 0; i < n; i++) {
1732 q[i] = p;
1733 p = strchr(p, '\n');
1734 *p++ = '\0';
1735 }
1736
1737 *num_cntrs = n;
1738 *cntr_names = (const char **)names_out;
1739 return 0;
1740}
1741
1742static struct rdma_hw_stats *alloc_hw_stats(struct ib_device *ibdev,
1743 u8 port_num)
1744{
1745 int i, err;
1746
Tadeusz Struk62eed662017-03-20 17:25:35 -07001747 mutex_lock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001748 if (!cntr_names_initialized) {
1749 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1750
1751 err = init_cntr_names(dd->cntrnames,
1752 dd->cntrnameslen,
1753 num_driver_cntrs,
1754 &num_dev_cntrs,
1755 &dev_cntr_names);
Tadeusz Struk62eed662017-03-20 17:25:35 -07001756 if (err) {
1757 mutex_unlock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001758 return NULL;
Tadeusz Struk62eed662017-03-20 17:25:35 -07001759 }
Jianxin Xiongb7481942016-12-07 19:32:53 -08001760
1761 for (i = 0; i < num_driver_cntrs; i++)
1762 dev_cntr_names[num_dev_cntrs + i] =
1763 driver_cntr_names[i];
1764
1765 err = init_cntr_names(dd->portcntrnames,
1766 dd->portcntrnameslen,
1767 0,
1768 &num_port_cntrs,
1769 &port_cntr_names);
1770 if (err) {
1771 kfree(dev_cntr_names);
1772 dev_cntr_names = NULL;
Tadeusz Struk62eed662017-03-20 17:25:35 -07001773 mutex_unlock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001774 return NULL;
1775 }
1776 cntr_names_initialized = 1;
1777 }
Tadeusz Struk62eed662017-03-20 17:25:35 -07001778 mutex_unlock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001779
1780 if (!port_num)
1781 return rdma_alloc_hw_stats_struct(
1782 dev_cntr_names,
1783 num_dev_cntrs + num_driver_cntrs,
1784 RDMA_HW_STATS_DEFAULT_LIFESPAN);
1785 else
1786 return rdma_alloc_hw_stats_struct(
1787 port_cntr_names,
1788 num_port_cntrs,
1789 RDMA_HW_STATS_DEFAULT_LIFESPAN);
1790}
1791
1792static u64 hfi1_sps_ints(void)
1793{
1794 unsigned long flags;
1795 struct hfi1_devdata *dd;
1796 u64 sps_ints = 0;
1797
1798 spin_lock_irqsave(&hfi1_devs_lock, flags);
1799 list_for_each_entry(dd, &hfi1_dev_list, list) {
1800 sps_ints += get_all_cpu_total(dd->int_counter);
1801 }
1802 spin_unlock_irqrestore(&hfi1_devs_lock, flags);
1803 return sps_ints;
1804}
1805
1806static int get_hw_stats(struct ib_device *ibdev, struct rdma_hw_stats *stats,
1807 u8 port, int index)
1808{
1809 u64 *values;
1810 int count;
1811
1812 if (!port) {
1813 u64 *stats = (u64 *)&hfi1_stats;
1814 int i;
1815
1816 hfi1_read_cntrs(dd_from_ibdev(ibdev), NULL, &values);
1817 values[num_dev_cntrs] = hfi1_sps_ints();
1818 for (i = 1; i < num_driver_cntrs; i++)
1819 values[num_dev_cntrs + i] = stats[i];
1820 count = num_dev_cntrs + num_driver_cntrs;
1821 } else {
1822 struct hfi1_ibport *ibp = to_iport(ibdev, port);
1823
1824 hfi1_read_portcntrs(ppd_from_ibp(ibp), NULL, &values);
1825 count = num_port_cntrs;
1826 }
1827
1828 memcpy(stats->value, values, count * sizeof(u64));
1829 return count;
1830}
1831
Mike Marciniszyn77241052015-07-30 15:17:43 -04001832/**
1833 * hfi1_register_ib_device - register our device with the infiniband core
1834 * @dd: the device data structure
1835 * Return 0 if successful, errno if unsuccessful.
1836 */
1837int hfi1_register_ib_device(struct hfi1_devdata *dd)
1838{
1839 struct hfi1_ibdev *dev = &dd->verbs_dev;
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001840 struct ib_device *ibdev = &dev->rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001841 struct hfi1_pportdata *ppd = dd->pport;
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001842 struct hfi1_ibport *ibp = &ppd->ibport_data;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001843 unsigned i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001844 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001845
Mike Marciniszyn77241052015-07-30 15:17:43 -04001846 for (i = 0; i < dd->num_pports; i++)
1847 init_ibport(ppd + i);
1848
1849 /* Only need to initialize non-zero fields. */
Dennis Dalessandro4f87ccf2016-01-19 14:41:50 -08001850
Kees Cook80641352017-10-16 15:51:54 -07001851 timer_setup(&dev->mem_timer, mem_timer, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001852
Mike Marciniszyn77241052015-07-30 15:17:43 -04001853 seqlock_init(&dev->iowait_lock);
Mike Marciniszyn4e045572016-10-10 06:14:28 -07001854 seqlock_init(&dev->txwait_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001855 INIT_LIST_HEAD(&dev->txwait);
1856 INIT_LIST_HEAD(&dev->memwait);
1857
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001858 ret = verbs_txreq_init(dev);
1859 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001860 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001861
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001862 /* Use first-port GUID as node guid */
1863 ibdev->node_guid = get_sguid(ibp, HFI1_PORT_GUID_INDEX);
1864
Mike Marciniszyn77241052015-07-30 15:17:43 -04001865 /*
1866 * The system image GUID is supposed to be the same for all
1867 * HFIs in a single system but since there can be other
1868 * device types in the system, we can't be sure this is unique.
1869 */
1870 if (!ib_hfi1_sys_image_guid)
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001871 ib_hfi1_sys_image_guid = ibdev->node_guid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001872 ibdev->owner = THIS_MODULE;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001873 ibdev->phys_port_cnt = dd->num_pports;
Bart Van Assche30677712017-01-20 13:04:17 -08001874 ibdev->dev.parent = &dd->pcidev->dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001875 ibdev->modify_device = modify_device;
Jianxin Xiongb7481942016-12-07 19:32:53 -08001876 ibdev->alloc_hw_stats = alloc_hw_stats;
1877 ibdev->get_hw_stats = get_hw_stats;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001878 ibdev->alloc_rdma_netdev = hfi1_vnic_alloc_rn;
Dennis Dalessandro43316292016-01-19 14:44:01 -08001879
1880 /* keep process mad in the driver */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001881 ibdev->process_mad = hfi1_process_mad;
Ira Weiny939b6ca2016-06-15 02:22:08 -04001882 ibdev->get_dev_fw_str = hfi1_get_dev_fw_str;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001883
1884 strncpy(ibdev->node_desc, init_utsname()->nodename,
1885 sizeof(ibdev->node_desc));
1886
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001887 /*
1888 * Fill in rvt info object.
1889 */
1890 dd->verbs_dev.rdi.driver_f.port_callback = hfi1_create_port_files;
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001891 dd->verbs_dev.rdi.driver_f.get_pci_dev = get_pci_dev;
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001892 dd->verbs_dev.rdi.driver_f.check_ah = hfi1_check_ah;
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001893 dd->verbs_dev.rdi.driver_f.notify_new_ah = hfi1_notify_new_ah;
Dennis Dalessandro25131462016-02-03 14:36:40 -08001894 dd->verbs_dev.rdi.driver_f.get_guid_be = hfi1_get_guid_be;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001895 dd->verbs_dev.rdi.driver_f.query_port_state = query_port;
1896 dd->verbs_dev.rdi.driver_f.shut_down_port = shut_down_port;
1897 dd->verbs_dev.rdi.driver_f.cap_mask_chg = hfi1_cap_mask_chg;
Harish Chegondi94d51712016-01-19 14:43:17 -08001898 /*
1899 * Fill in rvt info device attributes.
1900 */
1901 hfi1_fill_device_attr(dd);
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001902
1903 /* queue pair */
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001904 dd->verbs_dev.rdi.dparms.qp_table_size = hfi1_qp_table_size;
1905 dd->verbs_dev.rdi.dparms.qpn_start = 0;
1906 dd->verbs_dev.rdi.dparms.qpn_inc = 1;
1907 dd->verbs_dev.rdi.dparms.qos_shift = dd->qos_shift;
1908 dd->verbs_dev.rdi.dparms.qpn_res_start = kdeth_qp << 16;
1909 dd->verbs_dev.rdi.dparms.qpn_res_end =
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001910 dd->verbs_dev.rdi.dparms.qpn_res_start + 65535;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001911 dd->verbs_dev.rdi.dparms.max_rdma_atomic = HFI1_MAX_RDMA_ATOMIC;
1912 dd->verbs_dev.rdi.dparms.psn_mask = PSN_MASK;
1913 dd->verbs_dev.rdi.dparms.psn_shift = PSN_SHIFT;
1914 dd->verbs_dev.rdi.dparms.psn_modify_mask = PSN_MODIFY_MASK;
Dasaratharaman Chandramouli72214032017-08-04 13:54:53 -07001915 dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_INTEL_OPA |
1916 RDMA_CORE_CAP_OPA_AH;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001917 dd->verbs_dev.rdi.dparms.max_mad_size = OPA_MGMT_MAD_SIZE;
1918
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001919 dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qp_priv_alloc;
1920 dd->verbs_dev.rdi.driver_f.qp_priv_free = qp_priv_free;
1921 dd->verbs_dev.rdi.driver_f.free_all_qps = free_all_qps;
1922 dd->verbs_dev.rdi.driver_f.notify_qp_reset = notify_qp_reset;
Mike Marciniszynb6eac932017-04-09 10:16:35 -07001923 dd->verbs_dev.rdi.driver_f.do_send = hfi1_do_send_from_rvt;
Dennis Dalessandro83693bd2016-01-19 14:43:33 -08001924 dd->verbs_dev.rdi.driver_f.schedule_send = hfi1_schedule_send;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001925 dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _hfi1_schedule_send;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001926 dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = get_pmtu_from_attr;
1927 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1928 dd->verbs_dev.rdi.driver_f.flush_qp_waiters = flush_qp_waiters;
1929 dd->verbs_dev.rdi.driver_f.stop_send_queue = stop_send_queue;
1930 dd->verbs_dev.rdi.driver_f.quiesce_qp = quiesce_qp;
1931 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1932 dd->verbs_dev.rdi.driver_f.mtu_from_qp = mtu_from_qp;
1933 dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = mtu_to_path_mtu;
1934 dd->verbs_dev.rdi.driver_f.check_modify_qp = hfi1_check_modify_qp;
1935 dd->verbs_dev.rdi.driver_f.modify_qp = hfi1_modify_qp;
Venkata Sandeep Dhanalakota56acbbf2017-02-08 05:27:19 -08001936 dd->verbs_dev.rdi.driver_f.notify_restart_rc = hfi1_restart_rc;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001937 dd->verbs_dev.rdi.driver_f.check_send_wqe = hfi1_check_send_wqe;
Sebastian Sanchez5d18ee62018-05-02 06:43:55 -07001938 dd->verbs_dev.rdi.driver_f.comp_vect_cpu_lookup =
1939 hfi1_comp_vect_mappings_lookup;
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001940
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001941 /* completeion queue */
Sebastian Sanchez5d18ee62018-05-02 06:43:55 -07001942 dd->verbs_dev.rdi.ibdev.num_comp_vectors = dd->comp_vect_possible_cpus;
Mitko Haralanov27807392016-02-03 14:33:31 -08001943 dd->verbs_dev.rdi.dparms.node = dd->node;
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001944
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001945 /* misc settings */
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001946 dd->verbs_dev.rdi.flags = 0; /* Let rdmavt handle it all */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001947 dd->verbs_dev.rdi.dparms.lkey_table_size = hfi1_lkey_table_size;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001948 dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
1949 dd->verbs_dev.rdi.dparms.npkeys = hfi1_get_npkeys(dd);
1950
Mike Marciniszyn1ac57c52016-07-01 16:02:13 -07001951 /* post send table */
1952 dd->verbs_dev.rdi.post_parms = hfi1_post_parms;
1953
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001954 ppd = dd->pport;
1955 for (i = 0; i < dd->num_pports; i++, ppd++)
1956 rvt_init_port(&dd->verbs_dev.rdi,
1957 &ppd->ibport_data.rvp,
1958 i,
1959 ppd->pkeys);
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001960
Matan Barak0ede73b2018-03-19 15:02:34 +02001961 ret = rvt_register_device(&dd->verbs_dev.rdi, RDMA_DRIVER_HFI1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001962 if (ret)
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001963 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001964
1965 ret = hfi1_verbs_register_sysfs(dd);
1966 if (ret)
1967 goto err_class;
1968
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001969 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001970
1971err_class:
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001972 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001973err_verbs_txreq:
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001974 verbs_txreq_exit(dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001975 dd_dev_err(dd, "cannot register verbs: %d!\n", -ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001976 return ret;
1977}
1978
1979void hfi1_unregister_ib_device(struct hfi1_devdata *dd)
1980{
1981 struct hfi1_ibdev *dev = &dd->verbs_dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001982
1983 hfi1_verbs_unregister_sysfs(dd);
1984
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001985 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001986
1987 if (!list_empty(&dev->txwait))
1988 dd_dev_err(dd, "txwait list not empty!\n");
1989 if (!list_empty(&dev->memwait))
1990 dd_dev_err(dd, "memwait list not empty!\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04001991
Mike Marciniszyn77241052015-07-30 15:17:43 -04001992 del_timer_sync(&dev->mem_timer);
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001993 verbs_txreq_exit(dev);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001994
Tadeusz Struk62eed662017-03-20 17:25:35 -07001995 mutex_lock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001996 kfree(dev_cntr_names);
1997 kfree(port_cntr_names);
Tadeusz Struk62eed662017-03-20 17:25:35 -07001998 dev_cntr_names = NULL;
1999 port_cntr_names = NULL;
Jianxin Xiongb7481942016-12-07 19:32:53 -08002000 cntr_names_initialized = 0;
Tadeusz Struk62eed662017-03-20 17:25:35 -07002001 mutex_unlock(&cntr_names_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002002}
2003
Mike Marciniszyn77241052015-07-30 15:17:43 -04002004void hfi1_cnp_rcv(struct hfi1_packet *packet)
2005{
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08002006 struct hfi1_ibport *ibp = rcd_to_iport(packet->rcd);
Arthur Kepner977940b2015-11-04 21:10:10 -05002007 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
Mike Marciniszyn261a4352016-09-06 04:35:05 -07002008 struct ib_header *hdr = packet->hdr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08002009 struct rvt_qp *qp = packet->qp;
Arthur Kepner977940b2015-11-04 21:10:10 -05002010 u32 lqpn, rqpn = 0;
2011 u16 rlid = 0;
Dasaratharaman Chandramoulib736a462016-07-25 13:40:34 -07002012 u8 sl, sc5, svc_type;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002013
Arthur Kepner977940b2015-11-04 21:10:10 -05002014 switch (packet->qp->ibqp.qp_type) {
2015 case IB_QPT_UC:
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002016 rlid = rdma_ah_get_dlid(&qp->remote_ah_attr);
Arthur Kepner977940b2015-11-04 21:10:10 -05002017 rqpn = qp->remote_qpn;
2018 svc_type = IB_CC_SVCTYPE_UC;
2019 break;
2020 case IB_QPT_RC:
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002021 rlid = rdma_ah_get_dlid(&qp->remote_ah_attr);
Arthur Kepner977940b2015-11-04 21:10:10 -05002022 rqpn = qp->remote_qpn;
2023 svc_type = IB_CC_SVCTYPE_RC;
2024 break;
2025 case IB_QPT_SMI:
2026 case IB_QPT_GSI:
2027 case IB_QPT_UD:
2028 svc_type = IB_CC_SVCTYPE_UD;
2029 break;
2030 default:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002031 ibp->rvp.n_pkt_drops++;
Arthur Kepner977940b2015-11-04 21:10:10 -05002032 return;
2033 }
2034
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07002035 sc5 = hfi1_9B_get_sc5(hdr, packet->rhf);
Arthur Kepner977940b2015-11-04 21:10:10 -05002036 sl = ibp->sc_to_sl[sc5];
2037 lqpn = qp->ibqp.qp_num;
2038
2039 process_becn(ppd, sl, rlid, lqpn, rqpn, svc_type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002040}