blob: 848e03e5f42d5b135590a931b4a5110e730b0169 [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07002/*
3 * OMAP2 McSPI controller driver
4 *
5 * Copyright (C) 2005, 2006 Nokia Corporation
6 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05307 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07008 */
9
10#include <linux/kernel.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070011#include <linux/interrupt.h>
12#include <linux/module.h>
13#include <linux/device.h>
14#include <linux/delay.h>
15#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010016#include <linux/dmaengine.h>
Pascal Huerstbeca3652015-11-19 16:18:28 +010017#include <linux/pinctrl/consumer.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070018#include <linux/platform_device.h>
19#include <linux/err.h>
20#include <linux/clk.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053023#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010024#include <linux/of.h>
25#include <linux/of_device.h>
Illia Smyrnovd33f4732013-06-17 16:31:06 +030026#include <linux/gcd.h>
Vignesh R13d515c2018-10-15 12:08:27 +053027#include <linux/iopoll.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070028
29#include <linux/spi/spi.h>
Michael Wellingbc7f9bb2015-05-08 13:31:01 -050030#include <linux/gpio.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070031
Arnd Bergmann22037472012-08-24 15:21:06 +020032#include <linux/platform_data/spi-omap2-mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070033
34#define OMAP2_MCSPI_MAX_FREQ 48000000
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010035#define OMAP2_MCSPI_MAX_DIVIDER 4096
Illia Smyrnovd33f4732013-06-17 16:31:06 +030036#define OMAP2_MCSPI_MAX_FIFODEPTH 64
37#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
Shubhrajyoti D27b52842012-03-26 17:04:22 +053038#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070039
40#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070041#define OMAP2_MCSPI_SYSSTATUS 0x14
42#define OMAP2_MCSPI_IRQSTATUS 0x18
43#define OMAP2_MCSPI_IRQENABLE 0x1c
44#define OMAP2_MCSPI_WAKEUPENABLE 0x20
45#define OMAP2_MCSPI_SYST 0x24
46#define OMAP2_MCSPI_MODULCTRL 0x28
Illia Smyrnovd33f4732013-06-17 16:31:06 +030047#define OMAP2_MCSPI_XFERLEVEL 0x7c
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070048
49/* per-channel banks, 0x14 bytes each, first is: */
50#define OMAP2_MCSPI_CHCONF0 0x2c
51#define OMAP2_MCSPI_CHSTAT0 0x30
52#define OMAP2_MCSPI_CHCTRL0 0x34
53#define OMAP2_MCSPI_TX0 0x38
54#define OMAP2_MCSPI_RX0 0x3c
55
56/* per-register bitmasks: */
Illia Smyrnovd33f4732013-06-17 16:31:06 +030057#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070058
Jouni Hogander7a8fa722009-09-22 16:45:58 -070059#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
60#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
61#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070062
Jouni Hogander7a8fa722009-09-22 16:45:58 -070063#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
64#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070065#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070066#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070067#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070068#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
69#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070070#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070071#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
72#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
73#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
74#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
75#define OMAP2_MCSPI_CHCONF_IS BIT(18)
76#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
77#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030078#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
79#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010080#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070081
Jouni Hogander7a8fa722009-09-22 16:45:58 -070082#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
83#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
84#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030085#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070086
Jouni Hogander7a8fa722009-09-22 16:45:58 -070087#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010088#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070089
Jouni Hogander7a8fa722009-09-22 16:45:58 -070090#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070091
92/* We have 2 DMA channels per CS, one for RX and one for TX */
93struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +010094 struct dma_chan *dma_tx;
95 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070096
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070097 struct completion dma_tx_completion;
98 struct completion dma_rx_completion;
Matt Porter74f3aaa2013-06-22 23:07:38 +053099
100 char dma_rx_ch_name[14];
101 char dma_tx_ch_name[14];
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700102};
103
104/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
105 * cache operations; better heuristics consider wordsize and bitrate.
106 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000107#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700108
109
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530110/*
111 * Used for context save and restore, structure members to be updated whenever
112 * corresponding registers are modified.
113 */
114struct omap2_mcspi_regs {
115 u32 modulctrl;
116 u32 wakeupenable;
117 struct list_head cs;
118};
119
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700120struct omap2_mcspi {
Vignesh R89e8b9c2018-10-15 12:08:29 +0530121 struct completion txdone;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700122 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700123 /* Virtual base address of the controller */
124 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100125 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700126 /* SPI1 has 4 channels, while SPI2 has 2 */
127 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530128 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530129 struct omap2_mcspi_regs ctx;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300130 int fifo_depth;
Vignesh R89e8b9c2018-10-15 12:08:29 +0530131 bool slave_aborted;
Daniel Mack0384e902012-10-07 18:19:44 +0200132 unsigned int pin_dir:1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700133};
134
135struct omap2_mcspi_cs {
136 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100137 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700138 int word_len;
Mark A. Greer97ca0d62014-07-01 20:28:32 -0700139 u16 mode;
Tero Kristo89c05372009-09-22 16:46:17 -0700140 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700141 /* Context save and restore shadow register */
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100142 u32 chconf0, chctrl0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700143};
144
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700145static inline void mcspi_write_reg(struct spi_master *master,
146 int idx, u32 val)
147{
148 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
149
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200150 writel_relaxed(val, mcspi->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700151}
152
153static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
154{
155 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
156
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200157 return readl_relaxed(mcspi->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700158}
159
160static inline void mcspi_write_cs_reg(const struct spi_device *spi,
161 int idx, u32 val)
162{
163 struct omap2_mcspi_cs *cs = spi->controller_state;
164
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200165 writel_relaxed(val, cs->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700166}
167
168static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
169{
170 struct omap2_mcspi_cs *cs = spi->controller_state;
171
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200172 return readl_relaxed(cs->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700173}
174
Hemanth Va41ae1a2009-09-22 16:46:16 -0700175static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
176{
177 struct omap2_mcspi_cs *cs = spi->controller_state;
178
179 return cs->chconf0;
180}
181
182static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
183{
184 struct omap2_mcspi_cs *cs = spi->controller_state;
185
186 cs->chconf0 = val;
187 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000188 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700189}
190
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300191static inline int mcspi_bytes_per_word(int word_len)
192{
193 if (word_len <= 8)
194 return 1;
195 else if (word_len <= 16)
196 return 2;
197 else /* word_len <= 32 */
198 return 4;
199}
200
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700201static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
202 int is_read, int enable)
203{
204 u32 l, rw;
205
Hemanth Va41ae1a2009-09-22 16:46:16 -0700206 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700207
208 if (is_read) /* 1 is read, 0 write */
209 rw = OMAP2_MCSPI_CHCONF_DMAR;
210 else
211 rw = OMAP2_MCSPI_CHCONF_DMAW;
212
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530213 if (enable)
214 l |= rw;
215 else
216 l &= ~rw;
217
Hemanth Va41ae1a2009-09-22 16:46:16 -0700218 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700219}
220
221static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
222{
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100223 struct omap2_mcspi_cs *cs = spi->controller_state;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700224 u32 l;
225
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100226 l = cs->chctrl0;
227 if (enable)
228 l |= OMAP2_MCSPI_CHCTRL_EN;
229 else
230 l &= ~OMAP2_MCSPI_CHCTRL_EN;
231 cs->chctrl0 = l;
232 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000233 /* Flash post-writes */
234 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700235}
236
Michael Wellingddcad7e2015-05-12 12:38:57 -0500237static void omap2_mcspi_set_cs(struct spi_device *spi, bool enable)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700238{
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200239 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700240 u32 l;
241
Michael Welling4373f8b2015-05-23 21:13:43 -0500242 /* The controller handles the inverted chip selects
243 * using the OMAP2_MCSPI_CHCONF_EPOL bit so revert
244 * the inversion from the core spi_set_cs function.
245 */
246 if (spi->mode & SPI_CS_HIGH)
247 enable = !enable;
248
Michael Wellingddcad7e2015-05-12 12:38:57 -0500249 if (spi->controller_state) {
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200250 int err = pm_runtime_get_sync(mcspi->dev);
251 if (err < 0) {
Tony Lindgren5a686b22018-04-27 08:50:07 -0700252 pm_runtime_put_noidle(mcspi->dev);
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200253 dev_err(mcspi->dev, "failed to get sync: %d\n", err);
254 return;
255 }
256
Michael Wellingddcad7e2015-05-12 12:38:57 -0500257 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530258
Michael Wellingddcad7e2015-05-12 12:38:57 -0500259 if (enable)
260 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
261 else
262 l |= OMAP2_MCSPI_CHCONF_FORCE;
263
264 mcspi_write_chconf0(spi, l);
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200265
266 pm_runtime_mark_last_busy(mcspi->dev);
267 pm_runtime_put_autosuspend(mcspi->dev);
Michael Wellingddcad7e2015-05-12 12:38:57 -0500268 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700269}
270
Vignesh R89e8b9c2018-10-15 12:08:29 +0530271static void omap2_mcspi_set_mode(struct spi_master *master)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700272{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530273 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
274 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700275 u32 l;
276
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530277 /*
Vignesh R89e8b9c2018-10-15 12:08:29 +0530278 * Choose master or slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700279 */
280 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Vignesh R89e8b9c2018-10-15 12:08:29 +0530281 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST);
282 if (spi_controller_is_slave(master)) {
283 l |= (OMAP2_MCSPI_MODULCTRL_MS);
284 } else {
285 l &= ~(OMAP2_MCSPI_MODULCTRL_MS);
286 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
287 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700288 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700289
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530290 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700291}
292
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300293static void omap2_mcspi_set_fifo(const struct spi_device *spi,
294 struct spi_transfer *t, int enable)
295{
296 struct spi_master *master = spi->master;
297 struct omap2_mcspi_cs *cs = spi->controller_state;
298 struct omap2_mcspi *mcspi;
299 unsigned int wcnt;
Vignesh Rb682cff2018-10-15 12:08:28 +0530300 int max_fifo_depth, bytes_per_word;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300301 u32 chconf, xferlevel;
302
303 mcspi = spi_master_get_devdata(master);
304
305 chconf = mcspi_cached_chconf0(spi);
306 if (enable) {
307 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
308 if (t->len % bytes_per_word != 0)
309 goto disable_fifo;
310
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300311 if (t->rx_buf != NULL && t->tx_buf != NULL)
312 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
313 else
314 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
315
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300316 wcnt = t->len / bytes_per_word;
317 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
318 goto disable_fifo;
319
320 xferlevel = wcnt << 16;
321 if (t->rx_buf != NULL) {
322 chconf |= OMAP2_MCSPI_CHCONF_FFER;
Vignesh Rb682cff2018-10-15 12:08:28 +0530323 xferlevel |= (bytes_per_word - 1) << 8;
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300324 }
Vignesh Rb682cff2018-10-15 12:08:28 +0530325
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300326 if (t->tx_buf != NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300327 chconf |= OMAP2_MCSPI_CHCONF_FFET;
Vignesh Rb682cff2018-10-15 12:08:28 +0530328 xferlevel |= bytes_per_word - 1;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300329 }
330
331 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
332 mcspi_write_chconf0(spi, chconf);
Vignesh Rb682cff2018-10-15 12:08:28 +0530333 mcspi->fifo_depth = max_fifo_depth;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300334
335 return;
336 }
337
338disable_fifo:
339 if (t->rx_buf != NULL)
340 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
Jorge A. Ventura3d0763c2014-08-09 16:06:58 -0500341
342 if (t->tx_buf != NULL)
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300343 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
344
345 mcspi_write_chconf0(spi, chconf);
346 mcspi->fifo_depth = 0;
347}
348
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300349static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
350{
Vignesh R13d515c2018-10-15 12:08:27 +0530351 u32 val;
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300352
Vignesh R13d515c2018-10-15 12:08:27 +0530353 return readl_poll_timeout(reg, val, val & bit, 1, MSEC_PER_SEC);
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300354}
355
Vignesh R89e8b9c2018-10-15 12:08:29 +0530356static int mcspi_wait_for_completion(struct omap2_mcspi *mcspi,
357 struct completion *x)
358{
359 if (spi_controller_is_slave(mcspi->master)) {
360 if (wait_for_completion_interruptible(x) ||
361 mcspi->slave_aborted)
362 return -EINTR;
363 } else {
364 wait_for_completion(x);
365 }
366
367 return 0;
368}
369
Russell King53741ed2012-04-23 13:51:48 +0100370static void omap2_mcspi_rx_callback(void *data)
371{
372 struct spi_device *spi = data;
373 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
374 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
375
Russell King53741ed2012-04-23 13:51:48 +0100376 /* We must disable the DMA RX request */
377 omap2_mcspi_set_dma_req(spi, 1, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200378
379 complete(&mcspi_dma->dma_rx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100380}
381
382static void omap2_mcspi_tx_callback(void *data)
383{
384 struct spi_device *spi = data;
385 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
386 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
387
Russell King53741ed2012-04-23 13:51:48 +0100388 /* We must disable the DMA TX request */
389 omap2_mcspi_set_dma_req(spi, 0, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200390
391 complete(&mcspi_dma->dma_tx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100392}
393
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530394static void omap2_mcspi_tx_dma(struct spi_device *spi,
395 struct spi_transfer *xfer,
396 struct dma_slave_config cfg)
397{
398 struct omap2_mcspi *mcspi;
399 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530400
401 mcspi = spi_master_get_devdata(spi->master);
402 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530403
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530404 if (mcspi_dma->dma_tx) {
405 struct dma_async_tx_descriptor *tx;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530406
407 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
408
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500409 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, xfer->tx_sg.sgl,
410 xfer->tx_sg.nents,
411 DMA_MEM_TO_DEV,
412 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530413 if (tx) {
414 tx->callback = omap2_mcspi_tx_callback;
415 tx->callback_param = spi;
416 dmaengine_submit(tx);
417 } else {
418 /* FIXME: fall back to PIO? */
419 }
420 }
421 dma_async_issue_pending(mcspi_dma->dma_tx);
422 omap2_mcspi_set_dma_req(spi, 0, 1);
423
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530424}
425
426static unsigned
427omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
428 struct dma_slave_config cfg,
429 unsigned es)
430{
431 struct omap2_mcspi *mcspi;
432 struct omap2_mcspi_dma *mcspi_dma;
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500433 unsigned int count, transfer_reduction = 0;
434 struct scatterlist *sg_out[2];
435 int nb_sizes = 0, out_mapped_nents[2], ret, x;
436 size_t sizes[2];
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530437 u32 l;
438 int elements = 0;
439 int word_len, element_count;
440 struct omap2_mcspi_cs *cs = spi->controller_state;
Akinobu Mita81261352017-03-22 09:18:26 +0900441 void __iomem *chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
442
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530443 mcspi = spi_master_get_devdata(spi->master);
444 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
445 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300446
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500447 /*
448 * In the "End-of-Transfer Procedure" section for DMA RX in OMAP35x TRM
449 * it mentions reducing DMA transfer length by one element in master
450 * normal mode.
451 */
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300452 if (mcspi->fifo_depth == 0)
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500453 transfer_reduction = es;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300454
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530455 word_len = cs->word_len;
456 l = mcspi_cached_chconf0(spi);
457
458 if (word_len <= 8)
459 element_count = count;
460 else if (word_len <= 16)
461 element_count = count >> 1;
462 else /* word_len <= 32 */
463 element_count = count >> 2;
464
465 if (mcspi_dma->dma_rx) {
466 struct dma_async_tx_descriptor *tx;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530467
468 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
469
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500470 /*
471 * Reduce DMA transfer length by one more if McSPI is
472 * configured in turbo mode.
473 */
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300474 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500475 transfer_reduction += es;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530476
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500477 if (transfer_reduction) {
478 /* Split sgl into two. The second sgl won't be used. */
479 sizes[0] = count - transfer_reduction;
480 sizes[1] = transfer_reduction;
481 nb_sizes = 2;
482 } else {
483 /*
484 * Don't bother splitting the sgl. This essentially
485 * clones the original sgl.
486 */
487 sizes[0] = count;
488 nb_sizes = 1;
489 }
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530490
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500491 ret = sg_split(xfer->rx_sg.sgl, xfer->rx_sg.nents,
492 0, nb_sizes,
493 sizes,
494 sg_out, out_mapped_nents,
495 GFP_KERNEL);
496
497 if (ret < 0) {
498 dev_err(&spi->dev, "sg_split failed\n");
499 return 0;
500 }
501
502 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx,
503 sg_out[0],
504 out_mapped_nents[0],
505 DMA_DEV_TO_MEM,
506 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530507 if (tx) {
508 tx->callback = omap2_mcspi_rx_callback;
509 tx->callback_param = spi;
510 dmaengine_submit(tx);
511 } else {
512 /* FIXME: fall back to PIO? */
513 }
514 }
515
516 dma_async_issue_pending(mcspi_dma->dma_rx);
517 omap2_mcspi_set_dma_req(spi, 1, 1);
518
Vignesh R89e8b9c2018-10-15 12:08:29 +0530519 ret = mcspi_wait_for_completion(mcspi, &mcspi_dma->dma_rx_completion);
520 if (ret || mcspi->slave_aborted) {
521 dmaengine_terminate_sync(mcspi_dma->dma_rx);
522 omap2_mcspi_set_dma_req(spi, 1, 0);
523 return 0;
524 }
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500525
526 for (x = 0; x < nb_sizes; x++)
527 kfree(sg_out[x]);
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300528
529 if (mcspi->fifo_depth > 0)
530 return count;
531
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500532 /*
533 * Due to the DMA transfer length reduction the missing bytes must
534 * be read manually to receive all of the expected data.
535 */
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530536 omap2_mcspi_set_enable(spi, 0);
537
538 elements = element_count - 1;
539
540 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
541 elements--;
542
Akinobu Mita81261352017-03-22 09:18:26 +0900543 if (!mcspi_wait_for_reg_bit(chstat_reg,
544 OMAP2_MCSPI_CHSTAT_RXS)) {
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530545 u32 w;
546
547 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
548 if (word_len <= 8)
549 ((u8 *)xfer->rx_buf)[elements++] = w;
550 else if (word_len <= 16)
551 ((u16 *)xfer->rx_buf)[elements++] = w;
552 else /* word_len <= 32 */
553 ((u32 *)xfer->rx_buf)[elements++] = w;
554 } else {
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300555 int bytes_per_word = mcspi_bytes_per_word(word_len);
Jarkko Nikulaa1829d22013-10-11 13:53:59 +0300556 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300557 count -= (bytes_per_word << 1);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530558 omap2_mcspi_set_enable(spi, 1);
559 return count;
560 }
561 }
Akinobu Mita81261352017-03-22 09:18:26 +0900562 if (!mcspi_wait_for_reg_bit(chstat_reg, OMAP2_MCSPI_CHSTAT_RXS)) {
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530563 u32 w;
564
565 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
566 if (word_len <= 8)
567 ((u8 *)xfer->rx_buf)[elements] = w;
568 else if (word_len <= 16)
569 ((u16 *)xfer->rx_buf)[elements] = w;
570 else /* word_len <= 32 */
571 ((u32 *)xfer->rx_buf)[elements] = w;
572 } else {
Jarkko Nikulaa1829d22013-10-11 13:53:59 +0300573 dev_err(&spi->dev, "DMA RX last word empty\n");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300574 count -= mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530575 }
576 omap2_mcspi_set_enable(spi, 1);
577 return count;
578}
579
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700580static unsigned
581omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
582{
583 struct omap2_mcspi *mcspi;
584 struct omap2_mcspi_cs *cs = spi->controller_state;
585 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100586 unsigned int count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530587 u8 *rx;
588 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100589 struct dma_slave_config cfg;
590 enum dma_slave_buswidth width;
591 unsigned es;
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530592 void __iomem *chstat_reg;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300593 void __iomem *irqstat_reg;
594 int wait_res;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700595
596 mcspi = spi_master_get_devdata(spi->master);
597 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300598
Russell King53741ed2012-04-23 13:51:48 +0100599 if (cs->word_len <= 8) {
600 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
601 es = 1;
602 } else if (cs->word_len <= 16) {
603 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
604 es = 2;
605 } else {
606 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
607 es = 4;
608 }
609
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300610 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300611
Russell King53741ed2012-04-23 13:51:48 +0100612 memset(&cfg, 0, sizeof(cfg));
613 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
614 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
615 cfg.src_addr_width = width;
616 cfg.dst_addr_width = width;
Vignesh Rbaf8b9f2019-01-15 12:28:32 +0530617 cfg.src_maxburst = 1;
618 cfg.dst_maxburst = 1;
Russell King53741ed2012-04-23 13:51:48 +0100619
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700620 rx = xfer->rx_buf;
621 tx = xfer->tx_buf;
622
Vignesh R89e8b9c2018-10-15 12:08:29 +0530623 mcspi->slave_aborted = false;
624 reinit_completion(&mcspi_dma->dma_tx_completion);
625 reinit_completion(&mcspi_dma->dma_rx_completion);
626 reinit_completion(&mcspi->txdone);
627 if (tx) {
628 /* Enable EOW IRQ to know end of tx in slave mode */
629 if (spi_controller_is_slave(spi->master))
630 mcspi_write_reg(spi->master,
631 OMAP2_MCSPI_IRQENABLE,
632 OMAP2_MCSPI_IRQSTATUS_EOW);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530633 omap2_mcspi_tx_dma(spi, xfer, cfg);
Vignesh R89e8b9c2018-10-15 12:08:29 +0530634 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700635
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530636 if (rx != NULL)
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530637 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700638
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530639 if (tx != NULL) {
Vignesh R89e8b9c2018-10-15 12:08:29 +0530640 int ret;
641
642 ret = mcspi_wait_for_completion(mcspi, &mcspi_dma->dma_tx_completion);
643 if (ret || mcspi->slave_aborted) {
644 dmaengine_terminate_sync(mcspi_dma->dma_tx);
645 omap2_mcspi_set_dma_req(spi, 0, 0);
646 return 0;
647 }
648
649 if (spi_controller_is_slave(mcspi->master)) {
650 ret = mcspi_wait_for_completion(mcspi, &mcspi->txdone);
651 if (ret || mcspi->slave_aborted)
652 return 0;
653 }
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530654
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300655 if (mcspi->fifo_depth > 0) {
656 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
657
658 if (mcspi_wait_for_reg_bit(irqstat_reg,
659 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
660 dev_err(&spi->dev, "EOW timed out\n");
661
662 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
663 OMAP2_MCSPI_IRQSTATUS_EOW);
664 }
665
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530666 /* for TX_ONLY mode, be sure all words have shifted out */
667 if (rx == NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300668 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
669 if (mcspi->fifo_depth > 0) {
670 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
671 OMAP2_MCSPI_CHSTAT_TXFFE);
672 if (wait_res < 0)
673 dev_err(&spi->dev, "TXFFE timed out\n");
674 } else {
675 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
676 OMAP2_MCSPI_CHSTAT_TXS);
677 if (wait_res < 0)
678 dev_err(&spi->dev, "TXS timed out\n");
679 }
680 if (wait_res >= 0 &&
681 (mcspi_wait_for_reg_bit(chstat_reg,
682 OMAP2_MCSPI_CHSTAT_EOT) < 0))
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530683 dev_err(&spi->dev, "EOT timed out\n");
684 }
685 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700686 return count;
687}
688
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700689static unsigned
690omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
691{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700692 struct omap2_mcspi_cs *cs = spi->controller_state;
693 unsigned int count, c;
694 u32 l;
695 void __iomem *base = cs->base;
696 void __iomem *tx_reg;
697 void __iomem *rx_reg;
698 void __iomem *chstat_reg;
699 int word_len;
700
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700701 count = xfer->len;
702 c = count;
703 word_len = cs->word_len;
704
Hemanth Va41ae1a2009-09-22 16:46:16 -0700705 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700706
707 /* We store the pre-calculated register addresses on stack to speed
708 * up the transfer loop. */
709 tx_reg = base + OMAP2_MCSPI_TX0;
710 rx_reg = base + OMAP2_MCSPI_RX0;
711 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
712
Michael Jonesadef6582011-02-25 16:55:11 +0100713 if (c < (word_len>>3))
714 return 0;
715
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700716 if (word_len <= 8) {
717 u8 *rx;
718 const u8 *tx;
719
720 rx = xfer->rx_buf;
721 tx = xfer->tx_buf;
722
723 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800724 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700725 if (tx != NULL) {
726 if (mcspi_wait_for_reg_bit(chstat_reg,
727 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
728 dev_err(&spi->dev, "TXS timed out\n");
729 goto out;
730 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900731 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700732 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200733 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700734 }
735 if (rx != NULL) {
736 if (mcspi_wait_for_reg_bit(chstat_reg,
737 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
738 dev_err(&spi->dev, "RXS timed out\n");
739 goto out;
740 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000741
742 if (c == 1 && tx == NULL &&
743 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
744 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200745 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900746 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000747 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000748 if (mcspi_wait_for_reg_bit(chstat_reg,
749 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
750 dev_err(&spi->dev,
751 "RXS timed out\n");
752 goto out;
753 }
754 c = 0;
755 } else if (c == 0 && tx == NULL) {
756 omap2_mcspi_set_enable(spi, 0);
757 }
758
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200759 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900760 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700761 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700762 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200763 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700764 } else if (word_len <= 16) {
765 u16 *rx;
766 const u16 *tx;
767
768 rx = xfer->rx_buf;
769 tx = xfer->tx_buf;
770 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800771 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700772 if (tx != NULL) {
773 if (mcspi_wait_for_reg_bit(chstat_reg,
774 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
775 dev_err(&spi->dev, "TXS timed out\n");
776 goto out;
777 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900778 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700779 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200780 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700781 }
782 if (rx != NULL) {
783 if (mcspi_wait_for_reg_bit(chstat_reg,
784 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
785 dev_err(&spi->dev, "RXS timed out\n");
786 goto out;
787 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000788
789 if (c == 2 && tx == NULL &&
790 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
791 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200792 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900793 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000794 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000795 if (mcspi_wait_for_reg_bit(chstat_reg,
796 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
797 dev_err(&spi->dev,
798 "RXS timed out\n");
799 goto out;
800 }
801 c = 0;
802 } else if (c == 0 && tx == NULL) {
803 omap2_mcspi_set_enable(spi, 0);
804 }
805
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200806 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900807 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700808 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700809 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200810 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700811 } else if (word_len <= 32) {
812 u32 *rx;
813 const u32 *tx;
814
815 rx = xfer->rx_buf;
816 tx = xfer->tx_buf;
817 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800818 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700819 if (tx != NULL) {
820 if (mcspi_wait_for_reg_bit(chstat_reg,
821 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
822 dev_err(&spi->dev, "TXS timed out\n");
823 goto out;
824 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900825 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700826 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200827 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700828 }
829 if (rx != NULL) {
830 if (mcspi_wait_for_reg_bit(chstat_reg,
831 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
832 dev_err(&spi->dev, "RXS timed out\n");
833 goto out;
834 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000835
836 if (c == 4 && tx == NULL &&
837 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
838 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200839 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900840 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000841 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000842 if (mcspi_wait_for_reg_bit(chstat_reg,
843 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
844 dev_err(&spi->dev,
845 "RXS timed out\n");
846 goto out;
847 }
848 c = 0;
849 } else if (c == 0 && tx == NULL) {
850 omap2_mcspi_set_enable(spi, 0);
851 }
852
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200853 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900854 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700855 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700856 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200857 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700858 }
859
860 /* for TX_ONLY mode, be sure all words have shifted out */
861 if (xfer->rx_buf == NULL) {
862 if (mcspi_wait_for_reg_bit(chstat_reg,
863 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
864 dev_err(&spi->dev, "TXS timed out\n");
865 } else if (mcspi_wait_for_reg_bit(chstat_reg,
866 OMAP2_MCSPI_CHSTAT_EOT) < 0)
867 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed62010-10-19 18:03:27 +0800868
869 /* disable chan to purge rx datas received in TX_ONLY transfer,
870 * otherwise these rx datas will affect the direct following
871 * RX_ONLY transfer.
872 */
873 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700874 }
875out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000876 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700877 return count - c;
878}
879
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200880static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
881{
882 u32 div;
883
884 for (div = 0; div < 15; div++)
885 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
886 return div;
887
888 return 15;
889}
890
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700891/* called only when no transfer is active to this device */
892static int omap2_mcspi_setup_transfer(struct spi_device *spi,
893 struct spi_transfer *t)
894{
895 struct omap2_mcspi_cs *cs = spi->controller_state;
896 struct omap2_mcspi *mcspi;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100897 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700898 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700899 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700900
901 mcspi = spi_master_get_devdata(spi->master);
902
903 if (t != NULL && t->bits_per_word)
904 word_len = t->bits_per_word;
905
906 cs->word_len = word_len;
907
Scott Ellis9bd45172010-03-10 14:23:13 -0700908 if (t && t->speed_hz)
909 speed_hz = t->speed_hz;
910
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200911 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100912 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
913 clkd = omap2_mcspi_calc_divisor(speed_hz);
914 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
915 clkg = 0;
916 } else {
917 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
918 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
919 clkd = (div - 1) & 0xf;
920 extclk = (div - 1) >> 4;
921 clkg = OMAP2_MCSPI_CHCONF_CLKG;
922 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700923
Hemanth Va41ae1a2009-09-22 16:46:16 -0700924 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700925
926 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
927 * REVISIT: this controller could support SPI_3WIRE mode.
928 */
Daniel Mack2cd45172012-11-14 11:14:26 +0800929 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
Daniel Mack0384e902012-10-07 18:19:44 +0200930 l &= ~OMAP2_MCSPI_CHCONF_IS;
931 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
932 l |= OMAP2_MCSPI_CHCONF_DPE0;
933 } else {
934 l |= OMAP2_MCSPI_CHCONF_IS;
935 l |= OMAP2_MCSPI_CHCONF_DPE1;
936 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
937 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700938
939 /* wordlength */
940 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
941 l |= (word_len - 1) << 7;
942
943 /* set chipselect polarity; manage with FORCE */
944 if (!(spi->mode & SPI_CS_HIGH))
945 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
946 else
947 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
948
949 /* set clock divisor */
950 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100951 l |= clkd << 2;
952
953 /* set clock granularity */
954 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
955 l |= clkg;
956 if (clkg) {
957 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
958 cs->chctrl0 |= extclk << 8;
959 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
960 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700961
962 /* set SPI mode 0..3 */
963 if (spi->mode & SPI_CPOL)
964 l |= OMAP2_MCSPI_CHCONF_POL;
965 else
966 l &= ~OMAP2_MCSPI_CHCONF_POL;
967 if (spi->mode & SPI_CPHA)
968 l |= OMAP2_MCSPI_CHCONF_PHA;
969 else
970 l &= ~OMAP2_MCSPI_CHCONF_PHA;
971
Hemanth Va41ae1a2009-09-22 16:46:16 -0700972 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700973
Mark A. Greer97ca0d62014-07-01 20:28:32 -0700974 cs->mode = spi->mode;
975
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700976 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100977 speed_hz,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700978 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
979 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
980
981 return 0;
982}
983
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700984/*
985 * Note that we currently allow DMA only if we get a channel
986 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
987 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700988static int omap2_mcspi_request_dma(struct spi_device *spi)
989{
990 struct spi_master *master = spi->master;
991 struct omap2_mcspi *mcspi;
992 struct omap2_mcspi_dma *mcspi_dma;
Peter Ujfalusib085c612016-04-29 16:11:56 +0300993 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700994
995 mcspi = spi_master_get_devdata(master);
996 mcspi_dma = mcspi->dma_channels + spi->chip_select;
997
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700998 init_completion(&mcspi_dma->dma_rx_completion);
999 init_completion(&mcspi_dma->dma_tx_completion);
1000
Peter Ujfalusib085c612016-04-29 16:11:56 +03001001 mcspi_dma->dma_rx = dma_request_chan(&master->dev,
1002 mcspi_dma->dma_rx_ch_name);
1003 if (IS_ERR(mcspi_dma->dma_rx)) {
1004 ret = PTR_ERR(mcspi_dma->dma_rx);
Russell King53741ed2012-04-23 13:51:48 +01001005 mcspi_dma->dma_rx = NULL;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001006 goto no_dma;
Russell King53741ed2012-04-23 13:51:48 +01001007 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001008
Peter Ujfalusib085c612016-04-29 16:11:56 +03001009 mcspi_dma->dma_tx = dma_request_chan(&master->dev,
1010 mcspi_dma->dma_tx_ch_name);
1011 if (IS_ERR(mcspi_dma->dma_tx)) {
1012 ret = PTR_ERR(mcspi_dma->dma_tx);
1013 mcspi_dma->dma_tx = NULL;
1014 dma_release_channel(mcspi_dma->dma_rx);
1015 mcspi_dma->dma_rx = NULL;
1016 }
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001017
1018no_dma:
Peter Ujfalusib085c612016-04-29 16:11:56 +03001019 return ret;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001020}
1021
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001022static int omap2_mcspi_setup(struct spi_device *spi)
1023{
1024 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301025 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
1026 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001027 struct omap2_mcspi_dma *mcspi_dma;
1028 struct omap2_mcspi_cs *cs = spi->controller_state;
1029
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001030 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1031
1032 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +01001033 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001034 if (!cs)
1035 return -ENOMEM;
1036 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +01001037 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Mark A. Greer97ca0d62014-07-01 20:28:32 -07001038 cs->mode = 0;
Hemanth Va41ae1a2009-09-22 16:46:16 -07001039 cs->chconf0 = 0;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +01001040 cs->chctrl0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001041 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -07001042 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301043 list_add_tail(&cs->node, &ctx->cs);
Michael Welling2f538c02015-11-30 09:02:39 -06001044
1045 if (gpio_is_valid(spi->cs_gpio)) {
1046 ret = gpio_request(spi->cs_gpio, dev_name(&spi->dev));
1047 if (ret) {
1048 dev_err(&spi->dev, "failed to request gpio\n");
1049 return ret;
1050 }
1051 gpio_direction_output(spi->cs_gpio,
1052 !(spi->mode & SPI_CS_HIGH));
1053 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001054 }
1055
Russell King8c7494a2012-04-23 13:56:25 +01001056 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001057 ret = omap2_mcspi_request_dma(spi);
Peter Ujfalusib085c612016-04-29 16:11:56 +03001058 if (ret)
1059 dev_warn(&spi->dev, "not using DMA for McSPI (%d)\n",
1060 ret);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001061 }
1062
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301063 ret = pm_runtime_get_sync(mcspi->dev);
Tony Lindgren5a686b22018-04-27 08:50:07 -07001064 if (ret < 0) {
1065 pm_runtime_put_noidle(mcspi->dev);
1066
Govindraj.R1f1a4382011-02-02 17:52:15 +05301067 return ret;
Tony Lindgren5a686b22018-04-27 08:50:07 -07001068 }
Hemanth Va41ae1a2009-09-22 16:46:16 -07001069
Kyungmin Park86eeb6f2007-10-16 01:27:45 -07001070 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301071 pm_runtime_mark_last_busy(mcspi->dev);
1072 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001073
1074 return ret;
1075}
1076
1077static void omap2_mcspi_cleanup(struct spi_device *spi)
1078{
1079 struct omap2_mcspi *mcspi;
1080 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -07001081 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001082
1083 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001084
Scott Ellis5e774942010-03-10 14:22:45 -07001085 if (spi->controller_state) {
1086 /* Unlink controller state from context save list */
1087 cs = spi->controller_state;
1088 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -07001089
Russell King10aa5a32012-06-18 11:27:04 +01001090 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -07001091 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001092
Scott Ellis99f1a432010-05-24 14:20:27 +00001093 if (spi->chip_select < spi->master->num_chipselect) {
1094 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1095
Russell King53741ed2012-04-23 13:51:48 +01001096 if (mcspi_dma->dma_rx) {
1097 dma_release_channel(mcspi_dma->dma_rx);
1098 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001099 }
Russell King53741ed2012-04-23 13:51:48 +01001100 if (mcspi_dma->dma_tx) {
1101 dma_release_channel(mcspi_dma->dma_tx);
1102 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001103 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001104 }
Michael Wellingbc7f9bb2015-05-08 13:31:01 -05001105
1106 if (gpio_is_valid(spi->cs_gpio))
1107 gpio_free(spi->cs_gpio);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001108}
1109
Vignesh R89e8b9c2018-10-15 12:08:29 +05301110static irqreturn_t omap2_mcspi_irq_handler(int irq, void *data)
1111{
1112 struct omap2_mcspi *mcspi = data;
1113 u32 irqstat;
1114
1115 irqstat = mcspi_read_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS);
1116 if (!irqstat)
1117 return IRQ_NONE;
1118
1119 /* Disable IRQ and wakeup slave xfer task */
1120 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQENABLE, 0);
1121 if (irqstat & OMAP2_MCSPI_IRQSTATUS_EOW)
1122 complete(&mcspi->txdone);
1123
1124 return IRQ_HANDLED;
1125}
1126
1127static int omap2_mcspi_slave_abort(struct spi_master *master)
1128{
1129 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1130 struct omap2_mcspi_dma *mcspi_dma = mcspi->dma_channels;
1131
1132 mcspi->slave_aborted = true;
1133 complete(&mcspi_dma->dma_rx_completion);
1134 complete(&mcspi_dma->dma_tx_completion);
1135 complete(&mcspi->txdone);
1136
1137 return 0;
1138}
1139
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001140static int omap2_mcspi_transfer_one(struct spi_master *master,
1141 struct spi_device *spi,
1142 struct spi_transfer *t)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001143{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001144
1145 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301146 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001147 * arbitrate among multiple channels. This corresponds to "single
1148 * channel" master mode. As a side effect, we need to manage the
1149 * chipselect with the FORCE bit ... CS != channel enable.
1150 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001151
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001152 struct omap2_mcspi *mcspi;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001153 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301154 struct omap2_mcspi_cs *cs;
1155 struct omap2_mcspi_device_config *cd;
1156 int par_override = 0;
1157 int status = 0;
1158 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001159
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001160 mcspi = spi_master_get_devdata(master);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001161 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301162 cs = spi->controller_state;
1163 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001164
Mark A. Greer97ca0d62014-07-01 20:28:32 -07001165 /*
1166 * The slave driver could have changed spi->mode in which case
1167 * it will be different from cs->mode (the current hardware setup).
1168 * If so, set par_override (even though its not a parity issue) so
1169 * omap2_mcspi_setup_transfer will be called to configure the hardware
1170 * with the correct mode on the first iteration of the loop below.
1171 */
1172 if (spi->mode != cs->mode)
1173 par_override = 1;
1174
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001175 omap2_mcspi_set_enable(spi, 0);
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001176
Michael Wellinga06b4302015-05-23 21:13:44 -05001177 if (gpio_is_valid(spi->cs_gpio))
1178 omap2_mcspi_set_cs(spi, spi->mode & SPI_CS_HIGH);
1179
Michael Wellingb28cb942015-05-07 18:36:53 -05001180 if (par_override ||
1181 (t->speed_hz != spi->max_speed_hz) ||
1182 (t->bits_per_word != spi->bits_per_word)) {
1183 par_override = 1;
1184 status = omap2_mcspi_setup_transfer(spi, t);
1185 if (status < 0)
1186 goto out;
1187 if (t->speed_hz == spi->max_speed_hz &&
1188 t->bits_per_word == spi->bits_per_word)
1189 par_override = 0;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301190 }
Michael Wellingb28cb942015-05-07 18:36:53 -05001191 if (cd && cd->cs_per_word) {
1192 chconf = mcspi->ctx.modulctrl;
1193 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1194 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1195 mcspi->ctx.modulctrl =
1196 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1197 }
1198
Michael Wellingb28cb942015-05-07 18:36:53 -05001199 chconf = mcspi_cached_chconf0(spi);
1200 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1201 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1202
1203 if (t->tx_buf == NULL)
1204 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1205 else if (t->rx_buf == NULL)
1206 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1207
1208 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1209 /* Turbo mode is for more than one word */
1210 if (t->len > ((cs->word_len + 7) >> 3))
1211 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1212 }
1213
1214 mcspi_write_chconf0(spi, chconf);
1215
1216 if (t->len) {
1217 unsigned count;
1218
1219 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001220 master->cur_msg_mapped &&
1221 master->can_dma(master, spi, t))
Michael Wellingb28cb942015-05-07 18:36:53 -05001222 omap2_mcspi_set_fifo(spi, t, 1);
1223
1224 omap2_mcspi_set_enable(spi, 1);
1225
1226 /* RX_ONLY mode needs dummy data in TX reg */
1227 if (t->tx_buf == NULL)
1228 writel_relaxed(0, cs->base
1229 + OMAP2_MCSPI_TX0);
1230
1231 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001232 master->cur_msg_mapped &&
1233 master->can_dma(master, spi, t))
Michael Wellingb28cb942015-05-07 18:36:53 -05001234 count = omap2_mcspi_txrx_dma(spi, t);
1235 else
1236 count = omap2_mcspi_txrx_pio(spi, t);
1237
1238 if (count != t->len) {
1239 status = -EIO;
1240 goto out;
1241 }
1242 }
1243
Michael Wellingb28cb942015-05-07 18:36:53 -05001244 omap2_mcspi_set_enable(spi, 0);
1245
1246 if (mcspi->fifo_depth > 0)
1247 omap2_mcspi_set_fifo(spi, t, 0);
1248
1249out:
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301250 /* Restore defaults if they were overriden */
1251 if (par_override) {
1252 par_override = 0;
1253 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001254 }
1255
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001256 if (cd && cd->cs_per_word) {
1257 chconf = mcspi->ctx.modulctrl;
1258 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1259 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1260 mcspi->ctx.modulctrl =
1261 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1262 }
1263
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301264 omap2_mcspi_set_enable(spi, 0);
1265
Michael Wellinga06b4302015-05-23 21:13:44 -05001266 if (gpio_is_valid(spi->cs_gpio))
1267 omap2_mcspi_set_cs(spi, !(spi->mode & SPI_CS_HIGH));
1268
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001269 if (mcspi->fifo_depth > 0 && t)
1270 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301271
Michael Wellingb28cb942015-05-07 18:36:53 -05001272 return status;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001273}
1274
Neil Armstrong468a3202015-10-09 15:47:41 +02001275static int omap2_mcspi_prepare_message(struct spi_master *master,
1276 struct spi_message *msg)
1277{
1278 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1279 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1280 struct omap2_mcspi_cs *cs;
1281
1282 /* Only a single channel can have the FORCE bit enabled
1283 * in its chconf0 register.
1284 * Scan all channels and disable them except the current one.
1285 * A FORCE can remain from a last transfer having cs_change enabled
1286 */
1287 list_for_each_entry(cs, &ctx->cs, node) {
1288 if (msg->spi->controller_state == cs)
1289 continue;
1290
1291 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE)) {
1292 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1293 writel_relaxed(cs->chconf0,
1294 cs->base + OMAP2_MCSPI_CHCONF0);
1295 readl_relaxed(cs->base + OMAP2_MCSPI_CHCONF0);
1296 }
1297 }
1298
1299 return 0;
1300}
1301
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001302static bool omap2_mcspi_can_dma(struct spi_master *master,
1303 struct spi_device *spi,
1304 struct spi_transfer *xfer)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001305{
Vignesh R89e8b9c2018-10-15 12:08:29 +05301306 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
1307 struct omap2_mcspi_dma *mcspi_dma =
1308 &mcspi->dma_channels[spi->chip_select];
1309
1310 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx)
1311 return false;
1312
1313 if (spi_controller_is_slave(master))
1314 return true;
1315
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001316 return (xfer->len >= DMA_MIN_BYTES);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001317}
1318
Vignesh R89e8b9c2018-10-15 12:08:29 +05301319static int omap2_mcspi_controller_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001320{
1321 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301322 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301323 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001324
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301325 ret = pm_runtime_get_sync(mcspi->dev);
Tony Lindgren5a686b22018-04-27 08:50:07 -07001326 if (ret < 0) {
1327 pm_runtime_put_noidle(mcspi->dev);
1328
Govindraj.R1f1a4382011-02-02 17:52:15 +05301329 return ret;
Tony Lindgren5a686b22018-04-27 08:50:07 -07001330 }
Jouni Hoganderddb22192009-07-29 15:02:11 -07001331
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301332 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001333 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301334 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001335
Vignesh R89e8b9c2018-10-15 12:08:29 +05301336 omap2_mcspi_set_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301337 pm_runtime_mark_last_busy(mcspi->dev);
1338 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001339 return 0;
1340}
1341
Tony Lindgren52e9a5b2018-04-25 07:08:43 -07001342/*
1343 * When SPI wake up from off-mode, CS is in activate state. If it was in
1344 * inactive state when driver was suspend, then force it to inactive state at
1345 * wake up.
1346 */
Govindraj.R1f1a4382011-02-02 17:52:15 +05301347static int omap_mcspi_runtime_resume(struct device *dev)
1348{
Tony Lindgren52e9a5b2018-04-25 07:08:43 -07001349 struct spi_master *master = dev_get_drvdata(dev);
1350 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1351 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1352 struct omap2_mcspi_cs *cs;
Govindraj.R1f1a4382011-02-02 17:52:15 +05301353
Tony Lindgren52e9a5b2018-04-25 07:08:43 -07001354 /* McSPI: context restore */
1355 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
1356 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
1357
1358 list_for_each_entry(cs, &ctx->cs, node) {
1359 /*
1360 * We need to toggle CS state for OMAP take this
1361 * change in account.
1362 */
1363 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
1364 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
1365 writel_relaxed(cs->chconf0,
1366 cs->base + OMAP2_MCSPI_CHCONF0);
1367 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1368 writel_relaxed(cs->chconf0,
1369 cs->base + OMAP2_MCSPI_CHCONF0);
1370 } else {
1371 writel_relaxed(cs->chconf0,
1372 cs->base + OMAP2_MCSPI_CHCONF0);
1373 }
1374 }
Govindraj.R1f1a4382011-02-02 17:52:15 +05301375
1376 return 0;
1377}
1378
Benoit Coussond5a80032012-02-15 18:37:34 +01001379static struct omap2_mcspi_platform_config omap2_pdata = {
1380 .regs_offset = 0,
1381};
1382
1383static struct omap2_mcspi_platform_config omap4_pdata = {
1384 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1385};
1386
1387static const struct of_device_id omap_mcspi_of_match[] = {
1388 {
1389 .compatible = "ti,omap2-mcspi",
1390 .data = &omap2_pdata,
1391 },
1392 {
1393 .compatible = "ti,omap4-mcspi",
1394 .data = &omap4_pdata,
1395 },
1396 { },
1397};
1398MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001399
Grant Likelyfd4a3192012-12-07 16:57:14 +00001400static int omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001401{
1402 struct spi_master *master;
Uwe Kleine-König83a01e72012-05-21 21:57:39 +02001403 const struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001404 struct omap2_mcspi *mcspi;
1405 struct resource *r;
1406 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001407 u32 regs_offset = 0;
Benoit Coussond5a80032012-02-15 18:37:34 +01001408 struct device_node *node = pdev->dev.of_node;
1409 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001410
Vignesh R89e8b9c2018-10-15 12:08:29 +05301411 if (of_property_read_bool(node, "spi-slave"))
1412 master = spi_alloc_slave(&pdev->dev, sizeof(*mcspi));
1413 else
1414 master = spi_alloc_master(&pdev->dev, sizeof(*mcspi));
1415 if (!master)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001416 return -ENOMEM;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001417
David Brownelle7db06b2009-06-17 16:26:04 -07001418 /* the spi->mode bits understood by this driver: */
1419 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001420 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001421 master->setup = omap2_mcspi_setup;
Mark Brownf0278a12013-07-28 15:34:37 +01001422 master->auto_runtime_pm = true;
Neil Armstrong468a3202015-10-09 15:47:41 +02001423 master->prepare_message = omap2_mcspi_prepare_message;
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001424 master->can_dma = omap2_mcspi_can_dma;
Michael Wellingb28cb942015-05-07 18:36:53 -05001425 master->transfer_one = omap2_mcspi_transfer_one;
Michael Wellingddcad7e2015-05-12 12:38:57 -05001426 master->set_cs = omap2_mcspi_set_cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001427 master->cleanup = omap2_mcspi_cleanup;
Vignesh R89e8b9c2018-10-15 12:08:29 +05301428 master->slave_abort = omap2_mcspi_slave_abort;
Benoit Coussond5a80032012-02-15 18:37:34 +01001429 master->dev.of_node = node;
Axel Linaca09242014-02-18 22:02:47 +08001430 master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ;
1431 master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15;
Benoit Coussond5a80032012-02-15 18:37:34 +01001432
Jingoo Han24b5a822013-05-23 19:20:40 +09001433 platform_set_drvdata(pdev, master);
Daniel Mack0384e902012-10-07 18:19:44 +02001434
1435 mcspi = spi_master_get_devdata(master);
1436 mcspi->master = master;
1437
Benoit Coussond5a80032012-02-15 18:37:34 +01001438 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1439 if (match) {
1440 u32 num_cs = 1; /* default number of chipselect */
1441 pdata = match->data;
1442
1443 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1444 master->num_chipselect = num_cs;
Daniel Mack2cd45172012-11-14 11:14:26 +08001445 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1446 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
Benoit Coussond5a80032012-02-15 18:37:34 +01001447 } else {
Jingoo Han8074cf02013-07-30 16:58:59 +09001448 pdata = dev_get_platdata(&pdev->dev);
Benoit Coussond5a80032012-02-15 18:37:34 +01001449 master->num_chipselect = pdata->num_cs;
Daniel Mack0384e902012-10-07 18:19:44 +02001450 mcspi->pin_dir = pdata->pin_dir;
Benoit Coussond5a80032012-02-15 18:37:34 +01001451 }
1452 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001453
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001454 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingb0ee5602013-01-21 11:09:18 +01001455 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1456 if (IS_ERR(mcspi->base)) {
1457 status = PTR_ERR(mcspi->base);
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301458 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001459 }
Vikram Naf9e53f2016-09-30 19:53:11 +05301460 mcspi->phys = r->start + regs_offset;
1461 mcspi->base += regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001462
Govindraj.R1f1a4382011-02-02 17:52:15 +05301463 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001464
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301465 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001466
Axel Lina6f936d2014-03-29 21:37:44 +08001467 mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect,
1468 sizeof(struct omap2_mcspi_dma),
1469 GFP_KERNEL);
1470 if (mcspi->dma_channels == NULL) {
1471 status = -ENOMEM;
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301472 goto free_master;
Axel Lina6f936d2014-03-29 21:37:44 +08001473 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001474
Charulatha V1a5d8192011-02-02 17:52:14 +05301475 for (i = 0; i < master->num_chipselect; i++) {
Peter Ujfalusib085c612016-04-29 16:11:56 +03001476 sprintf(mcspi->dma_channels[i].dma_rx_ch_name, "rx%d", i);
1477 sprintf(mcspi->dma_channels[i].dma_tx_ch_name, "tx%d", i);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001478 }
1479
Vignesh R89e8b9c2018-10-15 12:08:29 +05301480 status = platform_get_irq(pdev, 0);
1481 if (status == -EPROBE_DEFER)
1482 goto free_master;
1483 if (status < 0) {
1484 dev_err(&pdev->dev, "no irq resource found\n");
1485 goto free_master;
1486 }
1487 init_completion(&mcspi->txdone);
1488 status = devm_request_irq(&pdev->dev, status,
1489 omap2_mcspi_irq_handler, 0, pdev->name,
1490 mcspi);
1491 if (status) {
1492 dev_err(&pdev->dev, "Cannot request IRQ");
1493 goto free_master;
1494 }
1495
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301496 pm_runtime_use_autosuspend(&pdev->dev);
1497 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301498 pm_runtime_enable(&pdev->dev);
1499
Vignesh R89e8b9c2018-10-15 12:08:29 +05301500 status = omap2_mcspi_controller_setup(mcspi);
Wei Yongjun142e07b2013-04-18 11:14:59 +08001501 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301502 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001503
Vignesh R89e8b9c2018-10-15 12:08:29 +05301504 status = devm_spi_register_controller(&pdev->dev, master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001505 if (status < 0)
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301506 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001507
1508 return status;
1509
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301510disable_pm:
Tony Lindgren0e6f3572016-02-10 15:02:46 -08001511 pm_runtime_dont_use_autosuspend(&pdev->dev);
1512 pm_runtime_put_sync(&pdev->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301513 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301514free_master:
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301515 spi_master_put(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001516 return status;
1517}
1518
Grant Likelyfd4a3192012-12-07 16:57:14 +00001519static int omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001520{
Axel Lina6f936d2014-03-29 21:37:44 +08001521 struct spi_master *master = platform_get_drvdata(pdev);
1522 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001523
Tony Lindgren0e6f3572016-02-10 15:02:46 -08001524 pm_runtime_dont_use_autosuspend(mcspi->dev);
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301525 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301526 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001527
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001528 return 0;
1529}
1530
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001531/* work with hotplug and coldplug */
1532MODULE_ALIAS("platform:omap2_mcspi");
1533
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001534static int __maybe_unused omap2_mcspi_suspend(struct device *dev)
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001535{
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001536 struct spi_master *master = dev_get_drvdata(dev);
1537 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1538 int error;
1539
1540 error = pinctrl_pm_select_sleep_state(dev);
1541 if (error)
1542 dev_warn(mcspi->dev, "%s: failed to set pins: %i\n",
1543 __func__, error);
1544
1545 error = spi_master_suspend(master);
1546 if (error)
1547 dev_warn(mcspi->dev, "%s: master suspend failed: %i\n",
1548 __func__, error);
1549
1550 return pm_runtime_force_suspend(dev);
Pascal Huerstbeca3652015-11-19 16:18:28 +01001551}
1552
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001553static int __maybe_unused omap2_mcspi_resume(struct device *dev)
Tony Lindgren5a686b22018-04-27 08:50:07 -07001554{
1555 struct spi_master *master = dev_get_drvdata(dev);
1556 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1557 int error;
1558
1559 error = pinctrl_pm_select_default_state(dev);
1560 if (error)
1561 dev_warn(mcspi->dev, "%s: failed to set pins: %i\n",
1562 __func__, error);
1563
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001564 error = spi_master_resume(master);
1565 if (error)
1566 dev_warn(mcspi->dev, "%s: master resume failed: %i\n",
1567 __func__, error);
1568
1569 return pm_runtime_force_resume(dev);
Tony Lindgren5a686b22018-04-27 08:50:07 -07001570}
1571
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001572static const struct dev_pm_ops omap2_mcspi_pm_ops = {
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001573 SET_SYSTEM_SLEEP_PM_OPS(omap2_mcspi_suspend,
1574 omap2_mcspi_resume)
Govindraj.R1f1a4382011-02-02 17:52:15 +05301575 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001576};
1577
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001578static struct platform_driver omap2_mcspi_driver = {
1579 .driver = {
1580 .name = "omap2_mcspi",
Benoit Coussond5a80032012-02-15 18:37:34 +01001581 .pm = &omap2_mcspi_pm_ops,
1582 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001583 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001584 .probe = omap2_mcspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001585 .remove = omap2_mcspi_remove,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001586};
1587
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001588module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001589MODULE_LICENSE("GPL");