Thomas Gleixner | c942fdd | 2019-05-27 08:55:06 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 2 | /* |
| 3 | * OMAP2 McSPI controller driver |
| 4 | * |
| 5 | * Copyright (C) 2005, 2006 Nokia Corporation |
| 6 | * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and |
Charulatha V | 1a5d819 | 2011-02-02 17:52:14 +0530 | [diff] [blame] | 7 | * Juha Yrj�l� <juha.yrjola@nokia.com> |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <linux/kernel.h> |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 11 | #include <linux/interrupt.h> |
| 12 | #include <linux/module.h> |
| 13 | #include <linux/device.h> |
| 14 | #include <linux/delay.h> |
| 15 | #include <linux/dma-mapping.h> |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 16 | #include <linux/dmaengine.h> |
Pascal Huerst | beca365 | 2015-11-19 16:18:28 +0100 | [diff] [blame] | 17 | #include <linux/pinctrl/consumer.h> |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
| 19 | #include <linux/err.h> |
| 20 | #include <linux/clk.h> |
| 21 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 22 | #include <linux/slab.h> |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 23 | #include <linux/pm_runtime.h> |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 24 | #include <linux/of.h> |
| 25 | #include <linux/of_device.h> |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 26 | #include <linux/gcd.h> |
Vignesh R | 13d515c | 2018-10-15 12:08:27 +0530 | [diff] [blame] | 27 | #include <linux/iopoll.h> |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 28 | |
| 29 | #include <linux/spi/spi.h> |
Michael Welling | bc7f9bb | 2015-05-08 13:31:01 -0500 | [diff] [blame] | 30 | #include <linux/gpio.h> |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 31 | |
Arnd Bergmann | 2203747 | 2012-08-24 15:21:06 +0200 | [diff] [blame] | 32 | #include <linux/platform_data/spi-omap2-mcspi.h> |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 33 | |
| 34 | #define OMAP2_MCSPI_MAX_FREQ 48000000 |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 35 | #define OMAP2_MCSPI_MAX_DIVIDER 4096 |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 36 | #define OMAP2_MCSPI_MAX_FIFODEPTH 64 |
| 37 | #define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF |
Shubhrajyoti D | 27b5284 | 2012-03-26 17:04:22 +0530 | [diff] [blame] | 38 | #define SPI_AUTOSUSPEND_TIMEOUT 2000 |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 39 | |
| 40 | #define OMAP2_MCSPI_REVISION 0x00 |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 41 | #define OMAP2_MCSPI_SYSSTATUS 0x14 |
| 42 | #define OMAP2_MCSPI_IRQSTATUS 0x18 |
| 43 | #define OMAP2_MCSPI_IRQENABLE 0x1c |
| 44 | #define OMAP2_MCSPI_WAKEUPENABLE 0x20 |
| 45 | #define OMAP2_MCSPI_SYST 0x24 |
| 46 | #define OMAP2_MCSPI_MODULCTRL 0x28 |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 47 | #define OMAP2_MCSPI_XFERLEVEL 0x7c |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 48 | |
| 49 | /* per-channel banks, 0x14 bytes each, first is: */ |
| 50 | #define OMAP2_MCSPI_CHCONF0 0x2c |
| 51 | #define OMAP2_MCSPI_CHSTAT0 0x30 |
| 52 | #define OMAP2_MCSPI_CHCTRL0 0x34 |
| 53 | #define OMAP2_MCSPI_TX0 0x38 |
| 54 | #define OMAP2_MCSPI_RX0 0x3c |
| 55 | |
| 56 | /* per-register bitmasks: */ |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 57 | #define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 58 | |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 59 | #define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0) |
| 60 | #define OMAP2_MCSPI_MODULCTRL_MS BIT(2) |
| 61 | #define OMAP2_MCSPI_MODULCTRL_STEST BIT(3) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 62 | |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 63 | #define OMAP2_MCSPI_CHCONF_PHA BIT(0) |
| 64 | #define OMAP2_MCSPI_CHCONF_POL BIT(1) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 65 | #define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2) |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 66 | #define OMAP2_MCSPI_CHCONF_EPOL BIT(6) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 67 | #define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7) |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 68 | #define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12) |
| 69 | #define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 70 | #define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12) |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 71 | #define OMAP2_MCSPI_CHCONF_DMAW BIT(14) |
| 72 | #define OMAP2_MCSPI_CHCONF_DMAR BIT(15) |
| 73 | #define OMAP2_MCSPI_CHCONF_DPE0 BIT(16) |
| 74 | #define OMAP2_MCSPI_CHCONF_DPE1 BIT(17) |
| 75 | #define OMAP2_MCSPI_CHCONF_IS BIT(18) |
| 76 | #define OMAP2_MCSPI_CHCONF_TURBO BIT(19) |
| 77 | #define OMAP2_MCSPI_CHCONF_FORCE BIT(20) |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 78 | #define OMAP2_MCSPI_CHCONF_FFET BIT(27) |
| 79 | #define OMAP2_MCSPI_CHCONF_FFER BIT(28) |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 80 | #define OMAP2_MCSPI_CHCONF_CLKG BIT(29) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 81 | |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 82 | #define OMAP2_MCSPI_CHSTAT_RXS BIT(0) |
| 83 | #define OMAP2_MCSPI_CHSTAT_TXS BIT(1) |
| 84 | #define OMAP2_MCSPI_CHSTAT_EOT BIT(2) |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 85 | #define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 86 | |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 87 | #define OMAP2_MCSPI_CHCTRL_EN BIT(0) |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 88 | #define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 89 | |
Jouni Hogander | 7a8fa72 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 90 | #define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 91 | |
| 92 | /* We have 2 DMA channels per CS, one for RX and one for TX */ |
| 93 | struct omap2_mcspi_dma { |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 94 | struct dma_chan *dma_tx; |
| 95 | struct dma_chan *dma_rx; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 96 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 97 | struct completion dma_tx_completion; |
| 98 | struct completion dma_rx_completion; |
Matt Porter | 74f3aaa | 2013-06-22 23:07:38 +0530 | [diff] [blame] | 99 | |
| 100 | char dma_rx_ch_name[14]; |
| 101 | char dma_tx_ch_name[14]; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 102 | }; |
| 103 | |
| 104 | /* use PIO for small transfers, avoiding DMA setup/teardown overhead and |
| 105 | * cache operations; better heuristics consider wordsize and bitrate. |
| 106 | */ |
Roman Tereshonkov | 8b66c13 | 2010-04-12 09:07:54 +0000 | [diff] [blame] | 107 | #define DMA_MIN_BYTES 160 |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 108 | |
| 109 | |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 110 | /* |
| 111 | * Used for context save and restore, structure members to be updated whenever |
| 112 | * corresponding registers are modified. |
| 113 | */ |
| 114 | struct omap2_mcspi_regs { |
| 115 | u32 modulctrl; |
| 116 | u32 wakeupenable; |
| 117 | struct list_head cs; |
| 118 | }; |
| 119 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 120 | struct omap2_mcspi { |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 121 | struct completion txdone; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 122 | struct spi_master *master; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 123 | /* Virtual base address of the controller */ |
| 124 | void __iomem *base; |
Russell King | e5480b73 | 2008-09-01 21:51:50 +0100 | [diff] [blame] | 125 | unsigned long phys; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 126 | /* SPI1 has 4 channels, while SPI2 has 2 */ |
| 127 | struct omap2_mcspi_dma *dma_channels; |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 128 | struct device *dev; |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 129 | struct omap2_mcspi_regs ctx; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 130 | int fifo_depth; |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 131 | bool slave_aborted; |
Daniel Mack | 0384e90 | 2012-10-07 18:19:44 +0200 | [diff] [blame] | 132 | unsigned int pin_dir:1; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 133 | }; |
| 134 | |
| 135 | struct omap2_mcspi_cs { |
| 136 | void __iomem *base; |
Russell King | e5480b73 | 2008-09-01 21:51:50 +0100 | [diff] [blame] | 137 | unsigned long phys; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 138 | int word_len; |
Mark A. Greer | 97ca0d6 | 2014-07-01 20:28:32 -0700 | [diff] [blame] | 139 | u16 mode; |
Tero Kristo | 89c0537 | 2009-09-22 16:46:17 -0700 | [diff] [blame] | 140 | struct list_head node; |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 141 | /* Context save and restore shadow register */ |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 142 | u32 chconf0, chctrl0; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 143 | }; |
| 144 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 145 | static inline void mcspi_write_reg(struct spi_master *master, |
| 146 | int idx, u32 val) |
| 147 | { |
| 148 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 149 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 150 | writel_relaxed(val, mcspi->base + idx); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | static inline u32 mcspi_read_reg(struct spi_master *master, int idx) |
| 154 | { |
| 155 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 156 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 157 | return readl_relaxed(mcspi->base + idx); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | static inline void mcspi_write_cs_reg(const struct spi_device *spi, |
| 161 | int idx, u32 val) |
| 162 | { |
| 163 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 164 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 165 | writel_relaxed(val, cs->base + idx); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 166 | } |
| 167 | |
| 168 | static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx) |
| 169 | { |
| 170 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 171 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 172 | return readl_relaxed(cs->base + idx); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 173 | } |
| 174 | |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 175 | static inline u32 mcspi_cached_chconf0(const struct spi_device *spi) |
| 176 | { |
| 177 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 178 | |
| 179 | return cs->chconf0; |
| 180 | } |
| 181 | |
| 182 | static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val) |
| 183 | { |
| 184 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 185 | |
| 186 | cs->chconf0 = val; |
| 187 | mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val); |
Roman Tereshonkov | a330ce2 | 2010-03-15 09:06:28 +0000 | [diff] [blame] | 188 | mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0); |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 189 | } |
| 190 | |
Illia Smyrnov | 56cd5c1 | 2013-06-14 19:12:07 +0300 | [diff] [blame] | 191 | static inline int mcspi_bytes_per_word(int word_len) |
| 192 | { |
| 193 | if (word_len <= 8) |
| 194 | return 1; |
| 195 | else if (word_len <= 16) |
| 196 | return 2; |
| 197 | else /* word_len <= 32 */ |
| 198 | return 4; |
| 199 | } |
| 200 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 201 | static void omap2_mcspi_set_dma_req(const struct spi_device *spi, |
| 202 | int is_read, int enable) |
| 203 | { |
| 204 | u32 l, rw; |
| 205 | |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 206 | l = mcspi_cached_chconf0(spi); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 207 | |
| 208 | if (is_read) /* 1 is read, 0 write */ |
| 209 | rw = OMAP2_MCSPI_CHCONF_DMAR; |
| 210 | else |
| 211 | rw = OMAP2_MCSPI_CHCONF_DMAW; |
| 212 | |
Shubhrajyoti D | af4e944 | 2012-08-22 11:35:13 +0530 | [diff] [blame] | 213 | if (enable) |
| 214 | l |= rw; |
| 215 | else |
| 216 | l &= ~rw; |
| 217 | |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 218 | mcspi_write_chconf0(spi, l); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 219 | } |
| 220 | |
| 221 | static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable) |
| 222 | { |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 223 | struct omap2_mcspi_cs *cs = spi->controller_state; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 224 | u32 l; |
| 225 | |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 226 | l = cs->chctrl0; |
| 227 | if (enable) |
| 228 | l |= OMAP2_MCSPI_CHCTRL_EN; |
| 229 | else |
| 230 | l &= ~OMAP2_MCSPI_CHCTRL_EN; |
| 231 | cs->chctrl0 = l; |
| 232 | mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0); |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 233 | /* Flash post-writes */ |
| 234 | mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 235 | } |
| 236 | |
Michael Welling | ddcad7e | 2015-05-12 12:38:57 -0500 | [diff] [blame] | 237 | static void omap2_mcspi_set_cs(struct spi_device *spi, bool enable) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 238 | { |
Sebastian Reichel | 5f74db1 | 2015-07-22 20:46:09 +0200 | [diff] [blame] | 239 | struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 240 | u32 l; |
| 241 | |
Michael Welling | 4373f8b | 2015-05-23 21:13:43 -0500 | [diff] [blame] | 242 | /* The controller handles the inverted chip selects |
| 243 | * using the OMAP2_MCSPI_CHCONF_EPOL bit so revert |
| 244 | * the inversion from the core spi_set_cs function. |
| 245 | */ |
| 246 | if (spi->mode & SPI_CS_HIGH) |
| 247 | enable = !enable; |
| 248 | |
Michael Welling | ddcad7e | 2015-05-12 12:38:57 -0500 | [diff] [blame] | 249 | if (spi->controller_state) { |
Sebastian Reichel | 5f74db1 | 2015-07-22 20:46:09 +0200 | [diff] [blame] | 250 | int err = pm_runtime_get_sync(mcspi->dev); |
| 251 | if (err < 0) { |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 252 | pm_runtime_put_noidle(mcspi->dev); |
Sebastian Reichel | 5f74db1 | 2015-07-22 20:46:09 +0200 | [diff] [blame] | 253 | dev_err(mcspi->dev, "failed to get sync: %d\n", err); |
| 254 | return; |
| 255 | } |
| 256 | |
Michael Welling | ddcad7e | 2015-05-12 12:38:57 -0500 | [diff] [blame] | 257 | l = mcspi_cached_chconf0(spi); |
Shubhrajyoti D | af4e944 | 2012-08-22 11:35:13 +0530 | [diff] [blame] | 258 | |
Michael Welling | ddcad7e | 2015-05-12 12:38:57 -0500 | [diff] [blame] | 259 | if (enable) |
| 260 | l &= ~OMAP2_MCSPI_CHCONF_FORCE; |
| 261 | else |
| 262 | l |= OMAP2_MCSPI_CHCONF_FORCE; |
| 263 | |
| 264 | mcspi_write_chconf0(spi, l); |
Sebastian Reichel | 5f74db1 | 2015-07-22 20:46:09 +0200 | [diff] [blame] | 265 | |
| 266 | pm_runtime_mark_last_busy(mcspi->dev); |
| 267 | pm_runtime_put_autosuspend(mcspi->dev); |
Michael Welling | ddcad7e | 2015-05-12 12:38:57 -0500 | [diff] [blame] | 268 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 269 | } |
| 270 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 271 | static void omap2_mcspi_set_mode(struct spi_master *master) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 272 | { |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 273 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 274 | struct omap2_mcspi_regs *ctx = &mcspi->ctx; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 275 | u32 l; |
| 276 | |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 277 | /* |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 278 | * Choose master or slave mode |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 279 | */ |
| 280 | l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL); |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 281 | l &= ~(OMAP2_MCSPI_MODULCTRL_STEST); |
| 282 | if (spi_controller_is_slave(master)) { |
| 283 | l |= (OMAP2_MCSPI_MODULCTRL_MS); |
| 284 | } else { |
| 285 | l &= ~(OMAP2_MCSPI_MODULCTRL_MS); |
| 286 | l |= OMAP2_MCSPI_MODULCTRL_SINGLE; |
| 287 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 288 | mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l); |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 289 | |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 290 | ctx->modulctrl = l; |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 291 | } |
| 292 | |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 293 | static void omap2_mcspi_set_fifo(const struct spi_device *spi, |
| 294 | struct spi_transfer *t, int enable) |
| 295 | { |
| 296 | struct spi_master *master = spi->master; |
| 297 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 298 | struct omap2_mcspi *mcspi; |
| 299 | unsigned int wcnt; |
Vignesh R | b682cff | 2018-10-15 12:08:28 +0530 | [diff] [blame] | 300 | int max_fifo_depth, bytes_per_word; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 301 | u32 chconf, xferlevel; |
| 302 | |
| 303 | mcspi = spi_master_get_devdata(master); |
| 304 | |
| 305 | chconf = mcspi_cached_chconf0(spi); |
| 306 | if (enable) { |
| 307 | bytes_per_word = mcspi_bytes_per_word(cs->word_len); |
| 308 | if (t->len % bytes_per_word != 0) |
| 309 | goto disable_fifo; |
| 310 | |
Illia Smyrnov | 5db542e | 2013-10-09 15:05:08 +0300 | [diff] [blame] | 311 | if (t->rx_buf != NULL && t->tx_buf != NULL) |
| 312 | max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2; |
| 313 | else |
| 314 | max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH; |
| 315 | |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 316 | wcnt = t->len / bytes_per_word; |
| 317 | if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT) |
| 318 | goto disable_fifo; |
| 319 | |
| 320 | xferlevel = wcnt << 16; |
| 321 | if (t->rx_buf != NULL) { |
| 322 | chconf |= OMAP2_MCSPI_CHCONF_FFER; |
Vignesh R | b682cff | 2018-10-15 12:08:28 +0530 | [diff] [blame] | 323 | xferlevel |= (bytes_per_word - 1) << 8; |
Illia Smyrnov | 5db542e | 2013-10-09 15:05:08 +0300 | [diff] [blame] | 324 | } |
Vignesh R | b682cff | 2018-10-15 12:08:28 +0530 | [diff] [blame] | 325 | |
Illia Smyrnov | 5db542e | 2013-10-09 15:05:08 +0300 | [diff] [blame] | 326 | if (t->tx_buf != NULL) { |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 327 | chconf |= OMAP2_MCSPI_CHCONF_FFET; |
Vignesh R | b682cff | 2018-10-15 12:08:28 +0530 | [diff] [blame] | 328 | xferlevel |= bytes_per_word - 1; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 329 | } |
| 330 | |
| 331 | mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel); |
| 332 | mcspi_write_chconf0(spi, chconf); |
Vignesh R | b682cff | 2018-10-15 12:08:28 +0530 | [diff] [blame] | 333 | mcspi->fifo_depth = max_fifo_depth; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 334 | |
| 335 | return; |
| 336 | } |
| 337 | |
| 338 | disable_fifo: |
| 339 | if (t->rx_buf != NULL) |
| 340 | chconf &= ~OMAP2_MCSPI_CHCONF_FFER; |
Jorge A. Ventura | 3d0763c | 2014-08-09 16:06:58 -0500 | [diff] [blame] | 341 | |
| 342 | if (t->tx_buf != NULL) |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 343 | chconf &= ~OMAP2_MCSPI_CHCONF_FFET; |
| 344 | |
| 345 | mcspi_write_chconf0(spi, chconf); |
| 346 | mcspi->fifo_depth = 0; |
| 347 | } |
| 348 | |
Ilkka Koskinen | 2764c50 | 2010-10-19 17:07:31 +0300 | [diff] [blame] | 349 | static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit) |
| 350 | { |
Vignesh R | 13d515c | 2018-10-15 12:08:27 +0530 | [diff] [blame] | 351 | u32 val; |
Ilkka Koskinen | 2764c50 | 2010-10-19 17:07:31 +0300 | [diff] [blame] | 352 | |
Vignesh R | 13d515c | 2018-10-15 12:08:27 +0530 | [diff] [blame] | 353 | return readl_poll_timeout(reg, val, val & bit, 1, MSEC_PER_SEC); |
Ilkka Koskinen | 2764c50 | 2010-10-19 17:07:31 +0300 | [diff] [blame] | 354 | } |
| 355 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 356 | static int mcspi_wait_for_completion(struct omap2_mcspi *mcspi, |
| 357 | struct completion *x) |
| 358 | { |
| 359 | if (spi_controller_is_slave(mcspi->master)) { |
| 360 | if (wait_for_completion_interruptible(x) || |
| 361 | mcspi->slave_aborted) |
| 362 | return -EINTR; |
| 363 | } else { |
| 364 | wait_for_completion(x); |
| 365 | } |
| 366 | |
| 367 | return 0; |
| 368 | } |
| 369 | |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 370 | static void omap2_mcspi_rx_callback(void *data) |
| 371 | { |
| 372 | struct spi_device *spi = data; |
| 373 | struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master); |
| 374 | struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
| 375 | |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 376 | /* We must disable the DMA RX request */ |
| 377 | omap2_mcspi_set_dma_req(spi, 1, 0); |
Felipe Balbi | 830379e | 2012-12-12 10:45:59 +0200 | [diff] [blame] | 378 | |
| 379 | complete(&mcspi_dma->dma_rx_completion); |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 380 | } |
| 381 | |
| 382 | static void omap2_mcspi_tx_callback(void *data) |
| 383 | { |
| 384 | struct spi_device *spi = data; |
| 385 | struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master); |
| 386 | struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
| 387 | |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 388 | /* We must disable the DMA TX request */ |
| 389 | omap2_mcspi_set_dma_req(spi, 0, 0); |
Felipe Balbi | 830379e | 2012-12-12 10:45:59 +0200 | [diff] [blame] | 390 | |
| 391 | complete(&mcspi_dma->dma_tx_completion); |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 392 | } |
| 393 | |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 394 | static void omap2_mcspi_tx_dma(struct spi_device *spi, |
| 395 | struct spi_transfer *xfer, |
| 396 | struct dma_slave_config cfg) |
| 397 | { |
| 398 | struct omap2_mcspi *mcspi; |
| 399 | struct omap2_mcspi_dma *mcspi_dma; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 400 | |
| 401 | mcspi = spi_master_get_devdata(spi->master); |
| 402 | mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 403 | |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 404 | if (mcspi_dma->dma_tx) { |
| 405 | struct dma_async_tx_descriptor *tx; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 406 | |
| 407 | dmaengine_slave_config(mcspi_dma->dma_tx, &cfg); |
| 408 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 409 | tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, xfer->tx_sg.sgl, |
| 410 | xfer->tx_sg.nents, |
| 411 | DMA_MEM_TO_DEV, |
| 412 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 413 | if (tx) { |
| 414 | tx->callback = omap2_mcspi_tx_callback; |
| 415 | tx->callback_param = spi; |
| 416 | dmaengine_submit(tx); |
| 417 | } else { |
| 418 | /* FIXME: fall back to PIO? */ |
| 419 | } |
| 420 | } |
| 421 | dma_async_issue_pending(mcspi_dma->dma_tx); |
| 422 | omap2_mcspi_set_dma_req(spi, 0, 1); |
| 423 | |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | static unsigned |
| 427 | omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer, |
| 428 | struct dma_slave_config cfg, |
| 429 | unsigned es) |
| 430 | { |
| 431 | struct omap2_mcspi *mcspi; |
| 432 | struct omap2_mcspi_dma *mcspi_dma; |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 433 | unsigned int count, transfer_reduction = 0; |
| 434 | struct scatterlist *sg_out[2]; |
| 435 | int nb_sizes = 0, out_mapped_nents[2], ret, x; |
| 436 | size_t sizes[2]; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 437 | u32 l; |
| 438 | int elements = 0; |
| 439 | int word_len, element_count; |
| 440 | struct omap2_mcspi_cs *cs = spi->controller_state; |
Akinobu Mita | 8126135 | 2017-03-22 09:18:26 +0900 | [diff] [blame] | 441 | void __iomem *chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0; |
| 442 | |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 443 | mcspi = spi_master_get_devdata(spi->master); |
| 444 | mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
| 445 | count = xfer->len; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 446 | |
Franklin S Cooper Jr | 4bd0041 | 2016-06-27 09:54:08 -0500 | [diff] [blame] | 447 | /* |
| 448 | * In the "End-of-Transfer Procedure" section for DMA RX in OMAP35x TRM |
| 449 | * it mentions reducing DMA transfer length by one element in master |
| 450 | * normal mode. |
| 451 | */ |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 452 | if (mcspi->fifo_depth == 0) |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 453 | transfer_reduction = es; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 454 | |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 455 | word_len = cs->word_len; |
| 456 | l = mcspi_cached_chconf0(spi); |
| 457 | |
| 458 | if (word_len <= 8) |
| 459 | element_count = count; |
| 460 | else if (word_len <= 16) |
| 461 | element_count = count >> 1; |
| 462 | else /* word_len <= 32 */ |
| 463 | element_count = count >> 2; |
| 464 | |
| 465 | if (mcspi_dma->dma_rx) { |
| 466 | struct dma_async_tx_descriptor *tx; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 467 | |
| 468 | dmaengine_slave_config(mcspi_dma->dma_rx, &cfg); |
| 469 | |
Franklin S Cooper Jr | 4bd0041 | 2016-06-27 09:54:08 -0500 | [diff] [blame] | 470 | /* |
| 471 | * Reduce DMA transfer length by one more if McSPI is |
| 472 | * configured in turbo mode. |
| 473 | */ |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 474 | if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0) |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 475 | transfer_reduction += es; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 476 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 477 | if (transfer_reduction) { |
| 478 | /* Split sgl into two. The second sgl won't be used. */ |
| 479 | sizes[0] = count - transfer_reduction; |
| 480 | sizes[1] = transfer_reduction; |
| 481 | nb_sizes = 2; |
| 482 | } else { |
| 483 | /* |
| 484 | * Don't bother splitting the sgl. This essentially |
| 485 | * clones the original sgl. |
| 486 | */ |
| 487 | sizes[0] = count; |
| 488 | nb_sizes = 1; |
| 489 | } |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 490 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 491 | ret = sg_split(xfer->rx_sg.sgl, xfer->rx_sg.nents, |
| 492 | 0, nb_sizes, |
| 493 | sizes, |
| 494 | sg_out, out_mapped_nents, |
| 495 | GFP_KERNEL); |
| 496 | |
| 497 | if (ret < 0) { |
| 498 | dev_err(&spi->dev, "sg_split failed\n"); |
| 499 | return 0; |
| 500 | } |
| 501 | |
| 502 | tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, |
| 503 | sg_out[0], |
| 504 | out_mapped_nents[0], |
| 505 | DMA_DEV_TO_MEM, |
| 506 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 507 | if (tx) { |
| 508 | tx->callback = omap2_mcspi_rx_callback; |
| 509 | tx->callback_param = spi; |
| 510 | dmaengine_submit(tx); |
| 511 | } else { |
| 512 | /* FIXME: fall back to PIO? */ |
| 513 | } |
| 514 | } |
| 515 | |
| 516 | dma_async_issue_pending(mcspi_dma->dma_rx); |
| 517 | omap2_mcspi_set_dma_req(spi, 1, 1); |
| 518 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 519 | ret = mcspi_wait_for_completion(mcspi, &mcspi_dma->dma_rx_completion); |
| 520 | if (ret || mcspi->slave_aborted) { |
| 521 | dmaengine_terminate_sync(mcspi_dma->dma_rx); |
| 522 | omap2_mcspi_set_dma_req(spi, 1, 0); |
| 523 | return 0; |
| 524 | } |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 525 | |
| 526 | for (x = 0; x < nb_sizes; x++) |
| 527 | kfree(sg_out[x]); |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 528 | |
| 529 | if (mcspi->fifo_depth > 0) |
| 530 | return count; |
| 531 | |
Franklin S Cooper Jr | 4bd0041 | 2016-06-27 09:54:08 -0500 | [diff] [blame] | 532 | /* |
| 533 | * Due to the DMA transfer length reduction the missing bytes must |
| 534 | * be read manually to receive all of the expected data. |
| 535 | */ |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 536 | omap2_mcspi_set_enable(spi, 0); |
| 537 | |
| 538 | elements = element_count - 1; |
| 539 | |
| 540 | if (l & OMAP2_MCSPI_CHCONF_TURBO) { |
| 541 | elements--; |
| 542 | |
Akinobu Mita | 8126135 | 2017-03-22 09:18:26 +0900 | [diff] [blame] | 543 | if (!mcspi_wait_for_reg_bit(chstat_reg, |
| 544 | OMAP2_MCSPI_CHSTAT_RXS)) { |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 545 | u32 w; |
| 546 | |
| 547 | w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0); |
| 548 | if (word_len <= 8) |
| 549 | ((u8 *)xfer->rx_buf)[elements++] = w; |
| 550 | else if (word_len <= 16) |
| 551 | ((u16 *)xfer->rx_buf)[elements++] = w; |
| 552 | else /* word_len <= 32 */ |
| 553 | ((u32 *)xfer->rx_buf)[elements++] = w; |
| 554 | } else { |
Illia Smyrnov | 56cd5c1 | 2013-06-14 19:12:07 +0300 | [diff] [blame] | 555 | int bytes_per_word = mcspi_bytes_per_word(word_len); |
Jarkko Nikula | a1829d2 | 2013-10-11 13:53:59 +0300 | [diff] [blame] | 556 | dev_err(&spi->dev, "DMA RX penultimate word empty\n"); |
Illia Smyrnov | 56cd5c1 | 2013-06-14 19:12:07 +0300 | [diff] [blame] | 557 | count -= (bytes_per_word << 1); |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 558 | omap2_mcspi_set_enable(spi, 1); |
| 559 | return count; |
| 560 | } |
| 561 | } |
Akinobu Mita | 8126135 | 2017-03-22 09:18:26 +0900 | [diff] [blame] | 562 | if (!mcspi_wait_for_reg_bit(chstat_reg, OMAP2_MCSPI_CHSTAT_RXS)) { |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 563 | u32 w; |
| 564 | |
| 565 | w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0); |
| 566 | if (word_len <= 8) |
| 567 | ((u8 *)xfer->rx_buf)[elements] = w; |
| 568 | else if (word_len <= 16) |
| 569 | ((u16 *)xfer->rx_buf)[elements] = w; |
| 570 | else /* word_len <= 32 */ |
| 571 | ((u32 *)xfer->rx_buf)[elements] = w; |
| 572 | } else { |
Jarkko Nikula | a1829d2 | 2013-10-11 13:53:59 +0300 | [diff] [blame] | 573 | dev_err(&spi->dev, "DMA RX last word empty\n"); |
Illia Smyrnov | 56cd5c1 | 2013-06-14 19:12:07 +0300 | [diff] [blame] | 574 | count -= mcspi_bytes_per_word(word_len); |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 575 | } |
| 576 | omap2_mcspi_set_enable(spi, 1); |
| 577 | return count; |
| 578 | } |
| 579 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 580 | static unsigned |
| 581 | omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer) |
| 582 | { |
| 583 | struct omap2_mcspi *mcspi; |
| 584 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 585 | struct omap2_mcspi_dma *mcspi_dma; |
Russell King | 8c7494a | 2012-04-23 13:56:25 +0100 | [diff] [blame] | 586 | unsigned int count; |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 587 | u8 *rx; |
| 588 | const u8 *tx; |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 589 | struct dma_slave_config cfg; |
| 590 | enum dma_slave_buswidth width; |
| 591 | unsigned es; |
Shubhrajyoti D | e47a682 | 2012-11-06 14:30:19 +0530 | [diff] [blame] | 592 | void __iomem *chstat_reg; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 593 | void __iomem *irqstat_reg; |
| 594 | int wait_res; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 595 | |
| 596 | mcspi = spi_master_get_devdata(spi->master); |
| 597 | mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
Ilkka Koskinen | 2764c50 | 2010-10-19 17:07:31 +0300 | [diff] [blame] | 598 | |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 599 | if (cs->word_len <= 8) { |
| 600 | width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 601 | es = 1; |
| 602 | } else if (cs->word_len <= 16) { |
| 603 | width = DMA_SLAVE_BUSWIDTH_2_BYTES; |
| 604 | es = 2; |
| 605 | } else { |
| 606 | width = DMA_SLAVE_BUSWIDTH_4_BYTES; |
| 607 | es = 4; |
| 608 | } |
| 609 | |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 610 | count = xfer->len; |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 611 | |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 612 | memset(&cfg, 0, sizeof(cfg)); |
| 613 | cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0; |
| 614 | cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0; |
| 615 | cfg.src_addr_width = width; |
| 616 | cfg.dst_addr_width = width; |
Vignesh R | baf8b9f | 2019-01-15 12:28:32 +0530 | [diff] [blame] | 617 | cfg.src_maxburst = 1; |
| 618 | cfg.dst_maxburst = 1; |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 619 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 620 | rx = xfer->rx_buf; |
| 621 | tx = xfer->tx_buf; |
| 622 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 623 | mcspi->slave_aborted = false; |
| 624 | reinit_completion(&mcspi_dma->dma_tx_completion); |
| 625 | reinit_completion(&mcspi_dma->dma_rx_completion); |
| 626 | reinit_completion(&mcspi->txdone); |
| 627 | if (tx) { |
| 628 | /* Enable EOW IRQ to know end of tx in slave mode */ |
| 629 | if (spi_controller_is_slave(spi->master)) |
| 630 | mcspi_write_reg(spi->master, |
| 631 | OMAP2_MCSPI_IRQENABLE, |
| 632 | OMAP2_MCSPI_IRQSTATUS_EOW); |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 633 | omap2_mcspi_tx_dma(spi, xfer, cfg); |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 634 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 635 | |
Shubhrajyoti D | d7b4394 | 2012-09-11 12:13:20 +0530 | [diff] [blame] | 636 | if (rx != NULL) |
Shubhrajyoti D | e47a682 | 2012-11-06 14:30:19 +0530 | [diff] [blame] | 637 | count = omap2_mcspi_rx_dma(spi, xfer, cfg, es); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 638 | |
Shubhrajyoti D | e47a682 | 2012-11-06 14:30:19 +0530 | [diff] [blame] | 639 | if (tx != NULL) { |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 640 | int ret; |
| 641 | |
| 642 | ret = mcspi_wait_for_completion(mcspi, &mcspi_dma->dma_tx_completion); |
| 643 | if (ret || mcspi->slave_aborted) { |
| 644 | dmaengine_terminate_sync(mcspi_dma->dma_tx); |
| 645 | omap2_mcspi_set_dma_req(spi, 0, 0); |
| 646 | return 0; |
| 647 | } |
| 648 | |
| 649 | if (spi_controller_is_slave(mcspi->master)) { |
| 650 | ret = mcspi_wait_for_completion(mcspi, &mcspi->txdone); |
| 651 | if (ret || mcspi->slave_aborted) |
| 652 | return 0; |
| 653 | } |
Shubhrajyoti D | e47a682 | 2012-11-06 14:30:19 +0530 | [diff] [blame] | 654 | |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 655 | if (mcspi->fifo_depth > 0) { |
| 656 | irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS; |
| 657 | |
| 658 | if (mcspi_wait_for_reg_bit(irqstat_reg, |
| 659 | OMAP2_MCSPI_IRQSTATUS_EOW) < 0) |
| 660 | dev_err(&spi->dev, "EOW timed out\n"); |
| 661 | |
| 662 | mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS, |
| 663 | OMAP2_MCSPI_IRQSTATUS_EOW); |
| 664 | } |
| 665 | |
Shubhrajyoti D | e47a682 | 2012-11-06 14:30:19 +0530 | [diff] [blame] | 666 | /* for TX_ONLY mode, be sure all words have shifted out */ |
| 667 | if (rx == NULL) { |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 668 | chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0; |
| 669 | if (mcspi->fifo_depth > 0) { |
| 670 | wait_res = mcspi_wait_for_reg_bit(chstat_reg, |
| 671 | OMAP2_MCSPI_CHSTAT_TXFFE); |
| 672 | if (wait_res < 0) |
| 673 | dev_err(&spi->dev, "TXFFE timed out\n"); |
| 674 | } else { |
| 675 | wait_res = mcspi_wait_for_reg_bit(chstat_reg, |
| 676 | OMAP2_MCSPI_CHSTAT_TXS); |
| 677 | if (wait_res < 0) |
| 678 | dev_err(&spi->dev, "TXS timed out\n"); |
| 679 | } |
| 680 | if (wait_res >= 0 && |
| 681 | (mcspi_wait_for_reg_bit(chstat_reg, |
| 682 | OMAP2_MCSPI_CHSTAT_EOT) < 0)) |
Shubhrajyoti D | e47a682 | 2012-11-06 14:30:19 +0530 | [diff] [blame] | 683 | dev_err(&spi->dev, "EOT timed out\n"); |
| 684 | } |
| 685 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 686 | return count; |
| 687 | } |
| 688 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 689 | static unsigned |
| 690 | omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer) |
| 691 | { |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 692 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 693 | unsigned int count, c; |
| 694 | u32 l; |
| 695 | void __iomem *base = cs->base; |
| 696 | void __iomem *tx_reg; |
| 697 | void __iomem *rx_reg; |
| 698 | void __iomem *chstat_reg; |
| 699 | int word_len; |
| 700 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 701 | count = xfer->len; |
| 702 | c = count; |
| 703 | word_len = cs->word_len; |
| 704 | |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 705 | l = mcspi_cached_chconf0(spi); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 706 | |
| 707 | /* We store the pre-calculated register addresses on stack to speed |
| 708 | * up the transfer loop. */ |
| 709 | tx_reg = base + OMAP2_MCSPI_TX0; |
| 710 | rx_reg = base + OMAP2_MCSPI_RX0; |
| 711 | chstat_reg = base + OMAP2_MCSPI_CHSTAT0; |
| 712 | |
Michael Jones | adef658 | 2011-02-25 16:55:11 +0100 | [diff] [blame] | 713 | if (c < (word_len>>3)) |
| 714 | return 0; |
| 715 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 716 | if (word_len <= 8) { |
| 717 | u8 *rx; |
| 718 | const u8 *tx; |
| 719 | |
| 720 | rx = xfer->rx_buf; |
| 721 | tx = xfer->tx_buf; |
| 722 | |
| 723 | do { |
Kalle Valo | feed9ba | 2008-01-24 14:00:40 -0800 | [diff] [blame] | 724 | c -= 1; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 725 | if (tx != NULL) { |
| 726 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 727 | OMAP2_MCSPI_CHSTAT_TXS) < 0) { |
| 728 | dev_err(&spi->dev, "TXS timed out\n"); |
| 729 | goto out; |
| 730 | } |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 731 | dev_vdbg(&spi->dev, "write-%d %02x\n", |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 732 | word_len, *tx); |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 733 | writel_relaxed(*tx++, tx_reg); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 734 | } |
| 735 | if (rx != NULL) { |
| 736 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 737 | OMAP2_MCSPI_CHSTAT_RXS) < 0) { |
| 738 | dev_err(&spi->dev, "RXS timed out\n"); |
| 739 | goto out; |
| 740 | } |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 741 | |
| 742 | if (c == 1 && tx == NULL && |
| 743 | (l & OMAP2_MCSPI_CHCONF_TURBO)) { |
| 744 | omap2_mcspi_set_enable(spi, 0); |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 745 | *rx++ = readl_relaxed(rx_reg); |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 746 | dev_vdbg(&spi->dev, "read-%d %02x\n", |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 747 | word_len, *(rx - 1)); |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 748 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 749 | OMAP2_MCSPI_CHSTAT_RXS) < 0) { |
| 750 | dev_err(&spi->dev, |
| 751 | "RXS timed out\n"); |
| 752 | goto out; |
| 753 | } |
| 754 | c = 0; |
| 755 | } else if (c == 0 && tx == NULL) { |
| 756 | omap2_mcspi_set_enable(spi, 0); |
| 757 | } |
| 758 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 759 | *rx++ = readl_relaxed(rx_reg); |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 760 | dev_vdbg(&spi->dev, "read-%d %02x\n", |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 761 | word_len, *(rx - 1)); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 762 | } |
Jarkko Nikula | 95c5c3a | 2011-03-21 16:27:30 +0200 | [diff] [blame] | 763 | } while (c); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 764 | } else if (word_len <= 16) { |
| 765 | u16 *rx; |
| 766 | const u16 *tx; |
| 767 | |
| 768 | rx = xfer->rx_buf; |
| 769 | tx = xfer->tx_buf; |
| 770 | do { |
Kalle Valo | feed9ba | 2008-01-24 14:00:40 -0800 | [diff] [blame] | 771 | c -= 2; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 772 | if (tx != NULL) { |
| 773 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 774 | OMAP2_MCSPI_CHSTAT_TXS) < 0) { |
| 775 | dev_err(&spi->dev, "TXS timed out\n"); |
| 776 | goto out; |
| 777 | } |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 778 | dev_vdbg(&spi->dev, "write-%d %04x\n", |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 779 | word_len, *tx); |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 780 | writel_relaxed(*tx++, tx_reg); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 781 | } |
| 782 | if (rx != NULL) { |
| 783 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 784 | OMAP2_MCSPI_CHSTAT_RXS) < 0) { |
| 785 | dev_err(&spi->dev, "RXS timed out\n"); |
| 786 | goto out; |
| 787 | } |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 788 | |
| 789 | if (c == 2 && tx == NULL && |
| 790 | (l & OMAP2_MCSPI_CHCONF_TURBO)) { |
| 791 | omap2_mcspi_set_enable(spi, 0); |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 792 | *rx++ = readl_relaxed(rx_reg); |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 793 | dev_vdbg(&spi->dev, "read-%d %04x\n", |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 794 | word_len, *(rx - 1)); |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 795 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 796 | OMAP2_MCSPI_CHSTAT_RXS) < 0) { |
| 797 | dev_err(&spi->dev, |
| 798 | "RXS timed out\n"); |
| 799 | goto out; |
| 800 | } |
| 801 | c = 0; |
| 802 | } else if (c == 0 && tx == NULL) { |
| 803 | omap2_mcspi_set_enable(spi, 0); |
| 804 | } |
| 805 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 806 | *rx++ = readl_relaxed(rx_reg); |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 807 | dev_vdbg(&spi->dev, "read-%d %04x\n", |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 808 | word_len, *(rx - 1)); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 809 | } |
Jarkko Nikula | 95c5c3a | 2011-03-21 16:27:30 +0200 | [diff] [blame] | 810 | } while (c >= 2); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 811 | } else if (word_len <= 32) { |
| 812 | u32 *rx; |
| 813 | const u32 *tx; |
| 814 | |
| 815 | rx = xfer->rx_buf; |
| 816 | tx = xfer->tx_buf; |
| 817 | do { |
Kalle Valo | feed9ba | 2008-01-24 14:00:40 -0800 | [diff] [blame] | 818 | c -= 4; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 819 | if (tx != NULL) { |
| 820 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 821 | OMAP2_MCSPI_CHSTAT_TXS) < 0) { |
| 822 | dev_err(&spi->dev, "TXS timed out\n"); |
| 823 | goto out; |
| 824 | } |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 825 | dev_vdbg(&spi->dev, "write-%d %08x\n", |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 826 | word_len, *tx); |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 827 | writel_relaxed(*tx++, tx_reg); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 828 | } |
| 829 | if (rx != NULL) { |
| 830 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 831 | OMAP2_MCSPI_CHSTAT_RXS) < 0) { |
| 832 | dev_err(&spi->dev, "RXS timed out\n"); |
| 833 | goto out; |
| 834 | } |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 835 | |
| 836 | if (c == 4 && tx == NULL && |
| 837 | (l & OMAP2_MCSPI_CHCONF_TURBO)) { |
| 838 | omap2_mcspi_set_enable(spi, 0); |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 839 | *rx++ = readl_relaxed(rx_reg); |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 840 | dev_vdbg(&spi->dev, "read-%d %08x\n", |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 841 | word_len, *(rx - 1)); |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 842 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 843 | OMAP2_MCSPI_CHSTAT_RXS) < 0) { |
| 844 | dev_err(&spi->dev, |
| 845 | "RXS timed out\n"); |
| 846 | goto out; |
| 847 | } |
| 848 | c = 0; |
| 849 | } else if (c == 0 && tx == NULL) { |
| 850 | omap2_mcspi_set_enable(spi, 0); |
| 851 | } |
| 852 | |
Victor Kamensky | 21b2ce5 | 2013-11-16 02:01:16 +0200 | [diff] [blame] | 853 | *rx++ = readl_relaxed(rx_reg); |
Felipe Balbi | 079a176 | 2010-09-29 17:31:29 +0900 | [diff] [blame] | 854 | dev_vdbg(&spi->dev, "read-%d %08x\n", |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 855 | word_len, *(rx - 1)); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 856 | } |
Jarkko Nikula | 95c5c3a | 2011-03-21 16:27:30 +0200 | [diff] [blame] | 857 | } while (c >= 4); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 858 | } |
| 859 | |
| 860 | /* for TX_ONLY mode, be sure all words have shifted out */ |
| 861 | if (xfer->rx_buf == NULL) { |
| 862 | if (mcspi_wait_for_reg_bit(chstat_reg, |
| 863 | OMAP2_MCSPI_CHSTAT_TXS) < 0) { |
| 864 | dev_err(&spi->dev, "TXS timed out\n"); |
| 865 | } else if (mcspi_wait_for_reg_bit(chstat_reg, |
| 866 | OMAP2_MCSPI_CHSTAT_EOT) < 0) |
| 867 | dev_err(&spi->dev, "EOT timed out\n"); |
Jason Wang | e1993ed6 | 2010-10-19 18:03:27 +0800 | [diff] [blame] | 868 | |
| 869 | /* disable chan to purge rx datas received in TX_ONLY transfer, |
| 870 | * otherwise these rx datas will affect the direct following |
| 871 | * RX_ONLY transfer. |
| 872 | */ |
| 873 | omap2_mcspi_set_enable(spi, 0); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 874 | } |
| 875 | out: |
Roman Tereshonkov | 4743a0f | 2010-04-13 10:41:51 +0000 | [diff] [blame] | 876 | omap2_mcspi_set_enable(spi, 1); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 877 | return count - c; |
| 878 | } |
| 879 | |
Hannu Heikkinen | 57d9c10 | 2011-02-24 21:31:33 +0200 | [diff] [blame] | 880 | static u32 omap2_mcspi_calc_divisor(u32 speed_hz) |
| 881 | { |
| 882 | u32 div; |
| 883 | |
| 884 | for (div = 0; div < 15; div++) |
| 885 | if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div)) |
| 886 | return div; |
| 887 | |
| 888 | return 15; |
| 889 | } |
| 890 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 891 | /* called only when no transfer is active to this device */ |
| 892 | static int omap2_mcspi_setup_transfer(struct spi_device *spi, |
| 893 | struct spi_transfer *t) |
| 894 | { |
| 895 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 896 | struct omap2_mcspi *mcspi; |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 897 | u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 898 | u8 word_len = spi->bits_per_word; |
Scott Ellis | 9bd4517 | 2010-03-10 14:23:13 -0700 | [diff] [blame] | 899 | u32 speed_hz = spi->max_speed_hz; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 900 | |
| 901 | mcspi = spi_master_get_devdata(spi->master); |
| 902 | |
| 903 | if (t != NULL && t->bits_per_word) |
| 904 | word_len = t->bits_per_word; |
| 905 | |
| 906 | cs->word_len = word_len; |
| 907 | |
Scott Ellis | 9bd4517 | 2010-03-10 14:23:13 -0700 | [diff] [blame] | 908 | if (t && t->speed_hz) |
| 909 | speed_hz = t->speed_hz; |
| 910 | |
Hannu Heikkinen | 57d9c10 | 2011-02-24 21:31:33 +0200 | [diff] [blame] | 911 | speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ); |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 912 | if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) { |
| 913 | clkd = omap2_mcspi_calc_divisor(speed_hz); |
| 914 | speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd; |
| 915 | clkg = 0; |
| 916 | } else { |
| 917 | div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz; |
| 918 | speed_hz = OMAP2_MCSPI_MAX_FREQ / div; |
| 919 | clkd = (div - 1) & 0xf; |
| 920 | extclk = (div - 1) >> 4; |
| 921 | clkg = OMAP2_MCSPI_CHCONF_CLKG; |
| 922 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 923 | |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 924 | l = mcspi_cached_chconf0(spi); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 925 | |
| 926 | /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS |
| 927 | * REVISIT: this controller could support SPI_3WIRE mode. |
| 928 | */ |
Daniel Mack | 2cd4517 | 2012-11-14 11:14:26 +0800 | [diff] [blame] | 929 | if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) { |
Daniel Mack | 0384e90 | 2012-10-07 18:19:44 +0200 | [diff] [blame] | 930 | l &= ~OMAP2_MCSPI_CHCONF_IS; |
| 931 | l &= ~OMAP2_MCSPI_CHCONF_DPE1; |
| 932 | l |= OMAP2_MCSPI_CHCONF_DPE0; |
| 933 | } else { |
| 934 | l |= OMAP2_MCSPI_CHCONF_IS; |
| 935 | l |= OMAP2_MCSPI_CHCONF_DPE1; |
| 936 | l &= ~OMAP2_MCSPI_CHCONF_DPE0; |
| 937 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 938 | |
| 939 | /* wordlength */ |
| 940 | l &= ~OMAP2_MCSPI_CHCONF_WL_MASK; |
| 941 | l |= (word_len - 1) << 7; |
| 942 | |
| 943 | /* set chipselect polarity; manage with FORCE */ |
| 944 | if (!(spi->mode & SPI_CS_HIGH)) |
| 945 | l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */ |
| 946 | else |
| 947 | l &= ~OMAP2_MCSPI_CHCONF_EPOL; |
| 948 | |
| 949 | /* set clock divisor */ |
| 950 | l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK; |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 951 | l |= clkd << 2; |
| 952 | |
| 953 | /* set clock granularity */ |
| 954 | l &= ~OMAP2_MCSPI_CHCONF_CLKG; |
| 955 | l |= clkg; |
| 956 | if (clkg) { |
| 957 | cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK; |
| 958 | cs->chctrl0 |= extclk << 8; |
| 959 | mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0); |
| 960 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 961 | |
| 962 | /* set SPI mode 0..3 */ |
| 963 | if (spi->mode & SPI_CPOL) |
| 964 | l |= OMAP2_MCSPI_CHCONF_POL; |
| 965 | else |
| 966 | l &= ~OMAP2_MCSPI_CHCONF_POL; |
| 967 | if (spi->mode & SPI_CPHA) |
| 968 | l |= OMAP2_MCSPI_CHCONF_PHA; |
| 969 | else |
| 970 | l &= ~OMAP2_MCSPI_CHCONF_PHA; |
| 971 | |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 972 | mcspi_write_chconf0(spi, l); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 973 | |
Mark A. Greer | 97ca0d6 | 2014-07-01 20:28:32 -0700 | [diff] [blame] | 974 | cs->mode = spi->mode; |
| 975 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 976 | dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n", |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 977 | speed_hz, |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 978 | (spi->mode & SPI_CPHA) ? "trailing" : "leading", |
| 979 | (spi->mode & SPI_CPOL) ? "inverted" : "normal"); |
| 980 | |
| 981 | return 0; |
| 982 | } |
| 983 | |
Tony Lindgren | ddc5cdf | 2013-04-12 17:25:07 -0700 | [diff] [blame] | 984 | /* |
| 985 | * Note that we currently allow DMA only if we get a channel |
| 986 | * for both rx and tx. Otherwise we'll do PIO for both rx and tx. |
| 987 | */ |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 988 | static int omap2_mcspi_request_dma(struct spi_device *spi) |
| 989 | { |
| 990 | struct spi_master *master = spi->master; |
| 991 | struct omap2_mcspi *mcspi; |
| 992 | struct omap2_mcspi_dma *mcspi_dma; |
Peter Ujfalusi | b085c61 | 2016-04-29 16:11:56 +0300 | [diff] [blame] | 993 | int ret = 0; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 994 | |
| 995 | mcspi = spi_master_get_devdata(master); |
| 996 | mcspi_dma = mcspi->dma_channels + spi->chip_select; |
| 997 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 998 | init_completion(&mcspi_dma->dma_rx_completion); |
| 999 | init_completion(&mcspi_dma->dma_tx_completion); |
| 1000 | |
Peter Ujfalusi | b085c61 | 2016-04-29 16:11:56 +0300 | [diff] [blame] | 1001 | mcspi_dma->dma_rx = dma_request_chan(&master->dev, |
| 1002 | mcspi_dma->dma_rx_ch_name); |
| 1003 | if (IS_ERR(mcspi_dma->dma_rx)) { |
| 1004 | ret = PTR_ERR(mcspi_dma->dma_rx); |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 1005 | mcspi_dma->dma_rx = NULL; |
Tony Lindgren | ddc5cdf | 2013-04-12 17:25:07 -0700 | [diff] [blame] | 1006 | goto no_dma; |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 1007 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1008 | |
Peter Ujfalusi | b085c61 | 2016-04-29 16:11:56 +0300 | [diff] [blame] | 1009 | mcspi_dma->dma_tx = dma_request_chan(&master->dev, |
| 1010 | mcspi_dma->dma_tx_ch_name); |
| 1011 | if (IS_ERR(mcspi_dma->dma_tx)) { |
| 1012 | ret = PTR_ERR(mcspi_dma->dma_tx); |
| 1013 | mcspi_dma->dma_tx = NULL; |
| 1014 | dma_release_channel(mcspi_dma->dma_rx); |
| 1015 | mcspi_dma->dma_rx = NULL; |
| 1016 | } |
Tony Lindgren | ddc5cdf | 2013-04-12 17:25:07 -0700 | [diff] [blame] | 1017 | |
| 1018 | no_dma: |
Peter Ujfalusi | b085c61 | 2016-04-29 16:11:56 +0300 | [diff] [blame] | 1019 | return ret; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1020 | } |
| 1021 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1022 | static int omap2_mcspi_setup(struct spi_device *spi) |
| 1023 | { |
| 1024 | int ret; |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 1025 | struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master); |
| 1026 | struct omap2_mcspi_regs *ctx = &mcspi->ctx; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1027 | struct omap2_mcspi_dma *mcspi_dma; |
| 1028 | struct omap2_mcspi_cs *cs = spi->controller_state; |
| 1029 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1030 | mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
| 1031 | |
| 1032 | if (!cs) { |
Russell King | 10aa5a3 | 2012-06-18 11:27:04 +0100 | [diff] [blame] | 1033 | cs = kzalloc(sizeof *cs, GFP_KERNEL); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1034 | if (!cs) |
| 1035 | return -ENOMEM; |
| 1036 | cs->base = mcspi->base + spi->chip_select * 0x14; |
Russell King | e5480b73 | 2008-09-01 21:51:50 +0100 | [diff] [blame] | 1037 | cs->phys = mcspi->phys + spi->chip_select * 0x14; |
Mark A. Greer | 97ca0d6 | 2014-07-01 20:28:32 -0700 | [diff] [blame] | 1038 | cs->mode = 0; |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 1039 | cs->chconf0 = 0; |
Stefan Sørensen | faee9b0 | 2014-02-02 16:24:25 +0100 | [diff] [blame] | 1040 | cs->chctrl0 = 0; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1041 | spi->controller_state = cs; |
Tero Kristo | 89c0537 | 2009-09-22 16:46:17 -0700 | [diff] [blame] | 1042 | /* Link this to context save list */ |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 1043 | list_add_tail(&cs->node, &ctx->cs); |
Michael Welling | 2f538c0 | 2015-11-30 09:02:39 -0600 | [diff] [blame] | 1044 | |
| 1045 | if (gpio_is_valid(spi->cs_gpio)) { |
| 1046 | ret = gpio_request(spi->cs_gpio, dev_name(&spi->dev)); |
| 1047 | if (ret) { |
| 1048 | dev_err(&spi->dev, "failed to request gpio\n"); |
| 1049 | return ret; |
| 1050 | } |
| 1051 | gpio_direction_output(spi->cs_gpio, |
| 1052 | !(spi->mode & SPI_CS_HIGH)); |
| 1053 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1054 | } |
| 1055 | |
Russell King | 8c7494a | 2012-04-23 13:56:25 +0100 | [diff] [blame] | 1056 | if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) { |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1057 | ret = omap2_mcspi_request_dma(spi); |
Peter Ujfalusi | b085c61 | 2016-04-29 16:11:56 +0300 | [diff] [blame] | 1058 | if (ret) |
| 1059 | dev_warn(&spi->dev, "not using DMA for McSPI (%d)\n", |
| 1060 | ret); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1061 | } |
| 1062 | |
Shubhrajyoti D | 034d3dc | 2012-08-22 11:35:12 +0530 | [diff] [blame] | 1063 | ret = pm_runtime_get_sync(mcspi->dev); |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 1064 | if (ret < 0) { |
| 1065 | pm_runtime_put_noidle(mcspi->dev); |
| 1066 | |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1067 | return ret; |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 1068 | } |
Hemanth V | a41ae1a | 2009-09-22 16:46:16 -0700 | [diff] [blame] | 1069 | |
Kyungmin Park | 86eeb6f | 2007-10-16 01:27:45 -0700 | [diff] [blame] | 1070 | ret = omap2_mcspi_setup_transfer(spi, NULL); |
Shubhrajyoti D | 034d3dc | 2012-08-22 11:35:12 +0530 | [diff] [blame] | 1071 | pm_runtime_mark_last_busy(mcspi->dev); |
| 1072 | pm_runtime_put_autosuspend(mcspi->dev); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1073 | |
| 1074 | return ret; |
| 1075 | } |
| 1076 | |
| 1077 | static void omap2_mcspi_cleanup(struct spi_device *spi) |
| 1078 | { |
| 1079 | struct omap2_mcspi *mcspi; |
| 1080 | struct omap2_mcspi_dma *mcspi_dma; |
Tero Kristo | 89c0537 | 2009-09-22 16:46:17 -0700 | [diff] [blame] | 1081 | struct omap2_mcspi_cs *cs; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1082 | |
| 1083 | mcspi = spi_master_get_devdata(spi->master); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1084 | |
Scott Ellis | 5e77494 | 2010-03-10 14:22:45 -0700 | [diff] [blame] | 1085 | if (spi->controller_state) { |
| 1086 | /* Unlink controller state from context save list */ |
| 1087 | cs = spi->controller_state; |
| 1088 | list_del(&cs->node); |
Tero Kristo | 89c0537 | 2009-09-22 16:46:17 -0700 | [diff] [blame] | 1089 | |
Russell King | 10aa5a3 | 2012-06-18 11:27:04 +0100 | [diff] [blame] | 1090 | kfree(cs); |
Scott Ellis | 5e77494 | 2010-03-10 14:22:45 -0700 | [diff] [blame] | 1091 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1092 | |
Scott Ellis | 99f1a43 | 2010-05-24 14:20:27 +0000 | [diff] [blame] | 1093 | if (spi->chip_select < spi->master->num_chipselect) { |
| 1094 | mcspi_dma = &mcspi->dma_channels[spi->chip_select]; |
| 1095 | |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 1096 | if (mcspi_dma->dma_rx) { |
| 1097 | dma_release_channel(mcspi_dma->dma_rx); |
| 1098 | mcspi_dma->dma_rx = NULL; |
Scott Ellis | 99f1a43 | 2010-05-24 14:20:27 +0000 | [diff] [blame] | 1099 | } |
Russell King | 53741ed | 2012-04-23 13:51:48 +0100 | [diff] [blame] | 1100 | if (mcspi_dma->dma_tx) { |
| 1101 | dma_release_channel(mcspi_dma->dma_tx); |
| 1102 | mcspi_dma->dma_tx = NULL; |
Scott Ellis | 99f1a43 | 2010-05-24 14:20:27 +0000 | [diff] [blame] | 1103 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1104 | } |
Michael Welling | bc7f9bb | 2015-05-08 13:31:01 -0500 | [diff] [blame] | 1105 | |
| 1106 | if (gpio_is_valid(spi->cs_gpio)) |
| 1107 | gpio_free(spi->cs_gpio); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1108 | } |
| 1109 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1110 | static irqreturn_t omap2_mcspi_irq_handler(int irq, void *data) |
| 1111 | { |
| 1112 | struct omap2_mcspi *mcspi = data; |
| 1113 | u32 irqstat; |
| 1114 | |
| 1115 | irqstat = mcspi_read_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS); |
| 1116 | if (!irqstat) |
| 1117 | return IRQ_NONE; |
| 1118 | |
| 1119 | /* Disable IRQ and wakeup slave xfer task */ |
| 1120 | mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQENABLE, 0); |
| 1121 | if (irqstat & OMAP2_MCSPI_IRQSTATUS_EOW) |
| 1122 | complete(&mcspi->txdone); |
| 1123 | |
| 1124 | return IRQ_HANDLED; |
| 1125 | } |
| 1126 | |
| 1127 | static int omap2_mcspi_slave_abort(struct spi_master *master) |
| 1128 | { |
| 1129 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 1130 | struct omap2_mcspi_dma *mcspi_dma = mcspi->dma_channels; |
| 1131 | |
| 1132 | mcspi->slave_aborted = true; |
| 1133 | complete(&mcspi_dma->dma_rx_completion); |
| 1134 | complete(&mcspi_dma->dma_tx_completion); |
| 1135 | complete(&mcspi->txdone); |
| 1136 | |
| 1137 | return 0; |
| 1138 | } |
| 1139 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1140 | static int omap2_mcspi_transfer_one(struct spi_master *master, |
| 1141 | struct spi_device *spi, |
| 1142 | struct spi_transfer *t) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1143 | { |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1144 | |
| 1145 | /* We only enable one channel at a time -- the one whose message is |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1146 | * -- although this controller would gladly |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1147 | * arbitrate among multiple channels. This corresponds to "single |
| 1148 | * channel" master mode. As a side effect, we need to manage the |
| 1149 | * chipselect with the FORCE bit ... CS != channel enable. |
| 1150 | */ |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1151 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1152 | struct omap2_mcspi *mcspi; |
Tony Lindgren | ddc5cdf | 2013-04-12 17:25:07 -0700 | [diff] [blame] | 1153 | struct omap2_mcspi_dma *mcspi_dma; |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1154 | struct omap2_mcspi_cs *cs; |
| 1155 | struct omap2_mcspi_device_config *cd; |
| 1156 | int par_override = 0; |
| 1157 | int status = 0; |
| 1158 | u32 chconf; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1159 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1160 | mcspi = spi_master_get_devdata(master); |
Tony Lindgren | ddc5cdf | 2013-04-12 17:25:07 -0700 | [diff] [blame] | 1161 | mcspi_dma = mcspi->dma_channels + spi->chip_select; |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1162 | cs = spi->controller_state; |
| 1163 | cd = spi->controller_data; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1164 | |
Mark A. Greer | 97ca0d6 | 2014-07-01 20:28:32 -0700 | [diff] [blame] | 1165 | /* |
| 1166 | * The slave driver could have changed spi->mode in which case |
| 1167 | * it will be different from cs->mode (the current hardware setup). |
| 1168 | * If so, set par_override (even though its not a parity issue) so |
| 1169 | * omap2_mcspi_setup_transfer will be called to configure the hardware |
| 1170 | * with the correct mode on the first iteration of the loop below. |
| 1171 | */ |
| 1172 | if (spi->mode != cs->mode) |
| 1173 | par_override = 1; |
| 1174 | |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 1175 | omap2_mcspi_set_enable(spi, 0); |
Matthias Brugger | 5cbc7ca | 2013-01-24 13:40:41 +0100 | [diff] [blame] | 1176 | |
Michael Welling | a06b430 | 2015-05-23 21:13:44 -0500 | [diff] [blame] | 1177 | if (gpio_is_valid(spi->cs_gpio)) |
| 1178 | omap2_mcspi_set_cs(spi, spi->mode & SPI_CS_HIGH); |
| 1179 | |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1180 | if (par_override || |
| 1181 | (t->speed_hz != spi->max_speed_hz) || |
| 1182 | (t->bits_per_word != spi->bits_per_word)) { |
| 1183 | par_override = 1; |
| 1184 | status = omap2_mcspi_setup_transfer(spi, t); |
| 1185 | if (status < 0) |
| 1186 | goto out; |
| 1187 | if (t->speed_hz == spi->max_speed_hz && |
| 1188 | t->bits_per_word == spi->bits_per_word) |
| 1189 | par_override = 0; |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1190 | } |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1191 | if (cd && cd->cs_per_word) { |
| 1192 | chconf = mcspi->ctx.modulctrl; |
| 1193 | chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE; |
| 1194 | mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf); |
| 1195 | mcspi->ctx.modulctrl = |
| 1196 | mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL); |
| 1197 | } |
| 1198 | |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1199 | chconf = mcspi_cached_chconf0(spi); |
| 1200 | chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK; |
| 1201 | chconf &= ~OMAP2_MCSPI_CHCONF_TURBO; |
| 1202 | |
| 1203 | if (t->tx_buf == NULL) |
| 1204 | chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY; |
| 1205 | else if (t->rx_buf == NULL) |
| 1206 | chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY; |
| 1207 | |
| 1208 | if (cd && cd->turbo_mode && t->tx_buf == NULL) { |
| 1209 | /* Turbo mode is for more than one word */ |
| 1210 | if (t->len > ((cs->word_len + 7) >> 3)) |
| 1211 | chconf |= OMAP2_MCSPI_CHCONF_TURBO; |
| 1212 | } |
| 1213 | |
| 1214 | mcspi_write_chconf0(spi, chconf); |
| 1215 | |
| 1216 | if (t->len) { |
| 1217 | unsigned count; |
| 1218 | |
| 1219 | if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) && |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1220 | master->cur_msg_mapped && |
| 1221 | master->can_dma(master, spi, t)) |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1222 | omap2_mcspi_set_fifo(spi, t, 1); |
| 1223 | |
| 1224 | omap2_mcspi_set_enable(spi, 1); |
| 1225 | |
| 1226 | /* RX_ONLY mode needs dummy data in TX reg */ |
| 1227 | if (t->tx_buf == NULL) |
| 1228 | writel_relaxed(0, cs->base |
| 1229 | + OMAP2_MCSPI_TX0); |
| 1230 | |
| 1231 | if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) && |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1232 | master->cur_msg_mapped && |
| 1233 | master->can_dma(master, spi, t)) |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1234 | count = omap2_mcspi_txrx_dma(spi, t); |
| 1235 | else |
| 1236 | count = omap2_mcspi_txrx_pio(spi, t); |
| 1237 | |
| 1238 | if (count != t->len) { |
| 1239 | status = -EIO; |
| 1240 | goto out; |
| 1241 | } |
| 1242 | } |
| 1243 | |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1244 | omap2_mcspi_set_enable(spi, 0); |
| 1245 | |
| 1246 | if (mcspi->fifo_depth > 0) |
| 1247 | omap2_mcspi_set_fifo(spi, t, 0); |
| 1248 | |
| 1249 | out: |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1250 | /* Restore defaults if they were overriden */ |
| 1251 | if (par_override) { |
| 1252 | par_override = 0; |
| 1253 | status = omap2_mcspi_setup_transfer(spi, NULL); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1254 | } |
| 1255 | |
Matthias Brugger | 5cbc7ca | 2013-01-24 13:40:41 +0100 | [diff] [blame] | 1256 | if (cd && cd->cs_per_word) { |
| 1257 | chconf = mcspi->ctx.modulctrl; |
| 1258 | chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE; |
| 1259 | mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf); |
| 1260 | mcspi->ctx.modulctrl = |
| 1261 | mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL); |
| 1262 | } |
| 1263 | |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1264 | omap2_mcspi_set_enable(spi, 0); |
| 1265 | |
Michael Welling | a06b430 | 2015-05-23 21:13:44 -0500 | [diff] [blame] | 1266 | if (gpio_is_valid(spi->cs_gpio)) |
| 1267 | omap2_mcspi_set_cs(spi, !(spi->mode & SPI_CS_HIGH)); |
| 1268 | |
Illia Smyrnov | d33f473 | 2013-06-17 16:31:06 +0300 | [diff] [blame] | 1269 | if (mcspi->fifo_depth > 0 && t) |
| 1270 | omap2_mcspi_set_fifo(spi, t, 0); |
Shubhrajyoti D | 5fda88f | 2012-05-10 18:27:45 +0530 | [diff] [blame] | 1271 | |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1272 | return status; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1273 | } |
| 1274 | |
Neil Armstrong | 468a320 | 2015-10-09 15:47:41 +0200 | [diff] [blame] | 1275 | static int omap2_mcspi_prepare_message(struct spi_master *master, |
| 1276 | struct spi_message *msg) |
| 1277 | { |
| 1278 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 1279 | struct omap2_mcspi_regs *ctx = &mcspi->ctx; |
| 1280 | struct omap2_mcspi_cs *cs; |
| 1281 | |
| 1282 | /* Only a single channel can have the FORCE bit enabled |
| 1283 | * in its chconf0 register. |
| 1284 | * Scan all channels and disable them except the current one. |
| 1285 | * A FORCE can remain from a last transfer having cs_change enabled |
| 1286 | */ |
| 1287 | list_for_each_entry(cs, &ctx->cs, node) { |
| 1288 | if (msg->spi->controller_state == cs) |
| 1289 | continue; |
| 1290 | |
| 1291 | if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE)) { |
| 1292 | cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE; |
| 1293 | writel_relaxed(cs->chconf0, |
| 1294 | cs->base + OMAP2_MCSPI_CHCONF0); |
| 1295 | readl_relaxed(cs->base + OMAP2_MCSPI_CHCONF0); |
| 1296 | } |
| 1297 | } |
| 1298 | |
| 1299 | return 0; |
| 1300 | } |
| 1301 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1302 | static bool omap2_mcspi_can_dma(struct spi_master *master, |
| 1303 | struct spi_device *spi, |
| 1304 | struct spi_transfer *xfer) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1305 | { |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1306 | struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master); |
| 1307 | struct omap2_mcspi_dma *mcspi_dma = |
| 1308 | &mcspi->dma_channels[spi->chip_select]; |
| 1309 | |
| 1310 | if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) |
| 1311 | return false; |
| 1312 | |
| 1313 | if (spi_controller_is_slave(master)) |
| 1314 | return true; |
| 1315 | |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1316 | return (xfer->len >= DMA_MIN_BYTES); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1317 | } |
| 1318 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1319 | static int omap2_mcspi_controller_setup(struct omap2_mcspi *mcspi) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1320 | { |
| 1321 | struct spi_master *master = mcspi->master; |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 1322 | struct omap2_mcspi_regs *ctx = &mcspi->ctx; |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 1323 | int ret = 0; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1324 | |
Shubhrajyoti D | 034d3dc | 2012-08-22 11:35:12 +0530 | [diff] [blame] | 1325 | ret = pm_runtime_get_sync(mcspi->dev); |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 1326 | if (ret < 0) { |
| 1327 | pm_runtime_put_noidle(mcspi->dev); |
| 1328 | |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1329 | return ret; |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 1330 | } |
Jouni Hogander | ddb2219 | 2009-07-29 15:02:11 -0700 | [diff] [blame] | 1331 | |
Shubhrajyoti D | 39f8052 | 2012-03-29 22:11:07 +0530 | [diff] [blame] | 1332 | mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE, |
Matthias Brugger | 18dd619 | 2013-01-24 13:28:58 +0100 | [diff] [blame] | 1333 | OMAP2_MCSPI_WAKEUPENABLE_WKEN); |
Shubhrajyoti D | 39f8052 | 2012-03-29 22:11:07 +0530 | [diff] [blame] | 1334 | ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1335 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1336 | omap2_mcspi_set_mode(master); |
Shubhrajyoti D | 034d3dc | 2012-08-22 11:35:12 +0530 | [diff] [blame] | 1337 | pm_runtime_mark_last_busy(mcspi->dev); |
| 1338 | pm_runtime_put_autosuspend(mcspi->dev); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1339 | return 0; |
| 1340 | } |
| 1341 | |
Tony Lindgren | 52e9a5b | 2018-04-25 07:08:43 -0700 | [diff] [blame] | 1342 | /* |
| 1343 | * When SPI wake up from off-mode, CS is in activate state. If it was in |
| 1344 | * inactive state when driver was suspend, then force it to inactive state at |
| 1345 | * wake up. |
| 1346 | */ |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1347 | static int omap_mcspi_runtime_resume(struct device *dev) |
| 1348 | { |
Tony Lindgren | 52e9a5b | 2018-04-25 07:08:43 -0700 | [diff] [blame] | 1349 | struct spi_master *master = dev_get_drvdata(dev); |
| 1350 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 1351 | struct omap2_mcspi_regs *ctx = &mcspi->ctx; |
| 1352 | struct omap2_mcspi_cs *cs; |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1353 | |
Tony Lindgren | 52e9a5b | 2018-04-25 07:08:43 -0700 | [diff] [blame] | 1354 | /* McSPI: context restore */ |
| 1355 | mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl); |
| 1356 | mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable); |
| 1357 | |
| 1358 | list_for_each_entry(cs, &ctx->cs, node) { |
| 1359 | /* |
| 1360 | * We need to toggle CS state for OMAP take this |
| 1361 | * change in account. |
| 1362 | */ |
| 1363 | if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) { |
| 1364 | cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE; |
| 1365 | writel_relaxed(cs->chconf0, |
| 1366 | cs->base + OMAP2_MCSPI_CHCONF0); |
| 1367 | cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE; |
| 1368 | writel_relaxed(cs->chconf0, |
| 1369 | cs->base + OMAP2_MCSPI_CHCONF0); |
| 1370 | } else { |
| 1371 | writel_relaxed(cs->chconf0, |
| 1372 | cs->base + OMAP2_MCSPI_CHCONF0); |
| 1373 | } |
| 1374 | } |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1375 | |
| 1376 | return 0; |
| 1377 | } |
| 1378 | |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1379 | static struct omap2_mcspi_platform_config omap2_pdata = { |
| 1380 | .regs_offset = 0, |
| 1381 | }; |
| 1382 | |
| 1383 | static struct omap2_mcspi_platform_config omap4_pdata = { |
| 1384 | .regs_offset = OMAP4_MCSPI_REG_OFFSET, |
| 1385 | }; |
| 1386 | |
| 1387 | static const struct of_device_id omap_mcspi_of_match[] = { |
| 1388 | { |
| 1389 | .compatible = "ti,omap2-mcspi", |
| 1390 | .data = &omap2_pdata, |
| 1391 | }, |
| 1392 | { |
| 1393 | .compatible = "ti,omap4-mcspi", |
| 1394 | .data = &omap4_pdata, |
| 1395 | }, |
| 1396 | { }, |
| 1397 | }; |
| 1398 | MODULE_DEVICE_TABLE(of, omap_mcspi_of_match); |
Girish | ccc7bae | 2008-02-06 01:38:16 -0800 | [diff] [blame] | 1399 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 1400 | static int omap2_mcspi_probe(struct platform_device *pdev) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1401 | { |
| 1402 | struct spi_master *master; |
Uwe Kleine-König | 83a01e7 | 2012-05-21 21:57:39 +0200 | [diff] [blame] | 1403 | const struct omap2_mcspi_platform_config *pdata; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1404 | struct omap2_mcspi *mcspi; |
| 1405 | struct resource *r; |
| 1406 | int status = 0, i; |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1407 | u32 regs_offset = 0; |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1408 | struct device_node *node = pdev->dev.of_node; |
| 1409 | const struct of_device_id *match; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1410 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1411 | if (of_property_read_bool(node, "spi-slave")) |
| 1412 | master = spi_alloc_slave(&pdev->dev, sizeof(*mcspi)); |
| 1413 | else |
| 1414 | master = spi_alloc_master(&pdev->dev, sizeof(*mcspi)); |
| 1415 | if (!master) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1416 | return -ENOMEM; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1417 | |
David Brownell | e7db06b | 2009-06-17 16:26:04 -0700 | [diff] [blame] | 1418 | /* the spi->mode bits understood by this driver: */ |
| 1419 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; |
Stephen Warren | 24778be | 2013-05-21 20:36:35 -0600 | [diff] [blame] | 1420 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1421 | master->setup = omap2_mcspi_setup; |
Mark Brown | f0278a1 | 2013-07-28 15:34:37 +0100 | [diff] [blame] | 1422 | master->auto_runtime_pm = true; |
Neil Armstrong | 468a320 | 2015-10-09 15:47:41 +0200 | [diff] [blame] | 1423 | master->prepare_message = omap2_mcspi_prepare_message; |
Franklin S Cooper Jr | 0ba1870 | 2016-07-07 12:17:50 -0500 | [diff] [blame] | 1424 | master->can_dma = omap2_mcspi_can_dma; |
Michael Welling | b28cb94 | 2015-05-07 18:36:53 -0500 | [diff] [blame] | 1425 | master->transfer_one = omap2_mcspi_transfer_one; |
Michael Welling | ddcad7e | 2015-05-12 12:38:57 -0500 | [diff] [blame] | 1426 | master->set_cs = omap2_mcspi_set_cs; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1427 | master->cleanup = omap2_mcspi_cleanup; |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1428 | master->slave_abort = omap2_mcspi_slave_abort; |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1429 | master->dev.of_node = node; |
Axel Lin | aca0924 | 2014-02-18 22:02:47 +0800 | [diff] [blame] | 1430 | master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ; |
| 1431 | master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15; |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1432 | |
Jingoo Han | 24b5a82 | 2013-05-23 19:20:40 +0900 | [diff] [blame] | 1433 | platform_set_drvdata(pdev, master); |
Daniel Mack | 0384e90 | 2012-10-07 18:19:44 +0200 | [diff] [blame] | 1434 | |
| 1435 | mcspi = spi_master_get_devdata(master); |
| 1436 | mcspi->master = master; |
| 1437 | |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1438 | match = of_match_device(omap_mcspi_of_match, &pdev->dev); |
| 1439 | if (match) { |
| 1440 | u32 num_cs = 1; /* default number of chipselect */ |
| 1441 | pdata = match->data; |
| 1442 | |
| 1443 | of_property_read_u32(node, "ti,spi-num-cs", &num_cs); |
| 1444 | master->num_chipselect = num_cs; |
Daniel Mack | 2cd4517 | 2012-11-14 11:14:26 +0800 | [diff] [blame] | 1445 | if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL)) |
| 1446 | mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN; |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1447 | } else { |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 1448 | pdata = dev_get_platdata(&pdev->dev); |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1449 | master->num_chipselect = pdata->num_cs; |
Daniel Mack | 0384e90 | 2012-10-07 18:19:44 +0200 | [diff] [blame] | 1450 | mcspi->pin_dir = pdata->pin_dir; |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1451 | } |
| 1452 | regs_offset = pdata->regs_offset; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1453 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1454 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Thierry Reding | b0ee560 | 2013-01-21 11:09:18 +0100 | [diff] [blame] | 1455 | mcspi->base = devm_ioremap_resource(&pdev->dev, r); |
| 1456 | if (IS_ERR(mcspi->base)) { |
| 1457 | status = PTR_ERR(mcspi->base); |
Shubhrajyoti D | 1a77b12 | 2012-03-17 12:44:01 +0530 | [diff] [blame] | 1458 | goto free_master; |
Russell King | 55c381e | 2008-09-04 14:07:22 +0100 | [diff] [blame] | 1459 | } |
Vikram N | af9e53f | 2016-09-30 19:53:11 +0530 | [diff] [blame] | 1460 | mcspi->phys = r->start + regs_offset; |
| 1461 | mcspi->base += regs_offset; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1462 | |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1463 | mcspi->dev = &pdev->dev; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1464 | |
Benoit Cousson | 1bd897f8 | 2012-03-26 15:32:33 +0530 | [diff] [blame] | 1465 | INIT_LIST_HEAD(&mcspi->ctx.cs); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1466 | |
Axel Lin | a6f936d | 2014-03-29 21:37:44 +0800 | [diff] [blame] | 1467 | mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect, |
| 1468 | sizeof(struct omap2_mcspi_dma), |
| 1469 | GFP_KERNEL); |
| 1470 | if (mcspi->dma_channels == NULL) { |
| 1471 | status = -ENOMEM; |
Shubhrajyoti D | 1a77b12 | 2012-03-17 12:44:01 +0530 | [diff] [blame] | 1472 | goto free_master; |
Axel Lin | a6f936d | 2014-03-29 21:37:44 +0800 | [diff] [blame] | 1473 | } |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1474 | |
Charulatha V | 1a5d819 | 2011-02-02 17:52:14 +0530 | [diff] [blame] | 1475 | for (i = 0; i < master->num_chipselect; i++) { |
Peter Ujfalusi | b085c61 | 2016-04-29 16:11:56 +0300 | [diff] [blame] | 1476 | sprintf(mcspi->dma_channels[i].dma_rx_ch_name, "rx%d", i); |
| 1477 | sprintf(mcspi->dma_channels[i].dma_tx_ch_name, "tx%d", i); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1478 | } |
| 1479 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1480 | status = platform_get_irq(pdev, 0); |
| 1481 | if (status == -EPROBE_DEFER) |
| 1482 | goto free_master; |
| 1483 | if (status < 0) { |
| 1484 | dev_err(&pdev->dev, "no irq resource found\n"); |
| 1485 | goto free_master; |
| 1486 | } |
| 1487 | init_completion(&mcspi->txdone); |
| 1488 | status = devm_request_irq(&pdev->dev, status, |
| 1489 | omap2_mcspi_irq_handler, 0, pdev->name, |
| 1490 | mcspi); |
| 1491 | if (status) { |
| 1492 | dev_err(&pdev->dev, "Cannot request IRQ"); |
| 1493 | goto free_master; |
| 1494 | } |
| 1495 | |
Shubhrajyoti D | 27b5284 | 2012-03-26 17:04:22 +0530 | [diff] [blame] | 1496 | pm_runtime_use_autosuspend(&pdev->dev); |
| 1497 | pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT); |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1498 | pm_runtime_enable(&pdev->dev); |
| 1499 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1500 | status = omap2_mcspi_controller_setup(mcspi); |
Wei Yongjun | 142e07b | 2013-04-18 11:14:59 +0800 | [diff] [blame] | 1501 | if (status < 0) |
Shubhrajyoti D | 39f1b56 | 2011-10-28 17:14:19 +0530 | [diff] [blame] | 1502 | goto disable_pm; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1503 | |
Vignesh R | 89e8b9c | 2018-10-15 12:08:29 +0530 | [diff] [blame] | 1504 | status = devm_spi_register_controller(&pdev->dev, master); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1505 | if (status < 0) |
Shubhrajyoti D | 37a2d84 | 2012-08-02 16:41:25 +0530 | [diff] [blame] | 1506 | goto disable_pm; |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1507 | |
| 1508 | return status; |
| 1509 | |
Shubhrajyoti D | 39f1b56 | 2011-10-28 17:14:19 +0530 | [diff] [blame] | 1510 | disable_pm: |
Tony Lindgren | 0e6f357 | 2016-02-10 15:02:46 -0800 | [diff] [blame] | 1511 | pm_runtime_dont_use_autosuspend(&pdev->dev); |
| 1512 | pm_runtime_put_sync(&pdev->dev); |
Shubhrajyoti D | 751c925 | 2011-10-28 17:14:18 +0530 | [diff] [blame] | 1513 | pm_runtime_disable(&pdev->dev); |
Shubhrajyoti D | 39f1b56 | 2011-10-28 17:14:19 +0530 | [diff] [blame] | 1514 | free_master: |
Shubhrajyoti D | 37a2d84 | 2012-08-02 16:41:25 +0530 | [diff] [blame] | 1515 | spi_master_put(master); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1516 | return status; |
| 1517 | } |
| 1518 | |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 1519 | static int omap2_mcspi_remove(struct platform_device *pdev) |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1520 | { |
Axel Lin | a6f936d | 2014-03-29 21:37:44 +0800 | [diff] [blame] | 1521 | struct spi_master *master = platform_get_drvdata(pdev); |
| 1522 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1523 | |
Tony Lindgren | 0e6f357 | 2016-02-10 15:02:46 -0800 | [diff] [blame] | 1524 | pm_runtime_dont_use_autosuspend(mcspi->dev); |
Shubhrajyoti D | a93a202 | 2012-08-22 11:35:14 +0530 | [diff] [blame] | 1525 | pm_runtime_put_sync(mcspi->dev); |
Shubhrajyoti D | 751c925 | 2011-10-28 17:14:18 +0530 | [diff] [blame] | 1526 | pm_runtime_disable(&pdev->dev); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1527 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1528 | return 0; |
| 1529 | } |
| 1530 | |
Kay Sievers | 7e38c3c | 2008-04-10 21:29:20 -0700 | [diff] [blame] | 1531 | /* work with hotplug and coldplug */ |
| 1532 | MODULE_ALIAS("platform:omap2_mcspi"); |
| 1533 | |
Tony Lindgren | 91b9dee | 2018-11-15 15:59:39 -0800 | [diff] [blame] | 1534 | static int __maybe_unused omap2_mcspi_suspend(struct device *dev) |
Gregory CLEMENT | 42ce7fd | 2010-12-29 11:52:53 +0100 | [diff] [blame] | 1535 | { |
Tony Lindgren | 91b9dee | 2018-11-15 15:59:39 -0800 | [diff] [blame] | 1536 | struct spi_master *master = dev_get_drvdata(dev); |
| 1537 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 1538 | int error; |
| 1539 | |
| 1540 | error = pinctrl_pm_select_sleep_state(dev); |
| 1541 | if (error) |
| 1542 | dev_warn(mcspi->dev, "%s: failed to set pins: %i\n", |
| 1543 | __func__, error); |
| 1544 | |
| 1545 | error = spi_master_suspend(master); |
| 1546 | if (error) |
| 1547 | dev_warn(mcspi->dev, "%s: master suspend failed: %i\n", |
| 1548 | __func__, error); |
| 1549 | |
| 1550 | return pm_runtime_force_suspend(dev); |
Pascal Huerst | beca365 | 2015-11-19 16:18:28 +0100 | [diff] [blame] | 1551 | } |
| 1552 | |
Tony Lindgren | 91b9dee | 2018-11-15 15:59:39 -0800 | [diff] [blame] | 1553 | static int __maybe_unused omap2_mcspi_resume(struct device *dev) |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 1554 | { |
| 1555 | struct spi_master *master = dev_get_drvdata(dev); |
| 1556 | struct omap2_mcspi *mcspi = spi_master_get_devdata(master); |
| 1557 | int error; |
| 1558 | |
| 1559 | error = pinctrl_pm_select_default_state(dev); |
| 1560 | if (error) |
| 1561 | dev_warn(mcspi->dev, "%s: failed to set pins: %i\n", |
| 1562 | __func__, error); |
| 1563 | |
Tony Lindgren | 91b9dee | 2018-11-15 15:59:39 -0800 | [diff] [blame] | 1564 | error = spi_master_resume(master); |
| 1565 | if (error) |
| 1566 | dev_warn(mcspi->dev, "%s: master resume failed: %i\n", |
| 1567 | __func__, error); |
| 1568 | |
| 1569 | return pm_runtime_force_resume(dev); |
Tony Lindgren | 5a686b2 | 2018-04-27 08:50:07 -0700 | [diff] [blame] | 1570 | } |
| 1571 | |
Gregory CLEMENT | 42ce7fd | 2010-12-29 11:52:53 +0100 | [diff] [blame] | 1572 | static const struct dev_pm_ops omap2_mcspi_pm_ops = { |
Tony Lindgren | 91b9dee | 2018-11-15 15:59:39 -0800 | [diff] [blame] | 1573 | SET_SYSTEM_SLEEP_PM_OPS(omap2_mcspi_suspend, |
| 1574 | omap2_mcspi_resume) |
Govindraj.R | 1f1a438 | 2011-02-02 17:52:15 +0530 | [diff] [blame] | 1575 | .runtime_resume = omap_mcspi_runtime_resume, |
Gregory CLEMENT | 42ce7fd | 2010-12-29 11:52:53 +0100 | [diff] [blame] | 1576 | }; |
| 1577 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1578 | static struct platform_driver omap2_mcspi_driver = { |
| 1579 | .driver = { |
| 1580 | .name = "omap2_mcspi", |
Benoit Cousson | d5a8003 | 2012-02-15 18:37:34 +0100 | [diff] [blame] | 1581 | .pm = &omap2_mcspi_pm_ops, |
| 1582 | .of_match_table = omap_mcspi_of_match, |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1583 | }, |
Felipe Balbi | 7d6b6d8 | 2012-03-14 11:18:30 +0200 | [diff] [blame] | 1584 | .probe = omap2_mcspi_probe, |
Grant Likely | fd4a319 | 2012-12-07 16:57:14 +0000 | [diff] [blame] | 1585 | .remove = omap2_mcspi_remove, |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1586 | }; |
| 1587 | |
Felipe Balbi | 9fdca9d | 2012-03-14 11:18:31 +0200 | [diff] [blame] | 1588 | module_platform_driver(omap2_mcspi_driver); |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 1589 | MODULE_LICENSE("GPL"); |