blob: 0b3516c4eefb33881c235ba44d8338c0cef2515e [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
Sam Ravnborg47b757f2019-06-10 00:07:57 +020026#include <linux/pci.h>
27
Ken Wang220ab9b2017-03-06 14:49:53 -050028#include "amdgpu.h"
Alex Deucherd05da0e2017-06-30 17:08:45 -040029#include "amdgpu_atombios.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050030#include "amdgpu_ih.h"
31#include "amdgpu_uvd.h"
32#include "amdgpu_vce.h"
33#include "amdgpu_ucode.h"
34#include "amdgpu_psp.h"
35#include "atom.h"
36#include "amd_pcie.h"
37
Feifei Xu5d735f82017-11-23 11:09:07 +080038#include "uvd/uvd_7_0_offset.h"
Feifei Xucde5c342017-11-24 10:29:00 +080039#include "gc/gc_9_0_offset.h"
40#include "gc/gc_9_0_sh_mask.h"
Feifei Xu812f77b2017-11-15 16:01:30 +080041#include "sdma0/sdma0_4_0_offset.h"
42#include "sdma1/sdma1_4_0_offset.h"
Feifei Xu75199b82017-11-15 18:09:33 +080043#include "hdp/hdp_4_0_offset.h"
44#include "hdp/hdp_4_0_sh_mask.h"
Kent Russellb45e18a2019-01-03 08:12:39 -050045#include "nbio/nbio_7_0_default.h"
Oak Zeng88807dc2019-04-04 15:47:34 -050046#include "nbio/nbio_7_0_offset.h"
Kent Russellb45e18a2019-01-03 08:12:39 -050047#include "nbio/nbio_7_0_sh_mask.h"
48#include "nbio/nbio_7_0_smn.h"
Alex Deucher9281f122018-11-01 00:00:57 -050049#include "mp/mp_9_0_offset.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050050
51#include "soc15.h"
52#include "soc15_common.h"
53#include "gfx_v9_0.h"
54#include "gmc_v9_0.h"
55#include "gfxhub_v1_0.h"
56#include "mmhub_v1_0.h"
Hawking Zhang070706c2018-03-28 17:08:04 +080057#include "df_v1_7.h"
Feifei Xu698758b2018-04-04 14:32:10 +080058#include "df_v3_6.h"
Hawking Zhangbebc0762019-08-23 19:39:18 +080059#include "nbio_v6_1.h"
60#include "nbio_v7_0.h"
61#include "nbio_v7_4.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050062#include "vega10_ih.h"
Alex Sierrac1059362020-03-26 18:31:35 -050063#include "navi10_ih.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050064#include "sdma_v4_0.h"
65#include "uvd_v7_0.h"
66#include "vce_v4_0.h"
Leo Liuf2d7e702016-12-28 13:36:00 -050067#include "vcn_v1_0.h"
Leo Liu279ba482019-07-15 09:21:57 -040068#include "vcn_v2_0.h"
Leo Liu5be45a22019-11-08 15:01:42 -050069#include "jpeg_v2_0.h"
Leo Liu08249a32019-04-16 11:42:56 -040070#include "vcn_v2_5.h"
Leo Liu8c74e592019-11-11 10:33:57 -050071#include "jpeg_v2_5.h"
Hawking Zhang0e961582020-10-20 23:50:46 +080072#include "smuio_v9_0.h"
73#include "smuio_v11_0.h"
Xiangliang Yu796b65682017-02-28 17:22:03 +080074#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080075#include "mxgpu_ai.h"
Huang Rui2da54102018-11-29 18:46:54 +080076#include "amdgpu_smu.h"
Alex Deuchere74609c2019-05-15 13:53:14 -050077#include "amdgpu_ras.h"
78#include "amdgpu_xgmi.h"
Oak Zeng88807dc2019-04-04 15:47:34 -050079#include <uapi/linux/kfd_ioctl.h>
Ken Wang220ab9b2017-03-06 14:49:53 -050080
Ken Wang220ab9b2017-03-06 14:49:53 -050081#define mmMP0_MISC_CGTT_CTRL0 0x01b9
82#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
83#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
84#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
85
Kenneth Fenga5d0f452018-11-19 14:49:16 +080086/* for Vega20 register name change */
87#define mmHDP_MEM_POWER_CTRL 0x00d4
88#define HDP_MEM_POWER_CTRL__IPH_MEM_POWER_CTRL_EN_MASK 0x00000001L
89#define HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK 0x00000002L
90#define HDP_MEM_POWER_CTRL__RC_MEM_POWER_CTRL_EN_MASK 0x00010000L
91#define HDP_MEM_POWER_CTRL__RC_MEM_POWER_LS_EN_MASK 0x00020000L
92#define mmHDP_MEM_POWER_CTRL_BASE_IDX 0
Hawking Zhang1a0dd3d2020-03-04 17:03:48 +080093
Ken Wang220ab9b2017-03-06 14:49:53 -050094/*
95 * Indirect registers accessor
96 */
97static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
98{
Hawking Zhang705a2b52020-09-15 17:57:30 +080099 unsigned long address, data;
Hawking Zhangbebc0762019-08-23 19:39:18 +0800100 address = adev->nbio.funcs->get_pcie_index_offset(adev);
101 data = adev->nbio.funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500102
Hawking Zhang705a2b52020-09-15 17:57:30 +0800103 return amdgpu_device_indirect_rreg(adev, address, data, reg);
Ken Wang220ab9b2017-03-06 14:49:53 -0500104}
105
106static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
107{
Hawking Zhang705a2b52020-09-15 17:57:30 +0800108 unsigned long address, data;
Ken Wang220ab9b2017-03-06 14:49:53 -0500109
Hawking Zhangbebc0762019-08-23 19:39:18 +0800110 address = adev->nbio.funcs->get_pcie_index_offset(adev);
111 data = adev->nbio.funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500112
Hawking Zhang705a2b52020-09-15 17:57:30 +0800113 amdgpu_device_indirect_wreg(adev, address, data, reg, v);
Ken Wang220ab9b2017-03-06 14:49:53 -0500114}
115
Tao Zhou4fa1c6a62019-07-24 15:13:27 +0800116static u64 soc15_pcie_rreg64(struct amdgpu_device *adev, u32 reg)
117{
Hawking Zhang705a2b52020-09-15 17:57:30 +0800118 unsigned long address, data;
Hawking Zhangbebc0762019-08-23 19:39:18 +0800119 address = adev->nbio.funcs->get_pcie_index_offset(adev);
120 data = adev->nbio.funcs->get_pcie_data_offset(adev);
Tao Zhou4fa1c6a62019-07-24 15:13:27 +0800121
Hawking Zhang705a2b52020-09-15 17:57:30 +0800122 return amdgpu_device_indirect_rreg64(adev, address, data, reg);
Tao Zhou4fa1c6a62019-07-24 15:13:27 +0800123}
124
125static void soc15_pcie_wreg64(struct amdgpu_device *adev, u32 reg, u64 v)
126{
Hawking Zhang705a2b52020-09-15 17:57:30 +0800127 unsigned long address, data;
Tao Zhou4fa1c6a62019-07-24 15:13:27 +0800128
Hawking Zhangbebc0762019-08-23 19:39:18 +0800129 address = adev->nbio.funcs->get_pcie_index_offset(adev);
130 data = adev->nbio.funcs->get_pcie_data_offset(adev);
Tao Zhou4fa1c6a62019-07-24 15:13:27 +0800131
Hawking Zhang705a2b52020-09-15 17:57:30 +0800132 amdgpu_device_indirect_wreg64(adev, address, data, reg, v);
Tao Zhou4fa1c6a62019-07-24 15:13:27 +0800133}
134
Ken Wang220ab9b2017-03-06 14:49:53 -0500135static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
136{
137 unsigned long flags, address, data;
138 u32 r;
139
140 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
141 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
142
143 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
144 WREG32(address, ((reg) & 0x1ff));
145 r = RREG32(data);
146 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
147 return r;
148}
149
150static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
151{
152 unsigned long flags, address, data;
153
154 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
155 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
156
157 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
158 WREG32(address, ((reg) & 0x1ff));
159 WREG32(data, (v));
160 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
161}
162
163static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
164{
165 unsigned long flags, address, data;
166 u32 r;
167
168 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
169 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
170
171 spin_lock_irqsave(&adev->didt_idx_lock, flags);
172 WREG32(address, (reg));
173 r = RREG32(data);
174 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
175 return r;
176}
177
178static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
179{
180 unsigned long flags, address, data;
181
182 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
183 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
184
185 spin_lock_irqsave(&adev->didt_idx_lock, flags);
186 WREG32(address, (reg));
187 WREG32(data, (v));
188 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
189}
190
Evan Quan560460f2017-07-03 22:37:44 +0800191static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
192{
193 unsigned long flags;
194 u32 r;
195
196 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
197 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
198 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
199 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
200 return r;
201}
202
203static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
204{
205 unsigned long flags;
206
207 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
208 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
209 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
210 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
211}
212
Evan Quan2f11fb02017-07-04 09:23:01 +0800213static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
214{
215 unsigned long flags;
216 u32 r;
217
218 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
219 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
220 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
221 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
222 return r;
223}
224
225static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
226{
227 unsigned long flags;
228
229 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
230 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
231 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
232 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
233}
234
Ken Wang220ab9b2017-03-06 14:49:53 -0500235static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
236{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800237 return adev->nbio.funcs->get_memsize(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500238}
239
Ken Wang220ab9b2017-03-06 14:49:53 -0500240static u32 soc15_get_xclk(struct amdgpu_device *adev)
241{
Alex Deucherb90c4d62020-02-12 01:46:16 -0500242 u32 reference_clock = adev->clock.spll.reference_freq;
243
244 if (adev->asic_type == CHIP_RAVEN)
245 return reference_clock / 4;
246
247 return reference_clock;
Ken Wang220ab9b2017-03-06 14:49:53 -0500248}
249
250
251void soc15_grbm_select(struct amdgpu_device *adev,
252 u32 me, u32 pipe, u32 queue, u32 vmid)
253{
254 u32 grbm_gfx_cntl = 0;
255 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
256 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
257 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
258 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
259
Trigger Huang1bff7f6c62019-05-02 20:33:49 +0800260 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
Ken Wang220ab9b2017-03-06 14:49:53 -0500261}
262
263static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
264{
265 /* todo */
266}
267
268static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
269{
270 /* todo */
271 return false;
272}
273
274static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
275 u8 *bios, u32 length_bytes)
276{
277 u32 *dw_ptr;
278 u32 i, length_dw;
Hawking Zhang1a0dd3d2020-03-04 17:03:48 +0800279 uint32_t rom_index_offset;
280 uint32_t rom_data_offset;
Ken Wang220ab9b2017-03-06 14:49:53 -0500281
282 if (bios == NULL)
283 return false;
284 if (length_bytes == 0)
285 return false;
286 /* APU vbios image is part of sbios image */
287 if (adev->flags & AMD_IS_APU)
288 return false;
289
290 dw_ptr = (u32 *)bios;
291 length_dw = ALIGN(length_bytes, 4) / 4;
292
Hawking Zhang0e961582020-10-20 23:50:46 +0800293 rom_index_offset =
294 adev->smuio.funcs->get_rom_index_offset(adev);
295 rom_data_offset =
296 adev->smuio.funcs->get_rom_data_offset(adev);
Hawking Zhang1a0dd3d2020-03-04 17:03:48 +0800297
Ken Wang220ab9b2017-03-06 14:49:53 -0500298 /* set rom index to 0 */
Hawking Zhang1a0dd3d2020-03-04 17:03:48 +0800299 WREG32(rom_index_offset, 0);
Ken Wang220ab9b2017-03-06 14:49:53 -0500300 /* read out the rom data */
301 for (i = 0; i < length_dw; i++)
Hawking Zhang1a0dd3d2020-03-04 17:03:48 +0800302 dw_ptr[i] = RREG32(rom_data_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500303
304 return true;
305}
306
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500307static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
308 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
309 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
310 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
311 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
312 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
313 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
314 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
315 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
316 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
317 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
318 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
319 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
320 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
321 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
322 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
Marek Olšák664fe852019-10-22 17:22:38 -0400323 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500324 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
325 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
326 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
Alex Deucher5eeae242018-04-10 10:15:26 -0500327 { SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
Ken Wang220ab9b2017-03-06 14:49:53 -0500328};
329
330static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
331 u32 sh_num, u32 reg_offset)
332{
333 uint32_t val;
334
335 mutex_lock(&adev->grbm_idx_mutex);
336 if (se_num != 0xffffffff || sh_num != 0xffffffff)
337 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
338
339 val = RREG32(reg_offset);
340
341 if (se_num != 0xffffffff || sh_num != 0xffffffff)
342 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
343 mutex_unlock(&adev->grbm_idx_mutex);
344 return val;
345}
346
Alex Deucherc013cea2017-03-24 15:05:07 -0400347static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
348 bool indexed, u32 se_num,
349 u32 sh_num, u32 reg_offset)
350{
351 if (indexed) {
352 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
353 } else {
Shaoyun Liucd292532017-11-29 13:51:32 -0500354 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
Alex Deucherc013cea2017-03-24 15:05:07 -0400355 return adev->gfx.config.gb_addr_config;
Alex Deucher5eeae242018-04-10 10:15:26 -0500356 else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
357 return adev->gfx.config.db_debug2;
Shaoyun Liucd292532017-11-29 13:51:32 -0500358 return RREG32(reg_offset);
Alex Deucherc013cea2017-03-24 15:05:07 -0400359 }
360}
361
Ken Wang220ab9b2017-03-06 14:49:53 -0500362static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
363 u32 sh_num, u32 reg_offset, u32 *value)
364{
Christian König3032f352017-04-12 12:53:18 +0200365 uint32_t i;
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500366 struct soc15_allowed_register_entry *en;
Ken Wang220ab9b2017-03-06 14:49:53 -0500367
368 *value = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500369 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500370 en = &soc15_allowed_read_registers[i];
Prike.Liang207f0f12020-06-08 15:20:56 +0800371 if (adev->reg_offset[en->hwip][en->inst] &&
372 reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500373 + en->reg_offset))
Ken Wang220ab9b2017-03-06 14:49:53 -0500374 continue;
375
Christian König97fcc762017-04-12 12:49:54 +0200376 *value = soc15_get_register_value(adev,
377 soc15_allowed_read_registers[i].grbm_indexed,
378 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500379 return 0;
380 }
381 return -EINVAL;
382}
383
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500384
385/**
386 * soc15_program_register_sequence - program an array of registers.
387 *
388 * @adev: amdgpu_device pointer
389 * @regs: pointer to the register array
390 * @array_size: size of the register array
391 *
392 * Programs an array or registers with and and or masks.
393 * This is a helper for setting golden registers.
394 */
395
396void soc15_program_register_sequence(struct amdgpu_device *adev,
397 const struct soc15_reg_golden *regs,
398 const u32 array_size)
399{
400 const struct soc15_reg_golden *entry;
401 u32 tmp, reg;
402 int i;
403
404 for (i = 0; i < array_size; ++i) {
405 entry = &regs[i];
406 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
407
408 if (entry->and_mask == 0xffffffff) {
409 tmp = entry->or_mask;
410 } else {
411 tmp = RREG32(reg);
412 tmp &= ~(entry->and_mask);
Hawking Zhange0d07652018-06-08 18:10:57 +0800413 tmp |= (entry->or_mask & entry->and_mask);
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500414 }
Trigger Huang1bff7f6c62019-05-02 20:33:49 +0800415
416 if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
417 reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
418 reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
419 reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
420 WREG32_RLC(reg, tmp);
421 else
422 WREG32(reg, tmp);
423
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500424 }
425
426}
427
Jim Que2b6d052018-11-07 12:29:39 +0800428static int soc15_asic_mode1_reset(struct amdgpu_device *adev)
Ken Wang220ab9b2017-03-06 14:49:53 -0500429{
430 u32 i;
Evan Quan39fee322019-03-15 10:02:59 +0800431 int ret = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500432
Ken Wang98512bb2017-09-14 16:25:19 +0800433 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
434
Jim Que2b6d052018-11-07 12:29:39 +0800435 dev_info(adev->dev, "GPU mode1 reset\n");
Ken Wang220ab9b2017-03-06 14:49:53 -0500436
437 /* disable BM */
438 pci_clear_master(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500439
Andrey Grodzovskyc1dd4aa2020-08-24 12:30:47 -0400440 amdgpu_device_cache_pci_state(adev->pdev);
Ken Wang98512bb2017-09-14 16:25:19 +0800441
Evan Quan39fee322019-03-15 10:02:59 +0800442 ret = psp_gpu_reset(adev);
443 if (ret)
444 dev_err(adev->dev, "GPU mode1 reset failed\n");
Ken Wang98512bb2017-09-14 16:25:19 +0800445
Andrey Grodzovskyc1dd4aa2020-08-24 12:30:47 -0400446 amdgpu_device_load_pci_state(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500447
448 /* wait for asic to come out of reset */
449 for (i = 0; i < adev->usec_timeout; i++) {
Hawking Zhangbebc0762019-08-23 19:39:18 +0800450 u32 memsize = adev->nbio.funcs->get_memsize(adev);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500451
Chunming Zhouaecbe642017-05-04 15:06:25 -0400452 if (memsize != 0xffffffff)
Ken Wang220ab9b2017-03-06 14:49:53 -0500453 break;
454 udelay(1);
455 }
456
Alex Deucherd05da0e2017-06-30 17:08:45 -0400457 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
Ken Wang220ab9b2017-03-06 14:49:53 -0500458
Evan Quan39fee322019-03-15 10:02:59 +0800459 return ret;
Ken Wang220ab9b2017-03-06 14:49:53 -0500460}
461
Jim Que2b6d052018-11-07 12:29:39 +0800462static int soc15_asic_baco_reset(struct amdgpu_device *adev)
463{
Le Ma956f6702019-10-11 18:21:16 +0800464 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
Evan Quan95302732020-01-07 16:57:39 +0800465 int ret = 0;
Jim Que2b6d052018-11-07 12:29:39 +0800466
Le Ma956f6702019-10-11 18:21:16 +0800467 /* avoid NBIF got stuck when do RAS recovery in BACO reset */
468 if (ras && ras->supported)
469 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
470
Evan Quan95302732020-01-07 16:57:39 +0800471 ret = amdgpu_dpm_baco_reset(adev);
472 if (ret)
473 return ret;
Jim Que2b6d052018-11-07 12:29:39 +0800474
Le Ma956f6702019-10-11 18:21:16 +0800475 /* re-enable doorbell interrupt after BACO exit */
476 if (ras && ras->supported)
477 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
478
Jim Que2b6d052018-11-07 12:29:39 +0800479 return 0;
480}
481
Alex Deucheree360c02019-07-23 23:47:06 -0500482static enum amd_reset_method
483soc15_asic_reset_method(struct amdgpu_device *adev)
Jim Que2b6d052018-11-07 12:29:39 +0800484{
Le Mafeffbaa2019-11-26 17:56:58 +0800485 bool baco_reset = false;
486 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
Jim Que2b6d052018-11-07 12:29:39 +0800487
Wenhui Sheng273da6f2020-07-14 16:29:18 +0800488 if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
489 amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
490 amdgpu_reset_method == AMD_RESET_METHOD_BACO)
491 return amdgpu_reset_method;
492
493 if (amdgpu_reset_method != -1)
494 dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
495 amdgpu_reset_method);
496
Jim Que2b6d052018-11-07 12:29:39 +0800497 switch (adev->asic_type) {
Alex Deucheree360c02019-07-23 23:47:06 -0500498 case CHIP_RAVEN:
chen gong90a08352019-09-19 15:02:40 +0800499 case CHIP_RENOIR:
Alex Deucheree360c02019-07-23 23:47:06 -0500500 return AMD_RESET_METHOD_MODE2;
Jim Que2b6d052018-11-07 12:29:39 +0800501 case CHIP_VEGA10:
Alex Deucherf8b18cf2019-02-10 21:50:53 -0500502 case CHIP_VEGA12:
Evan Quan0a650c12019-11-04 17:31:29 +0800503 case CHIP_ARCTURUS:
Evan Quan95302732020-01-07 16:57:39 +0800504 baco_reset = amdgpu_dpm_is_baco_supported(adev);
Jim Que2b6d052018-11-07 12:29:39 +0800505 break;
Evan Quan017d75f2019-04-15 12:07:28 +0800506 case CHIP_VEGA20:
507 if (adev->psp.sos_fw_version >= 0x80067)
Evan Quan95302732020-01-07 16:57:39 +0800508 baco_reset = amdgpu_dpm_is_baco_supported(adev);
Alex Deuchere74609c2019-05-15 13:53:14 -0500509
Le Mafeffbaa2019-11-26 17:56:58 +0800510 /*
511 * 1. PMFW version > 0x284300: all cases use baco
512 * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
513 */
514 if ((ras && ras->supported) && adev->pm.fw_version <= 0x283400)
515 baco_reset = false;
Evan Quan017d75f2019-04-15 12:07:28 +0800516 break;
Jim Que2b6d052018-11-07 12:29:39 +0800517 default:
Jim Que2b6d052018-11-07 12:29:39 +0800518 break;
519 }
520
521 if (baco_reset)
Alex Deucheree360c02019-07-23 23:47:06 -0500522 return AMD_RESET_METHOD_BACO;
523 else
524 return AMD_RESET_METHOD_MODE1;
525}
526
527static int soc15_asic_reset(struct amdgpu_device *adev)
528{
Alex Deucher276cc922020-01-15 12:56:37 -0500529 /* original raven doesn't have full asic reset */
Alex Deucher54f78a72020-05-15 14:18:29 -0400530 if ((adev->apu_flags & AMD_APU_IS_RAVEN) &&
531 !(adev->apu_flags & AMD_APU_IS_RAVEN2))
Alex Deucher276cc922020-01-15 12:56:37 -0500532 return 0;
533
Andrey Grodzovskyc43b8492019-07-26 14:07:42 -0400534 switch (soc15_asic_reset_method(adev)) {
535 case AMD_RESET_METHOD_BACO:
Alex Deucher11043b72020-08-11 12:02:21 -0400536 dev_info(adev->dev, "BACO reset\n");
Andrey Grodzovskyc43b8492019-07-26 14:07:42 -0400537 return soc15_asic_baco_reset(adev);
538 case AMD_RESET_METHOD_MODE2:
Alex Deucher11043b72020-08-11 12:02:21 -0400539 dev_info(adev->dev, "MODE2 reset\n");
Evan Quan95302732020-01-07 16:57:39 +0800540 return amdgpu_dpm_mode2_reset(adev);
Andrey Grodzovskyc43b8492019-07-26 14:07:42 -0400541 default:
Alex Deucher11043b72020-08-11 12:02:21 -0400542 dev_info(adev->dev, "MODE1 reset\n");
Andrey Grodzovskyc43b8492019-07-26 14:07:42 -0400543 return soc15_asic_mode1_reset(adev);
544 }
Jim Que2b6d052018-11-07 12:29:39 +0800545}
546
Alex Deucher988eb9f2019-10-15 16:23:31 -0400547static bool soc15_supports_baco(struct amdgpu_device *adev)
548{
Alex Deucher988eb9f2019-10-15 16:23:31 -0400549 switch (adev->asic_type) {
550 case CHIP_VEGA10:
551 case CHIP_VEGA12:
Evan Quanb8ab58f2019-12-24 17:22:18 +0800552 case CHIP_ARCTURUS:
Evan Quan95302732020-01-07 16:57:39 +0800553 return amdgpu_dpm_is_baco_supported(adev);
Alex Deucher988eb9f2019-10-15 16:23:31 -0400554 case CHIP_VEGA20:
555 if (adev->psp.sos_fw_version >= 0x80067)
Evan Quan95302732020-01-07 16:57:39 +0800556 return amdgpu_dpm_is_baco_supported(adev);
557 return false;
Alex Deucher988eb9f2019-10-15 16:23:31 -0400558 default:
559 return false;
560 }
Alex Deucher988eb9f2019-10-15 16:23:31 -0400561}
562
Ken Wang220ab9b2017-03-06 14:49:53 -0500563/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
564 u32 cntl_reg, u32 status_reg)
565{
566 return 0;
567}*/
568
569static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
570{
571 /*int r;
572
573 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
574 if (r)
575 return r;
576
577 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
578 */
579 return 0;
580}
581
582static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
583{
584 /* todo */
585
586 return 0;
587}
588
589static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
590{
591 if (pci_is_root_bus(adev->pdev->bus))
592 return;
593
594 if (amdgpu_pcie_gen2 == 0)
595 return;
596
597 if (adev->flags & AMD_IS_APU)
598 return;
599
600 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
601 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
602 return;
603
604 /* todo */
605}
606
607static void soc15_program_aspm(struct amdgpu_device *adev)
608{
609
610 if (amdgpu_aspm == 0)
611 return;
612
613 /* todo */
614}
615
616static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
Alex Deucherbf383fb2017-12-08 13:07:58 -0500617 bool enable)
Ken Wang220ab9b2017-03-06 14:49:53 -0500618{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800619 adev->nbio.funcs->enable_doorbell_aperture(adev, enable);
620 adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, enable);
Ken Wang220ab9b2017-03-06 14:49:53 -0500621}
622
623static const struct amdgpu_ip_block_version vega10_common_ip_block =
624{
625 .type = AMD_IP_BLOCK_TYPE_COMMON,
626 .major = 2,
627 .minor = 0,
628 .rev = 0,
629 .funcs = &soc15_common_ip_funcs,
630};
631
Huang Rui4cb0bec2018-06-15 16:05:48 -0500632static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
633{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800634 return adev->nbio.funcs->get_rev_id(adev);
Huang Rui4cb0bec2018-06-15 16:05:48 -0500635}
636
Wenhui Shengd95f09a2020-06-23 13:42:58 +0800637static void soc15_reg_base_init(struct amdgpu_device *adev)
Ken Wang220ab9b2017-03-06 14:49:53 -0500638{
Alex Deucherc1cf79c2020-05-28 17:12:53 -0400639 int r;
640
Shaoyun Liu45228242017-11-27 13:16:35 -0500641 /* Set IP register base before any HW register access */
642 switch (adev->asic_type) {
643 case CHIP_VEGA10:
Hawking Zhang3084eb02018-03-12 18:25:15 +0800644 case CHIP_VEGA12:
Shaoyun Liu45228242017-11-27 13:16:35 -0500645 case CHIP_RAVEN:
646 vega10_reg_base_init(adev);
647 break;
Alex Deucherc1cf79c2020-05-28 17:12:53 -0400648 case CHIP_RENOIR:
Wenhui Shengd95f09a2020-06-23 13:42:58 +0800649 /* It's safe to do ip discovery here for Renior,
650 * it doesn't support SRIOV. */
Alex Deucherc1cf79c2020-05-28 17:12:53 -0400651 if (amdgpu_discovery) {
652 r = amdgpu_discovery_reg_base_init(adev);
Dirk Gouders2ae78702020-10-01 21:55:25 +0200653 if (r == 0)
654 break;
655 DRM_WARN("failed to init reg base from ip discovery table, "
656 "fallback to legacy init method\n");
Alex Deucherc1cf79c2020-05-28 17:12:53 -0400657 }
Dirk Gouders2ae78702020-10-01 21:55:25 +0200658 vega10_reg_base_init(adev);
Alex Deucherc1cf79c2020-05-28 17:12:53 -0400659 break;
Feifei Xu8ee273e2018-03-23 14:42:28 -0500660 case CHIP_VEGA20:
661 vega20_reg_base_init(adev);
662 break;
Le Mae78705e2019-07-09 09:21:53 -0500663 case CHIP_ARCTURUS:
664 arct_reg_base_init(adev);
665 break;
Shaoyun Liu45228242017-11-27 13:16:35 -0500666 default:
Wenhui Shengd95f09a2020-06-23 13:42:58 +0800667 DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
668 break;
Shaoyun Liu45228242017-11-27 13:16:35 -0500669 }
Wenhui Shengd95f09a2020-06-23 13:42:58 +0800670}
671
672void soc15_set_virt_ops(struct amdgpu_device *adev)
673{
674 adev->virt.ops = &xgpu_ai_virt_ops;
675
676 /* init soc15 reg base early enough so we can
677 * request request full access for sriov before
678 * set_ip_blocks. */
679 soc15_reg_base_init(adev);
680}
681
682int soc15_set_ip_blocks(struct amdgpu_device *adev)
683{
684 /* for bare metal case */
685 if (!amdgpu_sriov_vf(adev))
686 soc15_reg_base_init(adev);
Shaoyun Liu45228242017-11-27 13:16:35 -0500687
Oak Zengeb39aff2019-03-20 16:04:10 -0500688 if (adev->asic_type == CHIP_VEGA20 || adev->asic_type == CHIP_ARCTURUS)
Alex Deucher47622ba2018-11-30 15:29:43 -0500689 adev->gmc.xgmi.supported = true;
690
Hawking Zhangbebc0762019-08-23 19:39:18 +0800691 if (adev->flags & AMD_IS_APU) {
692 adev->nbio.funcs = &nbio_v7_0_funcs;
693 adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
694 } else if (adev->asic_type == CHIP_VEGA20 ||
695 adev->asic_type == CHIP_ARCTURUS) {
696 adev->nbio.funcs = &nbio_v7_4_funcs;
697 adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
698 } else {
699 adev->nbio.funcs = &nbio_v6_1_funcs;
700 adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
701 }
Alex Deucherbf383fb2017-12-08 13:07:58 -0500702
Le Ma0e54df02018-09-11 11:07:09 +0800703 if (adev->asic_type == CHIP_VEGA20 || adev->asic_type == CHIP_ARCTURUS)
Joseph Greathousebdf84a82020-01-14 10:05:21 -0500704 adev->df.funcs = &df_v3_6_funcs;
Feifei Xu698758b2018-04-04 14:32:10 +0800705 else
Joseph Greathousebdf84a82020-01-14 10:05:21 -0500706 adev->df.funcs = &df_v1_7_funcs;
Huang Rui4cb0bec2018-06-15 16:05:48 -0500707
Hawking Zhang0e961582020-10-20 23:50:46 +0800708 if (adev->asic_type == CHIP_VEGA20 ||
709 adev->asic_type == CHIP_ARCTURUS)
710 adev->smuio.funcs = &smuio_v11_0_funcs;
711 else
712 adev->smuio.funcs = &smuio_v9_0_funcs;
713
Huang Rui4cb0bec2018-06-15 16:05:48 -0500714 adev->rev_id = soc15_get_rev_id(adev);
Xiangliang Yu1b922422017-03-08 15:00:48 +0800715
Ken Wang220ab9b2017-03-06 14:49:53 -0500716 switch (adev->asic_type) {
717 case CHIP_VEGA10:
Alex Deucher692069a2018-03-06 22:35:19 -0500718 case CHIP_VEGA12:
Feifei Xu7c7af6c2018-04-20 18:35:42 +0800719 case CHIP_VEGA20:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500720 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
721 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
Trigger Huang2d11fd32019-04-24 15:23:41 +0800722
723 /* For Vega10 SR-IOV, PSP need to be initialized before IH */
724 if (amdgpu_sriov_vf(adev)) {
725 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
726 if (adev->asic_type == CHIP_VEGA20)
727 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
728 else
729 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
730 }
Alex Sierrac1059362020-03-26 18:31:35 -0500731 if (adev->asic_type == CHIP_VEGA20)
732 amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
733 else
734 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Trigger Huang2d11fd32019-04-24 15:23:41 +0800735 } else {
Alex Sierrac1059362020-03-26 18:31:35 -0500736 if (adev->asic_type == CHIP_VEGA20)
737 amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
738 else
739 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Trigger Huang2d11fd32019-04-24 15:23:41 +0800740 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
741 if (adev->asic_type == CHIP_VEGA20)
742 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
743 else
744 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
745 }
Evan Quan3680b2a2019-01-08 13:57:29 +0800746 }
Rex Zhu009d9ed2018-09-30 17:37:27 +0800747 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
748 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
Yintian Taoc9ffa422019-10-30 17:16:35 +0800749 if (is_support_sw_smu(adev)) {
750 if (!amdgpu_sriov_vf(adev))
Huang Rui2da54102018-11-29 18:46:54 +0800751 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
Yintian Taoc9ffa422019-10-30 17:16:35 +0800752 } else {
753 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Huang Rui2da54102018-11-29 18:46:54 +0800754 }
Alex Deucherf8445302017-03-22 10:49:25 -0400755 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500756 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400757#if defined(CONFIG_DRM_AMD_DC)
758 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500759 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400760#endif
Frank Min846311a2018-04-27 03:45:50 +0800761 if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev))) {
762 amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
763 amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
764 }
Ken Wang220ab9b2017-03-06 14:49:53 -0500765 break;
Chunming Zhou1023b792016-12-08 10:09:13 +0800766 case CHIP_RAVEN:
Huang Rui40c23582018-07-09 20:00:05 +0800767 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
768 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
769 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Evan Quan3680b2a2019-01-08 13:57:29 +0800770 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
771 amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
Rex Zhu009d9ed2018-09-30 17:37:27 +0800772 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
773 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
Huang Rui40c23582018-07-09 20:00:05 +0800774 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
775 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
776 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
777#if defined(CONFIG_DRM_AMD_DC)
778 else if (amdgpu_device_has_dc_support(adev))
779 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Huang Rui40c23582018-07-09 20:00:05 +0800780#endif
Huang Rui40c23582018-07-09 20:00:05 +0800781 amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
782 break;
Le Ma0e54df02018-09-11 11:07:09 +0800783 case CHIP_ARCTURUS:
784 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
785 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
Jack Zhang21889ce2019-09-26 15:24:55 +0800786
787 if (amdgpu_sriov_vf(adev)) {
788 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
789 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
Alex Sierrac1059362020-03-26 18:31:35 -0500790 amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
Jack Zhang21889ce2019-09-26 15:24:55 +0800791 } else {
Alex Sierrac1059362020-03-26 18:31:35 -0500792 amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
Jack Zhang21889ce2019-09-26 15:24:55 +0800793 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
794 amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
795 }
796
Le Ma0e54df02018-09-11 11:07:09 +0800797 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
798 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
799 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
800 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
Jack Zhangc2a801a2019-12-10 10:51:01 +0800801 amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
Jack Zhang21889ce2019-09-26 15:24:55 +0800802
Jane Jianab5999d2019-12-16 17:04:01 +0800803 if (amdgpu_sriov_vf(adev)) {
804 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
805 amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
806 } else {
Leo Liue7ddb872020-01-07 15:47:26 -0500807 amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
Jane Jianab5999d2019-12-16 17:04:01 +0800808 }
Jack Zhange416fdb62019-11-26 14:47:29 +0800809 if (!amdgpu_sriov_vf(adev))
810 amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
Le Ma0e54df02018-09-11 11:07:09 +0800811 break;
Huang Rui05e1f0e2019-07-24 13:50:22 -0500812 case CHIP_RENOIR:
813 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
814 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
815 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Aaron Liu6a7a0bd2019-08-09 10:32:15 -0500816 if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
817 amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
Evan Quan95302732020-01-07 16:57:39 +0800818 amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
Aaron Liu97222cf2019-08-09 10:34:40 -0500819 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
820 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
Aaron Liub1326bb2019-07-24 13:55:38 -0500821 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
822 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Roman Lie1c14c42019-08-08 16:26:44 -0400823#if defined(CONFIG_DRM_AMD_DC)
824 else if (amdgpu_device_has_dc_support(adev))
Deepak R Varma94ba2902020-11-02 22:50:50 +0530825 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Roman Lie1c14c42019-08-08 16:26:44 -0400826#endif
Leo Liu279ba482019-07-15 09:21:57 -0400827 amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
Leo Liu5be45a22019-11-08 15:01:42 -0500828 amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
Huang Rui05e1f0e2019-07-24 13:50:22 -0500829 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500830 default:
831 return -EINVAL;
832 }
833
834 return 0;
835}
836
Christian König69882562018-01-19 14:17:40 +0100837static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400838{
Hawking Zhangbebc0762019-08-23 19:39:18 +0800839 adev->nbio.funcs->hdp_flush(adev, ring);
Alex Deucher73c73242017-09-06 18:06:45 -0400840}
841
Christian König69882562018-01-19 14:17:40 +0100842static void soc15_invalidate_hdp(struct amdgpu_device *adev,
843 struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400844{
Christian König69882562018-01-19 14:17:40 +0100845 if (!ring || !ring->funcs->emit_wreg)
Le Ma5fb7c662019-05-20 17:04:05 +0800846 WREG32_SOC15_NO_KIQ(HDP, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
Christian König69882562018-01-19 14:17:40 +0100847 else
848 amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
849 HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
Alex Deucher73c73242017-09-06 18:06:45 -0400850}
851
Alex Deucheradbd4f82018-03-29 14:39:46 -0500852static bool soc15_need_full_reset(struct amdgpu_device *adev)
853{
854 /* change this when we implement soft reset */
855 return true;
856}
Hawking Zhang4a89ad92020-03-02 16:16:58 +0800857
858static void vega20_reset_hdp_ras_error_count(struct amdgpu_device *adev)
859{
860 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__HDP))
861 return;
862 /*read back hdp ras counter to reset it to 0 */
863 RREG32_SOC15(HDP, 0, mmHDP_EDC_CNT);
864}
865
Kent Russellb45e18a2019-01-03 08:12:39 -0500866static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
867 uint64_t *count1)
868{
869 uint32_t perfctr = 0;
870 uint64_t cnt0_of, cnt1_of;
871 int tmp;
872
873 /* This reports 0 on APUs, so return to avoid writing/reading registers
874 * that may or may not be different from their GPU counterparts
875 */
Ernst Sjöstrand01725912019-06-24 17:15:39 +0200876 if (adev->flags & AMD_IS_APU)
877 return;
Kent Russellb45e18a2019-01-03 08:12:39 -0500878
879 /* Set the 2 events that we wish to watch, defined above */
Kent Russell9417f702019-07-15 08:53:06 -0400880 /* Reg 40 is # received msgs */
Kent Russell612e4ed2019-07-31 09:24:32 -0400881 /* Reg 104 is # of posted requests sent */
Kent Russellb45e18a2019-01-03 08:12:39 -0500882 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
Kent Russell612e4ed2019-07-31 09:24:32 -0400883 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
Kent Russellb45e18a2019-01-03 08:12:39 -0500884
885 /* Write to enable desired perf counters */
886 WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
887 /* Zero out and enable the perf counters
888 * Write 0x5:
889 * Bit 0 = Start all counters(1)
890 * Bit 2 = Global counter reset enable(1)
891 */
892 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
893
894 msleep(1000);
895
896 /* Load the shadow and disable the perf counters
897 * Write 0x2:
898 * Bit 0 = Stop counters(0)
899 * Bit 1 = Load the shadow counters(1)
900 */
901 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
902
903 /* Read register values to get any >32bit overflow */
904 tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
905 cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
906 cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);
907
908 /* Get the values and add the overflow */
909 *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
910 *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
911}
Alex Deucheradbd4f82018-03-29 14:39:46 -0500912
Kent Russell612e4ed2019-07-31 09:24:32 -0400913static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
914 uint64_t *count1)
915{
916 uint32_t perfctr = 0;
917 uint64_t cnt0_of, cnt1_of;
918 int tmp;
919
920 /* This reports 0 on APUs, so return to avoid writing/reading registers
921 * that may or may not be different from their GPU counterparts
922 */
923 if (adev->flags & AMD_IS_APU)
924 return;
925
926 /* Set the 2 events that we wish to watch, defined above */
927 /* Reg 40 is # received msgs */
928 /* Reg 108 is # of posted requests sent on VG20 */
929 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
930 EVENT0_SEL, 40);
931 perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
932 EVENT1_SEL, 108);
933
934 /* Write to enable desired perf counters */
935 WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
936 /* Zero out and enable the perf counters
937 * Write 0x5:
938 * Bit 0 = Start all counters(1)
939 * Bit 2 = Global counter reset enable(1)
940 */
941 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
942
943 msleep(1000);
944
945 /* Load the shadow and disable the perf counters
946 * Write 0x2:
947 * Bit 0 = Stop counters(0)
948 * Bit 1 = Load the shadow counters(1)
949 */
950 WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
951
952 /* Read register values to get any >32bit overflow */
953 tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
954 cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
955 cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);
956
957 /* Get the values and add the overflow */
958 *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
959 *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
960}
961
Alex Deucher9281f122018-11-01 00:00:57 -0500962static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
963{
964 u32 sol_reg;
965
Alex Deucherd55f33d2019-05-17 09:21:13 -0500966 /* Just return false for soc15 GPUs. Reset does not seem to
967 * be necessary.
968 */
Emily Deng394e9a12019-05-28 10:17:04 +0800969 if (!amdgpu_passthrough(adev))
970 return false;
Alex Deucherd55f33d2019-05-17 09:21:13 -0500971
Alex Deucher9281f122018-11-01 00:00:57 -0500972 if (adev->flags & AMD_IS_APU)
973 return false;
974
975 /* Check sOS sign of life register to confirm sys driver and sOS
976 * are already been loaded.
977 */
978 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
979 if (sol_reg)
980 return true;
981
982 return false;
983}
984
Kent Russelldcea6e62019-04-30 06:43:33 -0400985static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
986{
987 uint64_t nak_r, nak_g;
988
989 /* Get the number of NAKs received and generated */
990 nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
991 nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);
992
993 /* Add the total number of NAKs, i.e the number of replays */
994 return (nak_r + nak_g);
995}
996
Alex Deucherb0a2db92020-08-19 16:48:17 -0400997static void soc15_pre_asic_init(struct amdgpu_device *adev)
998{
999 gmc_v9_0_restore_registers(adev);
1000}
1001
Ken Wang220ab9b2017-03-06 14:49:53 -05001002static const struct amdgpu_asic_funcs soc15_asic_funcs =
1003{
1004 .read_disabled_bios = &soc15_read_disabled_bios,
1005 .read_bios_from_rom = &soc15_read_bios_from_rom,
1006 .read_register = &soc15_read_register,
1007 .reset = &soc15_asic_reset,
Alex Deucheree360c02019-07-23 23:47:06 -05001008 .reset_method = &soc15_asic_reset_method,
Ken Wang220ab9b2017-03-06 14:49:53 -05001009 .set_vga_state = &soc15_vga_set_state,
1010 .get_xclk = &soc15_get_xclk,
1011 .set_uvd_clocks = &soc15_set_uvd_clocks,
1012 .set_vce_clocks = &soc15_set_vce_clocks,
1013 .get_config_memsize = &soc15_get_config_memsize,
Alex Deucher73c73242017-09-06 18:06:45 -04001014 .flush_hdp = &soc15_flush_hdp,
1015 .invalidate_hdp = &soc15_invalidate_hdp,
Alex Deucheradbd4f82018-03-29 14:39:46 -05001016 .need_full_reset = &soc15_need_full_reset,
Oak Zeng062f3802018-11-19 09:25:37 -06001017 .init_doorbell_index = &vega10_doorbell_index_init,
Kent Russellb45e18a2019-01-03 08:12:39 -05001018 .get_pcie_usage = &soc15_get_pcie_usage,
Alex Deucher9281f122018-11-01 00:00:57 -05001019 .need_reset_on_init = &soc15_need_reset_on_init,
Kent Russelldcea6e62019-04-30 06:43:33 -04001020 .get_pcie_replay_count = &soc15_get_pcie_replay_count,
Alex Deucher988eb9f2019-10-15 16:23:31 -04001021 .supports_baco = &soc15_supports_baco,
Alex Deucherb0a2db92020-08-19 16:48:17 -04001022 .pre_asic_init = &soc15_pre_asic_init,
Ken Wang220ab9b2017-03-06 14:49:53 -05001023};
1024
Oak Zengc93aa772018-11-19 15:59:53 -06001025static const struct amdgpu_asic_funcs vega20_asic_funcs =
1026{
1027 .read_disabled_bios = &soc15_read_disabled_bios,
1028 .read_bios_from_rom = &soc15_read_bios_from_rom,
1029 .read_register = &soc15_read_register,
1030 .reset = &soc15_asic_reset,
Alex Deucher761e0922019-10-15 16:21:27 -04001031 .reset_method = &soc15_asic_reset_method,
Oak Zengc93aa772018-11-19 15:59:53 -06001032 .set_vga_state = &soc15_vga_set_state,
1033 .get_xclk = &soc15_get_xclk,
1034 .set_uvd_clocks = &soc15_set_uvd_clocks,
1035 .set_vce_clocks = &soc15_set_vce_clocks,
1036 .get_config_memsize = &soc15_get_config_memsize,
1037 .flush_hdp = &soc15_flush_hdp,
1038 .invalidate_hdp = &soc15_invalidate_hdp,
Hawking Zhang4a89ad92020-03-02 16:16:58 +08001039 .reset_hdp_ras_error_count = &vega20_reset_hdp_ras_error_count,
Oak Zengc93aa772018-11-19 15:59:53 -06001040 .need_full_reset = &soc15_need_full_reset,
1041 .init_doorbell_index = &vega20_doorbell_index_init,
Kent Russell612e4ed2019-07-31 09:24:32 -04001042 .get_pcie_usage = &vega20_get_pcie_usage,
Alex Deucher9281f122018-11-01 00:00:57 -05001043 .need_reset_on_init = &soc15_need_reset_on_init,
Kent Russelldcea6e62019-04-30 06:43:33 -04001044 .get_pcie_replay_count = &soc15_get_pcie_replay_count,
Alex Deucher988eb9f2019-10-15 16:23:31 -04001045 .supports_baco = &soc15_supports_baco,
Alex Deucherb0a2db92020-08-19 16:48:17 -04001046 .pre_asic_init = &soc15_pre_asic_init,
Ken Wang220ab9b2017-03-06 14:49:53 -05001047};
1048
1049static int soc15_common_early_init(void *handle)
1050{
Oak Zeng88807dc2019-04-04 15:47:34 -05001051#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
Ken Wang220ab9b2017-03-06 14:49:53 -05001052 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1053
Oak Zeng88807dc2019-04-04 15:47:34 -05001054 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
1055 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
Ken Wang220ab9b2017-03-06 14:49:53 -05001056 adev->smc_rreg = NULL;
1057 adev->smc_wreg = NULL;
1058 adev->pcie_rreg = &soc15_pcie_rreg;
1059 adev->pcie_wreg = &soc15_pcie_wreg;
Tao Zhou4fa1c6a62019-07-24 15:13:27 +08001060 adev->pcie_rreg64 = &soc15_pcie_rreg64;
1061 adev->pcie_wreg64 = &soc15_pcie_wreg64;
Ken Wang220ab9b2017-03-06 14:49:53 -05001062 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
1063 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
1064 adev->didt_rreg = &soc15_didt_rreg;
1065 adev->didt_wreg = &soc15_didt_wreg;
Evan Quan560460f2017-07-03 22:37:44 +08001066 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
1067 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
Evan Quan2f11fb02017-07-04 09:23:01 +08001068 adev->se_cac_rreg = &soc15_se_cac_rreg;
1069 adev->se_cac_wreg = &soc15_se_cac_wreg;
Ken Wang220ab9b2017-03-06 14:49:53 -05001070
Ken Wang220ab9b2017-03-06 14:49:53 -05001071
Ken Wang220ab9b2017-03-06 14:49:53 -05001072 adev->external_rev_id = 0xFF;
1073 switch (adev->asic_type) {
1074 case CHIP_VEGA10:
Oak Zengc93aa772018-11-19 15:59:53 -06001075 adev->asic_funcs = &soc15_asic_funcs;
Ken Wang220ab9b2017-03-06 14:49:53 -05001076 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1077 AMD_CG_SUPPORT_GFX_MGLS |
1078 AMD_CG_SUPPORT_GFX_RLC_LS |
1079 AMD_CG_SUPPORT_GFX_CP_LS |
1080 AMD_CG_SUPPORT_GFX_3D_CGCG |
1081 AMD_CG_SUPPORT_GFX_3D_CGLS |
1082 AMD_CG_SUPPORT_GFX_CGCG |
1083 AMD_CG_SUPPORT_GFX_CGLS |
1084 AMD_CG_SUPPORT_BIF_MGCG |
1085 AMD_CG_SUPPORT_BIF_LS |
1086 AMD_CG_SUPPORT_HDP_LS |
1087 AMD_CG_SUPPORT_DRM_MGCG |
1088 AMD_CG_SUPPORT_DRM_LS |
1089 AMD_CG_SUPPORT_ROM_MGCG |
1090 AMD_CG_SUPPORT_DF_MGCG |
1091 AMD_CG_SUPPORT_SDMA_MGCG |
1092 AMD_CG_SUPPORT_SDMA_LS |
1093 AMD_CG_SUPPORT_MC_MGCG |
1094 AMD_CG_SUPPORT_MC_LS;
1095 adev->pg_flags = 0;
1096 adev->external_rev_id = 0x1;
1097 break;
Alex Deucher692069a2018-03-06 22:35:19 -05001098 case CHIP_VEGA12:
Oak Zengc93aa772018-11-19 15:59:53 -06001099 adev->asic_funcs = &soc15_asic_funcs;
Evan Quane4a38752017-12-25 13:16:11 +08001100 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1101 AMD_CG_SUPPORT_GFX_MGLS |
1102 AMD_CG_SUPPORT_GFX_CGCG |
1103 AMD_CG_SUPPORT_GFX_CGLS |
1104 AMD_CG_SUPPORT_GFX_3D_CGCG |
1105 AMD_CG_SUPPORT_GFX_3D_CGLS |
1106 AMD_CG_SUPPORT_GFX_CP_LS |
1107 AMD_CG_SUPPORT_MC_LS |
1108 AMD_CG_SUPPORT_MC_MGCG |
1109 AMD_CG_SUPPORT_SDMA_MGCG |
1110 AMD_CG_SUPPORT_SDMA_LS |
1111 AMD_CG_SUPPORT_BIF_MGCG |
1112 AMD_CG_SUPPORT_BIF_LS |
1113 AMD_CG_SUPPORT_HDP_MGCG |
1114 AMD_CG_SUPPORT_HDP_LS |
1115 AMD_CG_SUPPORT_ROM_MGCG |
1116 AMD_CG_SUPPORT_VCE_MGCG |
1117 AMD_CG_SUPPORT_UVD_MGCG;
Alex Deucher692069a2018-03-06 22:35:19 -05001118 adev->pg_flags = 0;
Feifei Xuf559fe22017-12-14 19:02:47 +08001119 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucher692069a2018-03-06 22:35:19 -05001120 break;
Feifei Xu935be7a2018-01-26 15:06:22 +08001121 case CHIP_VEGA20:
Oak Zengc93aa772018-11-19 15:59:53 -06001122 adev->asic_funcs = &vega20_asic_funcs;
Evan Quan3fdbab52018-03-26 11:43:04 +08001123 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1124 AMD_CG_SUPPORT_GFX_MGLS |
1125 AMD_CG_SUPPORT_GFX_CGCG |
1126 AMD_CG_SUPPORT_GFX_CGLS |
1127 AMD_CG_SUPPORT_GFX_3D_CGCG |
1128 AMD_CG_SUPPORT_GFX_3D_CGLS |
1129 AMD_CG_SUPPORT_GFX_CP_LS |
1130 AMD_CG_SUPPORT_MC_LS |
1131 AMD_CG_SUPPORT_MC_MGCG |
1132 AMD_CG_SUPPORT_SDMA_MGCG |
1133 AMD_CG_SUPPORT_SDMA_LS |
1134 AMD_CG_SUPPORT_BIF_MGCG |
1135 AMD_CG_SUPPORT_BIF_LS |
1136 AMD_CG_SUPPORT_HDP_MGCG |
Evan Quan102e4942018-05-28 09:22:09 +08001137 AMD_CG_SUPPORT_HDP_LS |
Evan Quan3fdbab52018-03-26 11:43:04 +08001138 AMD_CG_SUPPORT_ROM_MGCG |
1139 AMD_CG_SUPPORT_VCE_MGCG |
1140 AMD_CG_SUPPORT_UVD_MGCG;
Feifei Xu935be7a2018-01-26 15:06:22 +08001141 adev->pg_flags = 0;
1142 adev->external_rev_id = adev->rev_id + 0x28;
1143 break;
Hawking Zhang957c6fe2016-12-27 21:02:48 +08001144 case CHIP_RAVEN:
Oak Zengc93aa772018-11-19 15:59:53 -06001145 adev->asic_funcs = &soc15_asic_funcs;
Alex Deucher54f78a72020-05-15 14:18:29 -04001146 if (adev->pdev->device == 0x15dd)
1147 adev->apu_flags |= AMD_APU_IS_RAVEN;
1148 if (adev->pdev->device == 0x15d8)
1149 adev->apu_flags |= AMD_APU_IS_PICASSO;
Huang Rui520cbe0f2018-06-19 10:46:42 -05001150 if (adev->rev_id >= 0x8)
Alex Deucher54f78a72020-05-15 14:18:29 -04001151 adev->apu_flags |= AMD_APU_IS_RAVEN2;
1152
1153 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
Huang Rui7e4545d2019-01-30 19:50:04 +08001154 adev->external_rev_id = adev->rev_id + 0x79;
Alex Deucher54f78a72020-05-15 14:18:29 -04001155 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
Alex Deucher741dead2018-09-13 15:41:57 -05001156 adev->external_rev_id = adev->rev_id + 0x41;
Huang Rui7e4545d2019-01-30 19:50:04 +08001157 else if (adev->rev_id == 1)
1158 adev->external_rev_id = adev->rev_id + 0x20;
Alex Deucher741dead2018-09-13 15:41:57 -05001159 else
Huang Rui7e4545d2019-01-30 19:50:04 +08001160 adev->external_rev_id = adev->rev_id + 0x01;
Alex Deucher741dead2018-09-13 15:41:57 -05001161
Alex Deucher54f78a72020-05-15 14:18:29 -04001162 if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
Huang Rui520cbe0f2018-06-19 10:46:42 -05001163 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1164 AMD_CG_SUPPORT_GFX_MGLS |
1165 AMD_CG_SUPPORT_GFX_CP_LS |
1166 AMD_CG_SUPPORT_GFX_3D_CGCG |
1167 AMD_CG_SUPPORT_GFX_3D_CGLS |
1168 AMD_CG_SUPPORT_GFX_CGCG |
1169 AMD_CG_SUPPORT_GFX_CGLS |
1170 AMD_CG_SUPPORT_BIF_LS |
1171 AMD_CG_SUPPORT_HDP_LS |
Huang Rui520cbe0f2018-06-19 10:46:42 -05001172 AMD_CG_SUPPORT_MC_MGCG |
1173 AMD_CG_SUPPORT_MC_LS |
1174 AMD_CG_SUPPORT_SDMA_MGCG |
1175 AMD_CG_SUPPORT_SDMA_LS |
1176 AMD_CG_SUPPORT_VCN_MGCG;
Alex Deucher741dead2018-09-13 15:41:57 -05001177
Thong Thaid5159592019-12-06 09:19:20 -05001178 adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
Alex Deucher54f78a72020-05-15 14:18:29 -04001179 } else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
Likun Gaofced5c72019-04-19 15:12:34 +08001180 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1181 AMD_CG_SUPPORT_GFX_MGLS |
Alex Deucher741dead2018-09-13 15:41:57 -05001182 AMD_CG_SUPPORT_GFX_CP_LS |
1183 AMD_CG_SUPPORT_GFX_3D_CGCG |
1184 AMD_CG_SUPPORT_GFX_3D_CGLS |
1185 AMD_CG_SUPPORT_GFX_CGCG |
1186 AMD_CG_SUPPORT_GFX_CGLS |
1187 AMD_CG_SUPPORT_BIF_LS |
1188 AMD_CG_SUPPORT_HDP_LS |
Alex Deucher741dead2018-09-13 15:41:57 -05001189 AMD_CG_SUPPORT_MC_MGCG |
1190 AMD_CG_SUPPORT_MC_LS |
1191 AMD_CG_SUPPORT_SDMA_MGCG |
1192 AMD_CG_SUPPORT_SDMA_LS;
1193
1194 adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1195 AMD_PG_SUPPORT_MMHUB |
Veerabadhran Gopalakrishnana10aad12020-10-29 19:59:46 +05301196 AMD_PG_SUPPORT_VCN;
Alex Deucher741dead2018-09-13 15:41:57 -05001197 } else {
Huang Rui520cbe0f2018-06-19 10:46:42 -05001198 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1199 AMD_CG_SUPPORT_GFX_MGLS |
1200 AMD_CG_SUPPORT_GFX_RLC_LS |
1201 AMD_CG_SUPPORT_GFX_CP_LS |
1202 AMD_CG_SUPPORT_GFX_3D_CGCG |
1203 AMD_CG_SUPPORT_GFX_3D_CGLS |
1204 AMD_CG_SUPPORT_GFX_CGCG |
1205 AMD_CG_SUPPORT_GFX_CGLS |
1206 AMD_CG_SUPPORT_BIF_MGCG |
1207 AMD_CG_SUPPORT_BIF_LS |
1208 AMD_CG_SUPPORT_HDP_MGCG |
1209 AMD_CG_SUPPORT_HDP_LS |
1210 AMD_CG_SUPPORT_DRM_MGCG |
1211 AMD_CG_SUPPORT_DRM_LS |
Huang Rui520cbe0f2018-06-19 10:46:42 -05001212 AMD_CG_SUPPORT_MC_MGCG |
1213 AMD_CG_SUPPORT_MC_LS |
1214 AMD_CG_SUPPORT_SDMA_MGCG |
1215 AMD_CG_SUPPORT_SDMA_LS |
1216 AMD_CG_SUPPORT_VCN_MGCG;
Rex Zhu61c8e902018-05-17 16:03:47 +08001217
Thong Thaid5159592019-12-06 09:19:20 -05001218 adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
Alex Deucher741dead2018-09-13 15:41:57 -05001219 }
Likun Gaoad5a67a2018-07-10 20:22:36 +08001220 break;
Le Ma0e54df02018-09-11 11:07:09 +08001221 case CHIP_ARCTURUS:
Oak Zeng7f405812018-12-19 08:44:38 -06001222 adev->asic_funcs = &vega20_asic_funcs;
Le Ma6b76ce62019-08-07 14:52:38 +08001223 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1224 AMD_CG_SUPPORT_GFX_MGLS |
1225 AMD_CG_SUPPORT_GFX_CGCG |
Le Ma5d111f5b2019-08-07 15:17:38 +08001226 AMD_CG_SUPPORT_GFX_CGLS |
Le Maf9da7c42019-08-09 15:24:56 +08001227 AMD_CG_SUPPORT_GFX_CP_LS |
Le Ma5d111f5b2019-08-07 15:17:38 +08001228 AMD_CG_SUPPORT_HDP_MGCG |
Le Maf7ee1992019-08-07 15:48:44 +08001229 AMD_CG_SUPPORT_HDP_LS |
1230 AMD_CG_SUPPORT_SDMA_MGCG |
Le Maa8401592019-08-09 18:58:42 +08001231 AMD_CG_SUPPORT_SDMA_LS |
1232 AMD_CG_SUPPORT_MC_MGCG |
Kenneth Feng227f7d52019-09-25 13:41:35 +08001233 AMD_CG_SUPPORT_MC_LS |
Leo Liue89e2232019-11-11 10:27:03 -05001234 AMD_CG_SUPPORT_IH_CG |
1235 AMD_CG_SUPPORT_VCN_MGCG |
1236 AMD_CG_SUPPORT_JPEG_MGCG;
James Zhue5208592020-02-10 10:28:00 -05001237 adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
Hawking Zhangd57c3d52019-06-27 18:05:30 +08001238 adev->external_rev_id = adev->rev_id + 0x32;
Le Ma0e54df02018-09-11 11:07:09 +08001239 break;
Huang Rui080deab2019-07-24 13:39:36 -05001240 case CHIP_RENOIR:
Aaron Liue09ce482019-04-08 13:14:28 +08001241 adev->asic_funcs = &soc15_asic_funcs;
mengwang53f1e7f2020-08-12 11:49:29 +08001242 if ((adev->pdev->device == 0x1636) ||
1243 (adev->pdev->device == 0x164c))
Prike Liang5baf4152019-11-06 11:17:02 +08001244 adev->apu_flags |= AMD_APU_IS_RENOIR;
1245 else
1246 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1247
1248 if (adev->apu_flags & AMD_APU_IS_RENOIR)
1249 adev->external_rev_id = adev->rev_id + 0x91;
1250 else
1251 adev->external_rev_id = adev->rev_id + 0xa1;
Prike Liangec3636a2019-08-01 16:21:07 +08001252 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1253 AMD_CG_SUPPORT_GFX_MGLS |
1254 AMD_CG_SUPPORT_GFX_3D_CGCG |
1255 AMD_CG_SUPPORT_GFX_3D_CGLS |
1256 AMD_CG_SUPPORT_GFX_CGCG |
1257 AMD_CG_SUPPORT_GFX_CGLS |
Prike Lianga2d15252019-08-02 15:04:27 +08001258 AMD_CG_SUPPORT_GFX_CP_LS |
1259 AMD_CG_SUPPORT_MC_MGCG |
Prike Liangef0e7d02019-08-02 15:10:45 +08001260 AMD_CG_SUPPORT_MC_LS |
1261 AMD_CG_SUPPORT_SDMA_MGCG |
Prike Liangd98930f2019-08-02 15:14:54 +08001262 AMD_CG_SUPPORT_SDMA_LS |
Prike Liang9deac0a2019-08-02 15:18:24 +08001263 AMD_CG_SUPPORT_BIF_LS |
Prike Liangde273072019-08-02 15:21:46 +08001264 AMD_CG_SUPPORT_HDP_LS |
Prike Liang91ec8bb2019-08-02 15:27:11 +08001265 AMD_CG_SUPPORT_VCN_MGCG |
Leo Liu099d66e2019-11-11 15:09:25 -05001266 AMD_CG_SUPPORT_JPEG_MGCG |
Prike Liange2ef3b72019-08-02 15:29:26 +08001267 AMD_CG_SUPPORT_IH_CG |
1268 AMD_CG_SUPPORT_ATHUB_LS |
Prike Liang8db63b72019-08-02 15:32:57 +08001269 AMD_CG_SUPPORT_ATHUB_MGCG |
1270 AMD_CG_SUPPORT_DF_MGCG;
Thong Thai85400982019-08-15 14:00:30 -04001271 adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1272 AMD_PG_SUPPORT_VCN |
Leo Liu099d66e2019-11-11 15:09:25 -05001273 AMD_PG_SUPPORT_JPEG |
Thong Thai85400982019-08-15 14:00:30 -04001274 AMD_PG_SUPPORT_VCN_DPG;
Huang Rui080deab2019-07-24 13:39:36 -05001275 break;
Ken Wang220ab9b2017-03-06 14:49:53 -05001276 default:
1277 /* FIXME: not supported yet */
1278 return -EINVAL;
1279 }
1280
Xiangliang Yuab276632017-04-21 14:06:09 +08001281 if (amdgpu_sriov_vf(adev)) {
1282 amdgpu_virt_init_setting(adev);
1283 xgpu_ai_mailbox_set_irq_funcs(adev);
1284 }
1285
Ken Wang220ab9b2017-03-06 14:49:53 -05001286 return 0;
1287}
1288
Monk Liu81758c52017-04-05 13:04:50 +08001289static int soc15_common_late_init(void *handle)
1290{
1291 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Hawking Zhang22e1d142019-08-29 19:56:44 +08001292 int r = 0;
Monk Liu81758c52017-04-05 13:04:50 +08001293
1294 if (amdgpu_sriov_vf(adev))
1295 xgpu_ai_mailbox_get_irq(adev);
1296
Hawking Zhang4a89ad92020-03-02 16:16:58 +08001297 if (adev->asic_funcs &&
1298 adev->asic_funcs->reset_hdp_ras_error_count)
1299 adev->asic_funcs->reset_hdp_ras_error_count(adev);
1300
Hawking Zhang22e1d142019-08-29 19:56:44 +08001301 if (adev->nbio.funcs->ras_late_init)
1302 r = adev->nbio.funcs->ras_late_init(adev);
1303
1304 return r;
Monk Liu81758c52017-04-05 13:04:50 +08001305}
1306
Ken Wang220ab9b2017-03-06 14:49:53 -05001307static int soc15_common_sw_init(void *handle)
1308{
Monk Liu81758c52017-04-05 13:04:50 +08001309 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1310
1311 if (amdgpu_sriov_vf(adev))
1312 xgpu_ai_mailbox_add_irq_id(adev);
1313
Joseph Greathousebdf84a82020-01-14 10:05:21 -05001314 adev->df.funcs->sw_init(adev);
Jonathan Kime4cf4bf2019-06-19 23:37:59 -04001315
Ken Wang220ab9b2017-03-06 14:49:53 -05001316 return 0;
1317}
1318
1319static int soc15_common_sw_fini(void *handle)
1320{
Jack Zhangf1d59e02019-09-03 10:15:23 +08001321 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1322
Tao Zhoude9bbd52019-09-18 17:30:50 +08001323 amdgpu_nbio_ras_fini(adev);
Joseph Greathousebdf84a82020-01-14 10:05:21 -05001324 adev->df.funcs->sw_fini(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -05001325 return 0;
1326}
1327
Oak Zeng7c94bc82019-01-14 16:32:53 -06001328static void soc15_doorbell_range_init(struct amdgpu_device *adev)
1329{
1330 int i;
1331 struct amdgpu_ring *ring;
1332
Monk Liu4cd4c5c2019-07-30 17:21:19 +08001333 /* sdma/ih doorbell range are programed by hypervisor */
1334 if (!amdgpu_sriov_vf(adev)) {
Trigger Huang98cad2d2019-03-04 12:30:58 +08001335 for (i = 0; i < adev->sdma.num_instances; i++) {
1336 ring = &adev->sdma.instance[i].ring;
Hawking Zhangbebc0762019-08-23 19:39:18 +08001337 adev->nbio.funcs->sdma_doorbell_range(adev, i,
Trigger Huang98cad2d2019-03-04 12:30:58 +08001338 ring->use_doorbell, ring->doorbell_index,
1339 adev->doorbell_index.sdma_doorbell_range);
1340 }
Oak Zeng7c94bc82019-01-14 16:32:53 -06001341
Hawking Zhangbebc0762019-08-23 19:39:18 +08001342 adev->nbio.funcs->ih_doorbell_range(adev, adev->irq.ih.use_doorbell,
Oak Zeng7c94bc82019-01-14 16:32:53 -06001343 adev->irq.ih.doorbell_index);
Monk Liu4cd4c5c2019-07-30 17:21:19 +08001344 }
Oak Zeng7c94bc82019-01-14 16:32:53 -06001345}
1346
Ken Wang220ab9b2017-03-06 14:49:53 -05001347static int soc15_common_hw_init(void *handle)
1348{
1349 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1350
Ken Wang220ab9b2017-03-06 14:49:53 -05001351 /* enable pcie gen2/3 link */
1352 soc15_pcie_gen3_enable(adev);
1353 /* enable aspm */
1354 soc15_program_aspm(adev);
Alex Deucher833fa072017-07-06 13:43:55 -04001355 /* setup nbio registers */
Hawking Zhangbebc0762019-08-23 19:39:18 +08001356 adev->nbio.funcs->init_registers(adev);
Oak Zeng88807dc2019-04-04 15:47:34 -05001357 /* remap HDP registers to a hole in mmio space,
1358 * for the purpose of expose those registers
1359 * to process space
1360 */
Hawking Zhangbebc0762019-08-23 19:39:18 +08001361 if (adev->nbio.funcs->remap_hdp_registers)
1362 adev->nbio.funcs->remap_hdp_registers(adev);
Jonathan Kime4cf4bf2019-06-19 23:37:59 -04001363
Ken Wang220ab9b2017-03-06 14:49:53 -05001364 /* enable the doorbell aperture */
1365 soc15_enable_doorbell_aperture(adev, true);
Oak Zeng7c94bc82019-01-14 16:32:53 -06001366 /* HW doorbell routing policy: doorbell writing not
1367 * in SDMA/IH/MM/ACV range will be routed to CP. So
1368 * we need to init SDMA/IH/MM/ACV doorbell range prior
1369 * to CP ip block init and ring test.
1370 */
1371 soc15_doorbell_range_init(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -05001372
1373 return 0;
1374}
1375
1376static int soc15_common_hw_fini(void *handle)
1377{
1378 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1379
1380 /* disable the doorbell aperture */
1381 soc15_enable_doorbell_aperture(adev, false);
Monk Liu81758c52017-04-05 13:04:50 +08001382 if (amdgpu_sriov_vf(adev))
1383 xgpu_ai_mailbox_put_irq(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -05001384
Philip Yangcde85ac2019-09-06 13:20:40 -04001385 if (adev->nbio.ras_if &&
1386 amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
Hawking Zhang22e1d142019-08-29 19:56:44 +08001387 if (adev->nbio.funcs->init_ras_controller_interrupt)
1388 amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
1389 if (adev->nbio.funcs->init_ras_err_event_athub_interrupt)
1390 amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
1391 }
1392
Ken Wang220ab9b2017-03-06 14:49:53 -05001393 return 0;
1394}
1395
1396static int soc15_common_suspend(void *handle)
1397{
1398 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1399
1400 return soc15_common_hw_fini(adev);
1401}
1402
1403static int soc15_common_resume(void *handle)
1404{
1405 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1406
1407 return soc15_common_hw_init(adev);
1408}
1409
1410static bool soc15_common_is_idle(void *handle)
1411{
1412 return true;
1413}
1414
1415static int soc15_common_wait_for_idle(void *handle)
1416{
1417 return 0;
1418}
1419
1420static int soc15_common_soft_reset(void *handle)
1421{
1422 return 0;
1423}
1424
1425static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
1426{
1427 uint32_t def, data;
1428
Le Ma6acb87a2019-08-07 15:16:19 +08001429 if (adev->asic_type == CHIP_VEGA20 ||
Prike.Liang50166d12020-06-01 14:10:54 +08001430 adev->asic_type == CHIP_ARCTURUS ||
1431 adev->asic_type == CHIP_RENOIR) {
Kenneth Fenga5d0f452018-11-19 14:49:16 +08001432 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_CTRL));
Ken Wang220ab9b2017-03-06 14:49:53 -05001433
Kenneth Fenga5d0f452018-11-19 14:49:16 +08001434 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
1435 data |= HDP_MEM_POWER_CTRL__IPH_MEM_POWER_CTRL_EN_MASK |
1436 HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK |
1437 HDP_MEM_POWER_CTRL__RC_MEM_POWER_CTRL_EN_MASK |
1438 HDP_MEM_POWER_CTRL__RC_MEM_POWER_LS_EN_MASK;
1439 else
1440 data &= ~(HDP_MEM_POWER_CTRL__IPH_MEM_POWER_CTRL_EN_MASK |
1441 HDP_MEM_POWER_CTRL__IPH_MEM_POWER_LS_EN_MASK |
1442 HDP_MEM_POWER_CTRL__RC_MEM_POWER_CTRL_EN_MASK |
1443 HDP_MEM_POWER_CTRL__RC_MEM_POWER_LS_EN_MASK);
Ken Wang220ab9b2017-03-06 14:49:53 -05001444
Kenneth Fenga5d0f452018-11-19 14:49:16 +08001445 if (def != data)
1446 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_CTRL), data);
1447 } else {
1448 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
1449
1450 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
1451 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1452 else
1453 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1454
1455 if (def != data)
1456 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
1457 }
Ken Wang220ab9b2017-03-06 14:49:53 -05001458}
1459
1460static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
1461{
1462 uint32_t def, data;
1463
1464 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1465
1466 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
1467 data &= ~(0x01000000 |
1468 0x02000000 |
1469 0x04000000 |
1470 0x08000000 |
1471 0x10000000 |
1472 0x20000000 |
1473 0x40000000 |
1474 0x80000000);
1475 else
1476 data |= (0x01000000 |
1477 0x02000000 |
1478 0x04000000 |
1479 0x08000000 |
1480 0x10000000 |
1481 0x20000000 |
1482 0x40000000 |
1483 0x80000000);
1484
1485 if (def != data)
1486 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
1487}
1488
1489static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
1490{
1491 uint32_t def, data;
1492
1493 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1494
1495 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
1496 data |= 1;
1497 else
1498 data &= ~1;
1499
1500 if (def != data)
1501 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
1502}
1503
Ken Wang220ab9b2017-03-06 14:49:53 -05001504static int soc15_common_set_clockgating_state(void *handle,
1505 enum amd_clockgating_state state)
1506{
1507 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1508
Monk Liu6e9dc862017-03-22 18:02:40 +08001509 if (amdgpu_sriov_vf(adev))
1510 return 0;
1511
Ken Wang220ab9b2017-03-06 14:49:53 -05001512 switch (adev->asic_type) {
1513 case CHIP_VEGA10:
Alex Deucher692069a2018-03-06 22:35:19 -05001514 case CHIP_VEGA12:
Feifei Xuf980d122018-01-26 15:10:55 +08001515 case CHIP_VEGA20:
Hawking Zhangbebc0762019-08-23 19:39:18 +08001516 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001517 state == AMD_CG_STATE_GATE);
Hawking Zhangbebc0762019-08-23 19:39:18 +08001518 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001519 state == AMD_CG_STATE_GATE);
Ken Wang220ab9b2017-03-06 14:49:53 -05001520 soc15_update_hdp_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001521 state == AMD_CG_STATE_GATE);
Ken Wang220ab9b2017-03-06 14:49:53 -05001522 soc15_update_drm_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001523 state == AMD_CG_STATE_GATE);
Ken Wang220ab9b2017-03-06 14:49:53 -05001524 soc15_update_drm_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001525 state == AMD_CG_STATE_GATE);
Hawking Zhang0e961582020-10-20 23:50:46 +08001526 adev->smuio.funcs->update_rom_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001527 state == AMD_CG_STATE_GATE);
Joseph Greathousebdf84a82020-01-14 10:05:21 -05001528 adev->df.funcs->update_medium_grain_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001529 state == AMD_CG_STATE_GATE);
Ken Wang220ab9b2017-03-06 14:49:53 -05001530 break;
Huang Rui9e5a9eb2017-01-18 18:12:59 +08001531 case CHIP_RAVEN:
Aaron Liuf78e0072019-08-12 11:32:56 -05001532 case CHIP_RENOIR:
Hawking Zhangbebc0762019-08-23 19:39:18 +08001533 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001534 state == AMD_CG_STATE_GATE);
Hawking Zhangbebc0762019-08-23 19:39:18 +08001535 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001536 state == AMD_CG_STATE_GATE);
Huang Rui9e5a9eb2017-01-18 18:12:59 +08001537 soc15_update_hdp_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001538 state == AMD_CG_STATE_GATE);
Huang Rui9e5a9eb2017-01-18 18:12:59 +08001539 soc15_update_drm_clock_gating(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001540 state == AMD_CG_STATE_GATE);
Huang Rui9e5a9eb2017-01-18 18:12:59 +08001541 soc15_update_drm_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001542 state == AMD_CG_STATE_GATE);
Huang Rui9e5a9eb2017-01-18 18:12:59 +08001543 break;
Le Ma6acb87a2019-08-07 15:16:19 +08001544 case CHIP_ARCTURUS:
1545 soc15_update_hdp_light_sleep(adev,
Nirmoy Dasa9d4fe22020-01-20 13:54:30 +01001546 state == AMD_CG_STATE_GATE);
Le Ma6acb87a2019-08-07 15:16:19 +08001547 break;
Ken Wang220ab9b2017-03-06 14:49:53 -05001548 default:
1549 break;
1550 }
1551 return 0;
1552}
1553
Huang Ruif9abe352017-03-24 10:46:16 +08001554static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
1555{
1556 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1557 int data;
1558
1559 if (amdgpu_sriov_vf(adev))
1560 *flags = 0;
1561
Hawking Zhangbebc0762019-08-23 19:39:18 +08001562 adev->nbio.funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +08001563
1564 /* AMD_CG_SUPPORT_HDP_LS */
1565 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
1566 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
1567 *flags |= AMD_CG_SUPPORT_HDP_LS;
1568
1569 /* AMD_CG_SUPPORT_DRM_MGCG */
1570 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1571 if (!(data & 0x01000000))
1572 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
1573
1574 /* AMD_CG_SUPPORT_DRM_LS */
1575 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1576 if (data & 0x1)
1577 *flags |= AMD_CG_SUPPORT_DRM_LS;
1578
1579 /* AMD_CG_SUPPORT_ROM_MGCG */
Hawking Zhang0e961582020-10-20 23:50:46 +08001580 adev->smuio.funcs->get_clock_gating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +08001581
Joseph Greathousebdf84a82020-01-14 10:05:21 -05001582 adev->df.funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +08001583}
1584
Ken Wang220ab9b2017-03-06 14:49:53 -05001585static int soc15_common_set_powergating_state(void *handle,
1586 enum amd_powergating_state state)
1587{
1588 /* todo */
1589 return 0;
1590}
1591
1592const struct amd_ip_funcs soc15_common_ip_funcs = {
1593 .name = "soc15_common",
1594 .early_init = soc15_common_early_init,
Monk Liu81758c52017-04-05 13:04:50 +08001595 .late_init = soc15_common_late_init,
Ken Wang220ab9b2017-03-06 14:49:53 -05001596 .sw_init = soc15_common_sw_init,
1597 .sw_fini = soc15_common_sw_fini,
1598 .hw_init = soc15_common_hw_init,
1599 .hw_fini = soc15_common_hw_fini,
1600 .suspend = soc15_common_suspend,
1601 .resume = soc15_common_resume,
1602 .is_idle = soc15_common_is_idle,
1603 .wait_for_idle = soc15_common_wait_for_idle,
1604 .soft_reset = soc15_common_soft_reset,
1605 .set_clockgating_state = soc15_common_set_clockgating_state,
1606 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +08001607 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -05001608};